

# 1. Description

# 1.1. Project

| Project Name    | Base200Tester     |
|-----------------|-------------------|
| Board Name      | custom            |
| Generated with: | STM32CubeMX 6.2.1 |
| Date            | 05/14/2021        |

# 1.2. MCU

| MCU Series     | STM32F7       |
|----------------|---------------|
| MCU Line       | STM32F7x6     |
| MCU name       | STM32F746ZGTx |
| MCU Package    | LQFP144       |
| MCU Pin number | 144           |

# 1.3. Core(s) information

| Core(s) | Arm Cortex-M7 |
|---------|---------------|

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number | Pin Name        | Pin Type | Alternate   | Label        |
|------------|-----------------|----------|-------------|--------------|
| LQFP144    | (function after |          | Function(s) |              |
|            | reset)          |          |             |              |
| 6          | VBAT            | Power    |             |              |
| 16         | VSS             | Power    |             |              |
| 17         | VDD             | Power    |             |              |
| 19         | PF7             | I/O      | SPI5_SCK    |              |
| 20         | PF8             | I/O      | SPI5_MISO   |              |
| 21         | PF9             | I/O      | SPI5_MOSI   |              |
| 25         | NRST            | Reset    |             |              |
| 30         | VDD             | Power    |             |              |
| 31         | VSSA            | Power    |             |              |
| 32         | VREF+           | Power    |             |              |
| 33         | VDDA            | Power    |             |              |
| 37         | PA3             | I/O      | ADC1_IN3    |              |
| 38         | VSS             | Power    |             |              |
| 39         | VDD             | Power    |             |              |
| 41         | PA5             | I/O      | SPI1_SCK    |              |
| 42         | PA6             | I/O      | SPI1_MISO   |              |
| 43         | PA7             | I/O      | SPI1_MOSI   |              |
| 51         | VSS             | Power    |             |              |
| 52         | VDD             | Power    |             |              |
| 54         | PF14 *          | I/O      | GPIO_Output | SCL          |
| 55         | PF15 *          | I/O      | GPIO_Output | SDA          |
| 57         | PG1 *           | I/O      | GPIO_Input  | MINUS        |
| 61         | VSS             | Power    |             |              |
| 62         | VDD             | Power    |             |              |
| 63         | PE10 *          | I/O      | GPIO_Output | EN_VBAT      |
| 65         | PE12 *          | I/O      | GPIO_Output | EN_SOLAR     |
| 66         | PE13 *          | I/O      | GPIO_Output | LCD_RST      |
| 67         | PE14 *          | I/O      | GPIO_Output | EN_VSWITCHED |
| 68         | PE15 *          | I/O      | GPIO_Output | EN_VIN       |
| 71         | VCAP_1          | Power    |             |              |
| 72         | VDD             | Power    |             |              |
| 77         | PD8             | I/O      | USART3_TX   |              |
| 78         | PD9             | I/O      | USART3_RX   |              |
| 83         | VSS             | Power    |             |              |
| 84         | VDD             | Power    |             |              |
| 87         | PG2 *           | I/O      | GPIO_Input  | UP           |

| Pin Number<br>LQFP144 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label  |
|-----------------------|---------------------------------------|----------|--------------------------|--------|
| 88                    | PG3 *                                 | I/O      | GPIO_Input               | DOWN   |
| 89                    | PG4 *                                 | I/O      | GPIO_Input               | LEFT   |
| 90                    | PG5 *                                 | I/O      | GPIO_Input               | RIGHT  |
| 92                    | PG7 *                                 | I/O      | GPIO_Input               | PLUS   |
| 93                    | PG8 *                                 | I/O      | GPIO_Input               | TEST   |
| 94                    | VSS                                   | Power    | 0. 10put                 | . 20 . |
| 95                    | VDDUSB                                | Power    |                          |        |
| 98                    | PC8                                   | I/O      | SDMMC1_D0                |        |
| 105                   | PA13                                  | I/O      | SYS_JTMS-SWDIO           |        |
| 106                   | VCAP_2                                | Power    |                          |        |
| 107                   | VSS                                   | Power    |                          |        |
| 108                   | VDD                                   | Power    |                          |        |
| 109                   | PA14                                  | I/O      | SYS_JTCK-SWCLK           |        |
| 110                   | PA15 **                               | I/O      | SPI1_NSS                 |        |
| 113                   | PC12                                  | I/O      | SDMMC1_CK                |        |
| 116                   | PD2                                   | I/O      | SDMMC1_CMD               |        |
| 120                   | VSS                                   | Power    |                          |        |
| 121                   | VDD                                   | Power    |                          |        |
| 124                   | PG9 *                                 | I/O      | GPIO_Output              | RED    |
| 125                   | PG10 *                                | I/O      | GPIO_Output              | GREEN  |
| 130                   | VSS                                   | Power    |                          |        |
| 131                   | VDD                                   | Power    |                          |        |
| 133                   | PB3                                   | I/O      | SYS_JTDO-SWO             |        |
| 138                   | воото                                 | Boot     |                          |        |
| 139                   | PB8                                   | I/O      | I2C1_SCL                 |        |
| 140                   | PB9                                   | I/O      | I2C1_SDA                 |        |
| 143                   | PDR_ON                                | Reset    |                          |        |
| 144                   | VDD                                   | Power    |                          |        |

<sup>\*</sup> The pin is affected with an I/O function

<sup>\*\*</sup> The pin is affected with a peripheral function but no peripheral mode is activated

# 4. Clock Tree Configuration



Page 5

# 5. Software Project

# 5.1. Project Settings

| Name                              | Value                    |
|-----------------------------------|--------------------------|
| Project Name                      | Base200Tester            |
| Project Folder                    | G:\.shortcut-targets-by- |
| Toolchain / IDE                   | STM32CubeIDE             |
| Firmware Package Name and Version | STM32Cube FW_F7 V1.16.0  |
| Application Structure             | Advanced                 |
| Generate Under Root               | Yes                      |
| Do not generate the main()        | No                       |
| Minimum Heap Size                 | 0x4000                   |
| Minimum Stack Size                | 0x800                    |

# 5.2. Code Generation Settings

| Name                                                            | Value                                 |
|-----------------------------------------------------------------|---------------------------------------|
| STM32Cube MCU packages and embedded software                    | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files   | Yes                                   |
| Backup previously generated files when re-generating            | No                                    |
| Keep User Code when re-generating                               | Yes                                   |
| Delete previously generated files when not re-generated         | Yes                                   |
| Set all free pins as analog (to optimize the power consumption) | No                                    |
| Enable Full Assert                                              | No                                    |

## 5.3. Advanced Settings - Generated Function Calls

| Rank | Function Name       | Peripheral Instance Name |
|------|---------------------|--------------------------|
| 1    | MX_GPIO_Init        | GPIO                     |
| 2    | MX_DMA_Init         | DMA                      |
| 3    | SystemClock_Config  | RCC                      |
| 4    | MX_SDMMC1_SD_Init   | SDMMC1                   |
| 5    | MX_FATFS_Init       | FATFS                    |
| 6    | MX_TIM1_Init        | TIM1                     |
| 7    | MX_USART3_UART_Init | USART3                   |
| 8    | MX_SPI5_Init        | SPI5                     |
| 9    | MX_ADC1_Init        | ADC1                     |
| 10   | MX_SPI1_Init        | SPI1                     |
| 11   | MX_I2C1_Init        | I2C1                     |

| Base200Tester Project |
|-----------------------|
| Configuration Report  |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |

# 6. Power Consumption Calculator report

## 6.1. Microcontroller Selection

| Series    | STM32F7       |
|-----------|---------------|
| Line      | STM32F7x6     |
| MCU       | STM32F746ZGTx |
| Datasheet | DS10916_Rev4  |

## 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

# 6.3. Battery Selection

| Battery           | Alkaline(9V) |  |
|-------------------|--------------|--|
| Capacity          | 625.0 mAh    |  |
| Self Discharge    | 0.3 %/month  |  |
| Nominal Voltage   | 9.0 V        |  |
| Max Cont Current  | 200.0 mA     |  |
| Max Pulse Current | 0.0 mA       |  |
| Cells in series   | 1            |  |
| Cells in parallel | 1            |  |

# 6.4. Sequence

| Ston                   | Cton4            | Ston 2                    |
|------------------------|------------------|---------------------------|
| Step                   | Step1            | Step2                     |
| Mode                   | RUN              | STOP UDM (Under Drive)    |
| Vdd                    | 3.3              | 3.3                       |
| Voltage Source         | Battery          | Battery                   |
| Range                  | Scale1-High      | No Scale                  |
| Fetch Type             | ITCM/FLASH/REGON | n/a                       |
| CPU Frequency          | 216 MHz          | 0 Hz                      |
| Clock Configuration    | HSE PLL          | Regulator LP Flash-PwrDwn |
| Clock Source Frequency | 4 MHz            | 0 Hz                      |
| Peripherals            |                  |                           |
| Additional Cons.       | 0 mA             | 0 mA                      |
| Average Current        | 130 mA           | 100 μΑ                    |
| Duration               | 0.1 ms           | 0.9 ms                    |
| DMIPS                  | 462.0            | 0.0                       |
| Ta Max                 | 87.84            | 104.99                    |
| Category               | In DS Table      | In DS Table               |

## 6.5. Results

| Sequence Time | 1 ms            | Average Current | 13.09 mA  |
|---------------|-----------------|-----------------|-----------|
| Battery Life  | 1 day, 23 hours | Average DMIPS   | 462.24005 |
|               |                 |                 | DMIPS     |

# 6.6. Chart



# 7. Peripherals and Middlewares Configuration

# 7.1. ADC1 mode: IN3

#### 7.1.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler PCLK2 divided by 2

Resolution 12 bits (15 ADC Clock cycles)

Data Alignment Right alignment

Scan Conversion Mode Disabled
Continuous Conversion Mode Disabled
Discontinuous Conversion Mode Disabled
DMA Continuous Requests Disabled

End Of Conversion Selection EOC flag at the end of single channel conversion

ADC\_Regular\_ConversionMode:

Number Of Conversion 1

External Trigger Conversion Source Regular Conversion launched by software

External Trigger Conversion Edge None Rank 1

Channel 3
Sampling Time 3 Cycles

ADC\_Injected\_ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode false

7.2. I2C1 I2C: I2C

#### 7.2.1. Parameter Settings:

#### Timing configuration:

I2C Speed Mode Standard Mode

I2C Speed Frequency (KHz)100Rise Time (ns)0Fall Time (ns)0Coefficient of Digital Filter0

Analog Filter Enabled

Timing 0x20303E5D \*

**Slave Features:** 

Clock No Stretch Mode Disabled
General Call Address Detection Disabled
Primary Address Length selection 7-bit
Dual Address Acknowledged Disabled
Primary slave address 0

#### 7.3. RCC

## 7.3.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3

Flash Latency(WS) 1 WS (2 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16

TIM Prescaler Selection Disabled

HSE Startup Timout Value (ms) 100

LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Over Drive Enabled

Power Regulator Voltage Scale Power Regulator Voltage Scale 3

## 7.4. SDMMC1 Mode: SD 1 bit

## 7.4.1. Parameter Settings:

#### **SDMMC** parameters:

Clock transition on which the bit capture is made Rising transition

SDMMC Clock divider bypass Disable

SDMMC Clock output enable when the bus is idle

Disable the power save for the clock

SDMMC hardware flow control

The hardware control flow is disabled

SDMMCCLK clock divide factor 0

#### 7.5. SPI1

## **Mode: Full-Duplex Master**

## 7.5.1. Parameter Settings:

#### **Basic Parameters:**

Frame Format Motorola

Data Size 4 Bits

First Bit MSB First

**Clock Parameters:** 

Prescaler (for Baud Rate)

Baud Rate 24.0 MBits/s \*

Clock Polarity (CPOL) Low
Clock Phase (CPHA) 1 Edge

**Advanced Parameters:** 

CRC Calculation Disabled

NSSP Mode Enabled

NSS Signal Type Software

#### 7.6. SPI5

## **Mode: Full-Duplex Master**

## 7.6.1. Parameter Settings:

#### **Basic Parameters:**

Frame Format Motorola

Data Size 4 Bits

First Bit MSB First

**Clock Parameters:** 

Prescaler (for Baud Rate) 8 \*

Baud Rate 6.0 MBits/s \*

Clock Polarity (CPOL) Low
Clock Phase (CPHA) 1 Edge

**Advanced Parameters:** 

CRC Calculation Disabled

NSSP Mode Enabled

NSS Signal Type Software

#### 7.7. SYS

**Debug: Trace Asynchronous Sw** 

Timebase Source: SysTick

#### 7.8. TIM1

**Clock Source: Internal Clock** 

## 7.8.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value)

Counter Mode

Counter Period (AutoReload Register - 16 bits value)

Internal Clock Division (CKD)

Repetition Counter (RCR - 16 bits value)

48-1 \*

Up

65535

No Division

0

Repetition Counter (RCR - 16 bits value) 0
auto-reload preload Disable

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode (MSM bit)

Disable (Trigger input effect not delayed)

Trigger Event Selection TRGO Reset (UG bit from TIMx\_EGR)

Trigger Event Selection TRGO2 Reset (UG bit from TIMx\_EGR)

#### 7.9. **USART3**

#### **Mode: Asynchronous**

## 7.9.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

#### **Advanced Parameters:**

Data Direction Receive and Transmit

Over Sampling 16 Samples
Single Sample Disable

#### **Advanced Features:**

Auto Baudrate Disable

TX Pin Active Level Inversion Disable

RX Pin Active Level Inversion Disable

Data Inversion Disable

TX and RX Pins Swapping Disable

Overrun Enable

DMA on RX Error Enable

MSB First Disable

#### 7.10. FATFS

mode: SD Card

#### 7.10.1. Set Defines:

#### Version:

FATFS version R0.12c

#### **Function Parameters:**

FS\_READONLY (Read-only mode) Disabled
FS\_MINIMIZE (Minimization level) Disabled

USE\_STRFUNC (String functions) Enabled with LF -> CRLF conversion

USE\_FIND (Find functions)

USE\_MKFS (Make filesystem function)

USE\_FASTSEEK (Fast seek function)

USE\_EXPAND (Use f\_expand function)

USE\_CHMOD (Change attributes function)

Disabled

USE\_LABEL (Volume label functions)

Disabled

USE\_FORWARD (Forward function)

Disabled

#### **Locale and Namespace Parameters:**

CODE\_PAGE (Code page on target)

USE\_LFN (Use Long Filename)

Disabled

MAX\_LFN (Max Long Filename)

255

LFN\_UNICODE (Enable Unicode)

STRF\_ENCODE (Character encoding)

UTF-8

FS\_RPATH (Relative Path)

Disabled

#### **Physical Drive Parameters:**

VOLUMES (Logical drives) 1

MAX\_SS (Maximum Sector Size) 512

MIN\_SS (Minimum Sector Size) 512

MULTI\_PARTITION (Volume partitions feature) Disabled

USE\_TRIM (Erase feature) Disabled

FS\_NOFSINFO (Force full FAT scan) 0

#### **System Parameters:**

FS\_TINY (Tiny mode) Disabled
FS\_EXFAT (Support of exFAT file system) Disabled

FS\_NORTC (Timestamp feature) Dynamic timestamp

FS\_REENTRANT (Re-Entrancy) Disabled
FS\_TIMEOUT (Timeout ticks) 1000
FS\_LOCK (Number of files opened simultaneously) 2

# 7.10.2. Advanced Settings:

#### SDIO/SDMMC:

SDMMC instance SDMMC1
Use dma template Enabled \*
BSP code for SD Generic

<sup>\*</sup> User modified value

# 8. System Configuration

# 8.1. GPIO configuration

| IP                          | Pin  | Signal             | GPIO mode                        | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|-----------------------------|------|--------------------|----------------------------------|-----------------------------|--------------|------------|
| ADC1                        | PA3  | ADC1_IN3           | Analog mode                      | No pull-up and no pull-down | n/a          |            |
| I2C1                        | PB8  | I2C1_SCL           | Alternate Function Open<br>Drain | Pull-up                     | Very High    |            |
|                             | PB9  | I2C1_SDA           | Alternate Function Open Drain    | Pull-up                     | Very High    |            |
| SDMMC1                      | PC8  | SDMMC1_D0          | Alternate Function Push Pull     | Pull-up *                   | Very High    |            |
|                             | PC12 | SDMMC1_CK          | Alternate Function Push Pull     | No pull-up and no pull-down | Very High    |            |
|                             | PD2  | SDMMC1_CMD         | Alternate Function Push Pull     | Pull-up *                   | Very High    |            |
| SPI1                        | PA5  | SPI1_SCK           | Alternate Function Push Pull     | No pull-up and no pull-down | Very High    |            |
|                             | PA6  | SPI1_MISO          | Alternate Function Push Pull     | No pull-up and no pull-down | Very High    |            |
|                             | PA7  | SPI1_MOSI          | Alternate Function Push Pull     | No pull-up and no pull-down | Very High    |            |
| SPI5                        | PF7  | SPI5_SCK           | Alternate Function Push Pull     | No pull-up and no pull-down | Very High    |            |
|                             | PF8  | SPI5_MISO          | Alternate Function Push Pull     | No pull-up and no pull-down | Very High    |            |
|                             | PF9  | SPI5_MOSI          | Alternate Function Push Pull     | No pull-up and no pull-down | Very High    |            |
| SYS                         | PA13 | SYS_JTMS-<br>SWDIO | n/a                              | n/a                         | n/a          |            |
|                             | PA14 | SYS_JTCK-<br>SWCLK | n/a                              | n/a                         | n/a          |            |
|                             | PB3  | SYS_JTDO-<br>SWO   | n/a                              | n/a                         | n/a          |            |
| USART3                      | PD8  | USART3_TX          | Alternate Function Push Pull     | No pull-up and no pull-down | Very High    |            |
|                             | PD9  | USART3_RX          | Alternate Function Push Pull     | No pull-up and no pull-down | Very High    |            |
| Single<br>Mapped<br>Signals | PA15 | SPI1_NSS           | Alternate Function Push Pull     | No pull-up and no pull-down | Very High    |            |
| GPIO                        | PF14 | GPIO_Output        | Output Open Drain *              | No pull-up and no pull-down | Low          | SCL        |
|                             | PF15 | GPIO_Output        |                                  | No pull-up and no pull-down | Low          | SDA        |

| IP | Pin  | Signal      | GPIO mode           | GPIO pull/up pull<br>down   | Max<br>Speed | User Label   |
|----|------|-------------|---------------------|-----------------------------|--------------|--------------|
|    |      |             | Output Open Drain * |                             |              |              |
|    | PG1  | GPIO_Input  | Input mode          | Pull-up *                   | n/a          | MINUS        |
|    | PE10 | GPIO_Output | Output Push Pull    | No pull-up and no pull-down | Low          | EN_VBAT      |
|    | PE12 | GPIO_Output | Output Push Pull    | No pull-up and no pull-down | Low          | EN_SOLAR     |
|    | PE13 | GPIO_Output | Output Push Pull    | No pull-up and no pull-down | Low          | LCD_RST      |
|    | PE14 | GPIO_Output | Output Push Pull    | No pull-up and no pull-down | Low          | EN_VSWITCHED |
|    | PE15 | GPIO_Output | Output Push Pull    | No pull-up and no pull-down | Low          | EN_VIN       |
|    | PG2  | GPIO_Input  | Input mode          | Pull-up *                   | n/a          | UP           |
|    | PG3  | GPIO_Input  | Input mode          | Pull-up *                   | n/a          | DOWN         |
|    | PG4  | GPIO_Input  | Input mode          | Pull-up *                   | n/a          | LEFT         |
|    | PG5  | GPIO_Input  | Input mode          | Pull-up *                   | n/a          | RIGHT        |
|    | PG7  | GPIO_Input  | Input mode          | Pull-up *                   | n/a          | PLUS         |
|    | PG8  | GPIO_Input  | Input mode          | Pull-up *                   | n/a          | TEST         |
|    | PG9  | GPIO_Output | Output Push Pull    | No pull-up and no pull-down | Low          | RED          |
|    | PG10 | GPIO_Output | Output Push Pull    | No pull-up and no pull-down | Low          | GREEN        |

## 8.2. DMA configuration

| DMA request | Stream       | Direction            | Priority |
|-------------|--------------|----------------------|----------|
| SDMMC1_RX   | DMA2_Stream3 | Peripheral To Memory | Low      |
| SDMMC1_TX   | DMA2_Stream6 | Memory To Peripheral | Low      |

## SDMMC1\_RX: DMA2\_Stream3 DMA request Settings:

Mode: Peripheral Flow Control \*

Word

Use fifo: Enable \*

FIFO Threshold: Full
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Word \*

Memory Data Width:

Peripheral Burst Size: 4 Increment \*
Memory Burst Size: 4 Increment

# SDMMC1\_TX: DMA2\_Stream6 DMA request Settings:

Mode: Peripheral Flow Control \*

Use fifo: Enable \*

FIFO Threshold: Full
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Word \*

Peripheral Burst Size: 4 Increment \*

Memory Burst Size: 4 Increment

# 8.3. NVIC configuration

# 8.3.1. NVIC

| Interrupt Table                                                    | Enable | Preenmption Priority | SubPriority |
|--------------------------------------------------------------------|--------|----------------------|-------------|
| Non maskable interrupt                                             | true   | 0                    | 0           |
| Hard fault interrupt                                               | true   | 0                    | 0           |
| Memory management fault                                            | true   | 0                    | 0           |
| Pre-fetch fault, memory access fault                               | true   | 0                    | 0           |
| Undefined instruction or illegal state                             | true   | 0                    | 0           |
| System service call via SWI instruction                            | true   | 0                    | 0           |
| Debug monitor                                                      | true   | 0                    | 0           |
| Pendable request for system service                                | true   | 0                    | 0           |
| System tick timer                                                  | true   | 0                    | 0           |
| SDMMC1 global interrupt                                            | true   | 0                    | 0           |
| DMA2 stream3 global interrupt                                      | true   | 0                    | 0           |
| DMA2 stream6 global interrupt                                      | true   | 0                    | 0           |
| PVD interrupt through EXTI line 16                                 | unused |                      |             |
| Flash global interrupt                                             |        | unused               |             |
| RCC global interrupt                                               | unused |                      |             |
| ADC1, ADC2 and ADC3 global interrupts                              |        | unused               |             |
| TIM1 break interrupt and TIM9 global interrupt                     | unused |                      |             |
| TIM1 update interrupt and TIM10 global interrupt                   | unused |                      |             |
| TIM1 trigger and commutation interrupts and TIM11 global interrupt | unused |                      |             |
| TIM1 capture compare interrupt                                     | unused |                      |             |
| I2C1 event interrupt                                               | unused |                      |             |
| I2C1 error interrupt                                               | unused |                      |             |
| SPI1 global interrupt                                              | unused |                      |             |
| USART3 global interrupt                                            | unused |                      |             |
| FPU global interrupt                                               | unused |                      |             |
| SPI5 global interrupt                                              | unused |                      |             |

# 8.3.2. NVIC Code generation

| Enabled interrupt Table                | Select for init   | Generate IRQ | Call HAL handler |
|----------------------------------------|-------------------|--------------|------------------|
|                                        | sequence ordering | handler      |                  |
| Non maskable interrupt                 | false             | true         | false            |
| Hard fault interrupt                   | false             | true         | false            |
| Memory management fault                | false             | true         | false            |
| Pre-fetch fault, memory access fault   | false             | true         | false            |
| Undefined instruction or illegal state | false             | true         | false            |
|                                        |                   |              |                  |

| Enabled interrupt Table                 | Select for init sequence ordering | Generate IRQ<br>handler | Call HAL handler |
|-----------------------------------------|-----------------------------------|-------------------------|------------------|
|                                         |                                   |                         |                  |
| System service call via SWI instruction | false                             | true                    | false            |
| Debug monitor                           | false                             | true                    | false            |
| Pendable request for system service     | false                             | true                    | false            |
| System tick timer                       | false                             | true                    | true             |
| SDMMC1 global interrupt                 | false                             | true                    | true             |
| DMA2 stream3 global interrupt           | false                             | true                    | true             |
| DMA2 stream6 global interrupt           | false                             | true                    | true             |

<sup>\*</sup> User modified value

# 9. System Views

- 9.1. Category view
- 9.1.1. Current



# 10. Docs & Resources

Type Link

Datasheet http://www.st.com/resource/en/datasheet/DM00166116.pdf

Reference http://www.st.com/resource/en/reference\_manual/DM00124865.pdf

manual

Programming http://www.st.com/resource/en/programming manual/DM00237416.pdf

manual

Errata sheet http://www.st.com/resource/en/errata\_sheet/DM00145382.pdf

Application note http://www.st.com/resource/en/application\_note/CD00167594.pdf

Application note http://www.st.com/resource/en/application\_note/CD00211314.pdf

Application note http://www.st.com/resource/en/application\_note/CD00259245.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264321.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264342.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00042534.pdf

Application note http://www.st.com/resource/en/application\_note/DM00046011.pdf

Application note http://www.st.com/resource/en/application\_note/DM00072315.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073742.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073853.pdf

Application note http://www.st.com/resource/en/application\_note/DM00080497.pdf

Application note http://www.st.com/resource/en/application\_note/DM00081379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00129215.pdf

Application note http://www.st.com/resource/en/application\_note/DM00160482.pdf

Application note http://www.st.com/resource/en/application\_note/DM00164538.pdf

Application note http://www.st.com/resource/en/application\_note/DM00164549.pdf

Application note http://www.st.com/resource/en/application\_note/DM00173083.pdf

Application note http://www.st.com/resource/en/application\_note/DM00210367.pdf

Application note http://www.st.com/resource/en/application\_note/DM00220769.pdf

Application note http://www.st.com/resource/en/application\_note/DM00227538.pdf

Application note http://www.st.com/resource/en/application\_note/DM00257177.pdf http://www.st.com/resource/en/application\_note/DM00272912.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00272913.pdf Application note http://www.st.com/resource/en/application\_note/DM00226326.pdf http://www.st.com/resource/en/application\_note/DM00236305.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00281138.pdf http://www.st.com/resource/en/application note/DM00296349.pdf Application note Application note http://www.st.com/resource/en/application note/DM00327191.pdf Application note http://www.st.com/resource/en/application note/DM00287603.pdf Application note http://www.st.com/resource/en/application note/DM00340311.pdf Application note http://www.st.com/resource/en/application\_note/DM00337702.pdf Application note http://www.st.com/resource/en/application\_note/DM00354244.pdf Application note http://www.st.com/resource/en/application\_note/DM00373474.pdf Application note http://www.st.com/resource/en/application\_note/DM00315319.pdf http://www.st.com/resource/en/application\_note/DM00380469.pdf Application note http://www.st.com/resource/en/application\_note/DM00395696.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00431633.pdf Application note http://www.st.com/resource/en/application note/DM00493651.pdf Application note http://www.st.com/resource/en/application\_note/DM00536349.pdf Application note http://www.st.com/resource/en/application\_note/DM00600614.pdf Application note http://www.st.com/resource/en/application note/DM00725181.pdf