## ECE 375 Computer Organization and Assembly Language Programming Fall 2021 Homework #4

## **Problem #1** [18 pts]

Suppose that you want to build an ALU which performs addition using **5-bit** operands. For this homework you will utilize a Ripple Carry Adder as illustrated below. Assume that all digital input signals arrive simultaneously.



- (a) [2 pts] How many OR gates will you need in order to implement the 5-bit RCA?
- (b) [2 pts] How many AND gates will you need in order to implement the 5-bit RCA?
- (c) [2 pts] How many exclusive-OR gates will you need in order to implement the 5-bit RCA?
- (d) [3 pts] How many gate delays (abbreviated as "gds") are required in order for the RCA to compute the first sum bit (S<sub>0</sub>)?
- (e) [3 pts] How many gate delays (abbreviated as "gds") are required in order for the RCA to compute the second sum bit (S<sub>1</sub>)?
- (f) [3 pts] How many gate delays are required in order for the RCA to compute the output carry bit (C<sub>5</sub>)?
- (g) [3 pts] Imagine that you have insider knowledge regarding the value of Cin. For the application in question, you are informed that **Cin** will **always** have a value of 0. Armed with this information, how many logic gates would we be able to eliminate from the schematic? Hint:  $C_1$  and  $S_0$  will only depend on the value of  $X_0$  and  $Y_0$

## **Problem #2** [25 pts]

For each of the math problems below, indicate what values the AVR microcontroller will assign to each of the following flags:

- Carry flag
- oVerflow flag
- Negative flag
- Sign flag
- Zero flag

Assume that the AVR is performing 8-bit arithmetic with the built-in instructions ADD and SUB. Note that each problem is independent from the others. Feel free to check your answers using the AVR simulator, but be sure that you understand how to determine the flags.

- (a) 21 32
- (b) 93 + 112
- (c) (-3) (-100)
- (d) (120) + (136)
- (e) (-33) 7

## **Problem #3** [22 pts]

Please read section 120 of the AVR <u>Instruction Set Manual</u> and review operation of the STD Z+q, Rr instruction (an indirect store with displacement).

- (a) List and explain the sequence of microoperations required to implement this instruction on the enhanced AVR datapath (Figure 8.26 in the textbook). Note that this instruction takes two execute cycles (EX1 and EX2).
- (b) List and explain the control signals and the Register Address Logic (RAL) output for the STD Z+q, Rr instruction. Clearly explain your reasoning. Control signals for the Fetch cycle are given below.

| Control | IF   | STD Z+q, Rr |      |
|---------|------|-------------|------|
| Signals | IF   | EX1         | EX2  |
| MJ      | 0    | х           | х    |
| MK      | 0    | х           | х    |
| ML      | 0    | х           | х    |
| IR_en   | 1    | 0           | х    |
| PC_en   | 1    | 0           | 0    |
| PCh_en  | 0    | 0           | 0    |
| PCl_en  | 0    | 0           | 0    |
| NPC_en  | 1    | х           | х    |
| SP_en   | 0    | 0           | 0    |
| DEMUX   | X    | Х           | х    |
| MA      | X    | х           | х    |
| MB      | X    | х           | х    |
| ALU_f   | XXXX | xxxx        | xxxx |
| MC      | XX   | xx          | xx   |
| RF_wA   | 0    | 0           | 0    |
| RF_wB   | 0    | 0           | 0    |
| MD      | X    | Х           | 1    |
| ME      | X    | Х           | 1    |
| DM_r    | X    | х           | 0    |
| DM_w    | 0    | 0           | 1    |
| MF      | X    | х           | х    |
| MG      | X    | 1           | х    |
| Adder_f | XX   | 11          | xx   |
| Inc_Dec | X    | х           | Х    |
| MH      | X    | 1           | Х    |
| MI      | X    | х           | Х    |
|         |      |             |      |

| RAL    | STD Z+q, Rr |     |  |
|--------|-------------|-----|--|
| Output | EX1         | EX2 |  |
| wA     | Х           | Х   |  |
| wB     | Х           | Х   |  |
| rA     | ZH          | Х   |  |
| rB     | ZL          | Rd  |  |