## Control Signals - Initially loading channel message and message passing to CNU

- **Signal instantiation:** llr\_fetch, v2c\_src, v2c\_msg\_en, v2c\_load
- Note
  - Although one codeword decoding process is only required fetching the channel messages from channel buffer in one clock cycle, the llr\_fetch is still asserted for four rising edges of read clock. This is because the propagation delay from channel buffer till VNUs may be so long that message passing cannot be completed in one clock cycle. Thus the additional Q-bit registers of depth 4 are inserted in between.



• **Signal instantiation:** cnu\_rd, c2v\_load, c2v\_msg\_busy, c2v\_msg\_en and c2v\_msg\_psp



• **Signal instantiation:** v2c\_msg\_busy, v2c\_load and v2c\_msg\_en



## Signal instantiation: c2v\_parallel\_in, extrinsic\_route, c2v\_parallel\_out, c2v\_latch, c2v\_msg\_en, c2v\_load



(3) Once clock cycle right after completion of transmission, the c2v buffer latches the received c2v parallel message which will be fetched by VNU. That is, c2v\_latch latches the data from c2v\_parallel\_out