## **Computer Architecture**

#### **Lecture 5 Datapath**



**Prof. Jongmyon Kim** 





## The Processor: Datapath and Control

- We're ready to look at an implementation of the MIPS
- ☐ Simplified to contain only:
  - memory-reference instructions: lw, sw
  - arithmetic-logical instructions: add, sub, and, or, slt
  - control flow instructions: beq, j
- Generic Implementation:
  - use the program counter (PC) to supply instruction address
  - get the instruction from memory
  - read registers
  - use the instruction to decide exactly what to do
- All instructions use the ALU after reading the registers Why? memory-reference? arithmetic? control flow?



## More Implementation Details

□ Abstract / Simplified View:



#### Two types of functional units:

- Elements that operate on data values (combinational)
- Elements that contain state (sequential)



### Our Implementation

- An edge triggered methodology
- Typical execution:
  - read contents of some state elements,
  - send values through some combinational logic
  - write results to one or more state elements





## Register File

#### □ Built using D flip-flops





## Register File

□ Note: we still use the real clock to determine when to write





## Simple Implementation

Include the functional units we need for each instruction





## **Building the Datapath**

Use multiplexers to stitch them together





### R-Type Instructions

(e.g. add \$2, \$3, \$4; Not JR/JALR)



### I-Type Instructions



(e.g. lw \$4, 1000(\$15))





#### I-type Instruction for Branches

(e.g. beq \$4, \$5, Label7)





#### Control

- □ Selecting the operations to perform (ALU, read/write, etc.)
- Controlling the flow of data (multiplexer inputs)
- Information comes from the 32 bits of the instruction
- Example:

add \$8, \$17, \$18 Instruction Format:

| 000000 | 10001 | 10010 | 01000 | 00000 | 100000 |
|--------|-------|-------|-------|-------|--------|
|--------|-------|-------|-------|-------|--------|

| op | rs | rt | rd | shamt | funct |
|----|----|----|----|-------|-------|
|    |    |    |    |       |       |

 ALU's operation based on instruction type and function code



#### Control

- e.g., what should the ALU do with this instruction
- Example: lw \$1, 100(\$2)

| 35 | 2 | 1 | 100 |
|----|---|---|-----|
|    |   |   |     |

| op rs | rt | 16 bit offset |
|-------|----|---------------|
|-------|----|---------------|

ALU control input

| 000 | AND              |
|-----|------------------|
| 001 | OR               |
| 010 | add              |
| 110 | subtract         |
| 111 | set-on-less-than |



■ Why is the code for subtract 110 and not 011? What do you need for slt instruction?



#### Control the ALU

- ☐ Must describe hardware to compute 3-bit ALU control input
  - given instruction type

$$00 = lw, sw$$

01 = beq,

11 = arithmetic (incl. slt)



- function code for arithmetic
- □ Describe it using a truth table (can turn into gates):

|         |          |         | -        |    |       |       |    |    |         | _   | ALLION            |
|---------|----------|---------|----------|----|-------|-------|----|----|---------|-----|-------------------|
|         | ALU      | JOp     |          | F  | unc'  | t fie | ld |    | ALU     |     | ALUOp             |
|         | ALUOp1   | ALUOp0  | F5       | F4 | F3    | F2    | F1 | F0 | Control |     | funct =           |
| lw/sw   | 0        | 0       | Χ        | Χ  | Χ     | Χ     | Χ  | Χ  | 010     | add | ALU               |
| beq     | Χ        | 1       | Χ        | Χ  | Χ     | Χ     | Χ  | Χ  | 110     | sub | control inst[5:0] |
|         | 1        | Χ       | Χ        | Χ  | 0     | 0     | 0  | 0  | 010     | add | 3 ALO CONTION     |
| 1.1     | 1        | Χ       | Χ        | Χ  | 0     | 0     | 1  | 0  | 110     | sub |                   |
| arith < | 1        | Χ       | Χ        | Χ  | 0     | 1     | 0  | 0  | 000     | and | Zero              |
|         | 1        | Χ       | Χ        | Χ  | 0     | 1     | 0  | 1  | 001     | or  | ALU ALU           |
|         | 1        | Χ       | Χ        | Χ  | 1     | 0     | 1  | 0  | 111     | slt | result            |
| (       | Generate | d from  |          | in | st[   | 5.0   |    |    |         |     | <b>→</b>          |
|         |          |         | 261      |    | 15t[· | ال. د |    |    |         |     |                   |
|         | Decoding | mst[31: | <u> </u> |    |       |       |    |    |         |     | -                 |



#### **ALU Control**

☐ Simple combinational logic (truth tables)





Use rt not rd

| Instruction | RegDst | ALUSrc | Memto-<br>Reg | _ |   |   | Branch | ALUOp1 |   |
|-------------|--------|--------|---------------|---|---|---|--------|--------|---|
| R-format    | 1      | 0      | 0             | 1 | 0 | 0 | 0      | 1      | 0 |
| lw          | • 0    | 1      | 1             | 1 | 1 | 0 | 0      | 0      | 0 |
| sw          | Х      | 1      | Χ             | 0 | 0 | 1 | 0      | 0      | 0 |
| beq         | Х      | 0      | X             | 0 | 0 | 0 | 1      | 0      | 1 |





# **Control Unit Signals**





## Our Simple Control Structure

- All of the logic is combinational
- We wait for everything to settle down, and the right thing to be done
  - ALU might not produce "right answer" right away
  - we use write signals along with clock to determine when to write
- Cycle time determined by length of the longest path



We are ignoring some details like setup and hold times



# Single Cycle Implementation

- Calculate cycle time assuming negligible delays except:
  - memory (2ns), ALU and adders (2ns), register file access (1ns)





# Single Cycle Implementation (Sol)

- ☐ Calculate cycle time assuming negligible delays except:
  - memory (2ns), ALU and adders (2ns), register file access (1ns)

| Instruction class | Functional units used by the instruction class |                 |     |                 |                 |  |  |  |  |  |
|-------------------|------------------------------------------------|-----------------|-----|-----------------|-----------------|--|--|--|--|--|
| R-type            | Instruction fetch                              | Register access | ALU | Register access |                 |  |  |  |  |  |
| Load word         | Instruction fetch                              | Register access | ALU | Memory access   | Register access |  |  |  |  |  |
| Store word        | Instruction fetch                              | Register access | ALU | Memory access   |                 |  |  |  |  |  |
| Branch            | Instruction fetch                              | Register access | ALU |                 |                 |  |  |  |  |  |
| Jump              | Instruction fetch                              |                 |     |                 |                 |  |  |  |  |  |

| Instruction class | Instruction memory | Register read | ALU operation | Data memory | Register write |
|-------------------|--------------------|---------------|---------------|-------------|----------------|
| R-type            | 2                  | 1             | 2             | 0           | 1              |
| Load word         | 2                  | 1             | 2             | 2           | 1              |
| Store word        | 2                  | 1             | 2             | 2           |                |
| Branch            | 2                  | 1             | 2             |             |                |
| Jump              | 2                  |               |               |             |                |



#### Where we are headed

- ☐ Single Cycle Problems:
  - what if we had a more complicated instruction like floating point?
  - wasteful of area
- One Solution:
  - use a "smaller" cycle time
  - have different instructions take different numbers of cycles
  - a "multicycle" datapath:

