### **Lecture 14: Placement – IV**

Tsung-Wei (TW) Huang

Department of Electrical and Computer Engineering

University of Utah, Salt Lake City, UT



## Recap: Analytical Placer

### Write an equation whose minimum is the placement

- If you have a million gates, need a million (xi, yi) values as result
- Formulate an appropriate cost function for all the gate-level (xi, yi):
   F(x<sub>1</sub>, x<sub>2</sub>, ... x<sub>1M</sub>, y<sub>1</sub>, y<sub>2</sub>, ... y<sub>1M</sub>)
- Solve analytically for X\*=(x<sub>1</sub>, x<sub>2</sub>, ... x<sub>1M</sub>), Y\*=(y<sub>1</sub>, y<sub>2</sub>, ... y<sub>1M</sub>) to minimize
   F()
- The resulting values of X\*, Y\* give you the placement of all 1M gates

### This sounds sort of crazy... but it works great

- All modern placers for big ASICs and SOCs are "analytical"
- Big trick is write the wirelength in mathematically "friendly" form we can optimize

## Recap: Quadratic Wirelength Model

 We optimize squared length of "distance" line between points: (x1-x2)<sup>2</sup> + (y1-y2)<sup>2</sup>



## Recap: Quadratic Placement Formulation



All wire weights = 1 except two highlighted: gate1 to pad and gate1 to gate2

$$\begin{pmatrix}
0 & 1 & 10 & 0 & 0 \\
1 & 0 & 1 & 1 & 1 \\
10 & 1 & 0 & 1 & 0 \\
0 & 1 & 1 & 0 & 1 \\
0 & 1 & 0 & 1 & 0
\end{pmatrix}$$

$$A = \begin{pmatrix} 21 & -1 & -10 & 0 & 0 \\ -1 & 4 & -1 & -1 & -1 \\ -10 & -1 & 13 & -1 & 0 \\ 0 & -1 & -1 & 4 & -1 \\ 0 & -1 & 0 & -1 & 3 \end{pmatrix}$$

$$\mathbf{b_x} = \begin{pmatrix} 0 \\ 0 \\ 1 \\ 1 \\ 0.5 \end{pmatrix}$$

$$\mathbf{b_y} = \begin{bmatrix} 10 \\ 0 \\ 0 \\ 1 \\ 0 \end{bmatrix}$$

## Recap: Quadratic Placement Result



### **Recap: Two Practice Examples**

All wire weights = 1



All wire weights = 1

### **How does Quadratic Placement Look?**

#### Like the right figure:

- Small IBM ASIC, few thousand gates
- All lumped together to give the minimum wirelength

#### New problem:

- Quadratic model minimizes wirelength for big netlists, in a numerical way
- But ignores that gates have physical size, cannot be on top of each other
- Now, we have to fix this...
- Our solution: recursive partitioning



## A Bigger Industrial Example

#### This benchmark is from IBM

- 210,904 gates (blue)
- 543 fixed blocks (red) –like SRAMS
- Image shows where gates "want" to go if we model blocks like "big pads"
- This is a quadratic placement of gates
- Additional problems: gates need to go between these blocks!

#### Why we are showing this?

 Example of how badly imbalanced the quadratic placement can be



## **Recursive Partitioning**

**QP** tasks



















### **Recursive Partition**

- After 1<sup>st</sup> quadratic placement (QP), divide chip area exactly in half, vertically (horizontal is ok too)
- We want half the gates on each side



## Recursive Partitioning: How to Assign?

What if QP does not spread gates evenly between halves?



## Recursive Partitioning: How to Assign?

Sort placed gates on X coordinate, then Y (for horizontal cut – sort on Y first, then X); If N total gates, then first N/2 in sorted list go on left; others on right



## Recursive Partitioning: How to Assign?



on the **left** side of the cut.

#### New big questions:

- (1) How do we **keep** the gates assigned to left side actually **in** the left side?
- (2) How do we model wires that **connect** to gates/pads on **right**? Can't ignore these!

## Recursive Partitioning: How to Contain?

#### Idea: Pseudo-pads

- Every gate & pad not inside region R is modeled as a pad on boundary of R
- Propagate these outside gates using their current (x,y) location to nearest point on **R**;
- For this example, we take the y coordinate, and put pad on center of cut line x





Resulting **new QP** problem for gates in left region

## Why this Works?

- Cannot ignore gates outside region we are re-placing
  - Want gates inside to feel pull from wires to gates outside region
  - Pseudo-pads do this for us



- Pseudo-pads guarantee all gates re-locate inside region
  - Think of wires as 'springs' that each pull gates toward other gates or pads
  - If pads (real & pseudo) are on edges of region – QP keeps gates inside



## **Example**





5 gates (1,2,3,4,5)

8 wires

3 pads (a,b,c)



2. Initial QP



3. First partition

Sort on X:

Gate order 1 5 4 3 2

Pick: 154 on left

## Example (cont'd)





Right-side gates: 2,3

Right-side pads: b

Push to cut, using y coordinates



5. 2<sup>nd</sup> QP input

This is set up for this new smaller placement



6. 2<sup>nd</sup> QP solved New placement

## Example (cont'd)



7. Left side placed. Now, re-place right-side gates.



8. Propagate gates/pads
This is set up for
next, new smaller
placement



9. 3<sup>nd</sup> QP input
This is set up for
this new smaller
placement



10. 3<sup>nd</sup> QP solve

## Example (cont'd)

Note: gates 2,3 propagate to corner of new region: closest point

Note: do not propagate pad b, no wires to 1,5



Repeat: Horizontal partition on left



Focus on top.
Sort gates on Y
Assign gates 1,5 to region.



Propagate gates & pads

**Note:** gate **4** propagates up to **bottom** of new region

## Keep Repeating this Recursion



## Final Placement Step: Legalization

- Still need to force gates in precise rows for final result
  - QP methods cannot force individual gates into standard cell rows, without overlaps



- Solution step is called: Legalization
  - Many different algorithms. One easy way to do this is by annealing!
  - Do local improvement based on swaps of nearby gates
  - To anneal, set T=HOT to be very small (cold), so don't disrupt QP result

## **Summary**

- We have discussed problems of plain quadratic placement
  - Gates are easily lumped together to minimize wirelength
- We have discussed a solution: partition-based placement
  - Partition the placement region iteratively
  - Introduce auxiliary pads between partition boundaries
- We have discussed legalization
  - Remove all overlaps among gates
  - Improve wirelength in a local region (e.g., rows)