## **Thierry Tambe**

| CONTACT      | Paul G. Allen Building<br>330 Jane Stanford Way<br>Room 106<br>Stanford, CA 94305                                                                                                                                   | Web: https://thierrytambe.com E-mail: ttambe@stanford.edu                                                         |                                                                 |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|
| EDUCATION    | Harvard University, Cambridge, MA Ph.D., Electrical Engineering Thesis Title: <i>Architecting High Perform On-Chip Deep Learning</i> .                                                                              | ., Electrical Engineering 2023 is Title: Architecting High Performance Silicon Systems for Accurate and Efficient |                                                                 |  |
|              | <b>Texas A&amp;M University</b> , College Stati<br>M.Eng., Electrical Engineering<br>B.S., Electrical Engineering                                                                                                   | on, TX                                                                                                            | 2012<br>2010                                                    |  |
| Experience   | <b>Stanford University</b> , Stanford, CA<br>Assistant Professor, Department of Electron                                                                                                                            | rical Engineering                                                                                                 | 2024 - Present                                                  |  |
|              | <b>NVIDIA</b> , Santa Clara, CA<br>Visiting Research Scientist, Accelerators                                                                                                                                        | & VLSI Research Group                                                                                             | 2023 - 2024                                                     |  |
|              | Harvard University, Cambridge, MA Graduate Researcher, Harvard Architectu                                                                                                                                           |                                                                                                                   | 2018 - 2023                                                     |  |
|              | <b>NVIDIA</b> , Virtual<br>Research Intern, ASIC & VLSI Research                                                                                                                                                    | Group                                                                                                             | 2021 - 2021                                                     |  |
|              | <b>Intel</b> , Hillsboro, OR<br>Senior Design Engineer, Scalable Perf. C                                                                                                                                            | PU Development Group                                                                                              | 2012 - 2017                                                     |  |
|              | Intel, Hillsboro, OR<br>Graduate Intern, Converged Core Develo                                                                                                                                                      | pment Organization                                                                                                | 2011 - 2011                                                     |  |
|              | <b>Biotronik</b> , Sugar Land, TX<br>IC Design Intern, Texas Design Center                                                                                                                                          | · · · · · · · · · · · · · · · · · · ·                                                                             | 2010 - 2010                                                     |  |
| PUBLICATIONS | Full list at <u>lab website</u> and <u>Google Sch</u>                                                                                                                                                               | nolar.                                                                                                            |                                                                 |  |
| TEACHING     | EE180 – Digital Systems Architecture<br>EE271 – Introduction to VLSI Design<br>MIT ESP Spark Educational Outreach<br>CS248 – Advanced Design of VLSI Ci                                                             |                                                                                                                   | Winter 2025<br>Autumn 2024<br>Mar 2021<br>Spring 2020           |  |
| Awards       | NVIDIA Graduate Fellowship<br>IEEE SSCS Predoctoral Achievement<br>IEEE MICRO Top Picks Honorable M<br>Finalist for the Lemelson-MIT Studen<br>ACM SIGDA Research Highlights No<br>Best Paper Award at ACM/IEEE Des | ention<br>t Prize<br>minee                                                                                        | 2021 - 2022<br>2021 - 2022<br>2022<br>2021<br>2021<br>2021<br>) |  |
| SERVICE      | <ul> <li>Organizing Committee</li> <li>MICRO Workshop and Tutorial C</li> <li>DAC Session Co-Chair</li> <li>The NOPE Workshop @ASPLOS</li> <li>Technical Program Committee</li> <li>ISCA, ASPLOS, ISLPED</li> </ul> | ommittee Co-Chair                                                                                                 | 2024<br>2024<br>2022<br>2025                                    |  |

| • ISCA, HPCA, DAC, ISLPED                                                       | 2024        |
|---------------------------------------------------------------------------------|-------------|
| ML Commons Rising Stars, YArch Workshop                                         | 2024        |
| Invited Reviewer                                                                |             |
| • IEEE Journal of Solid-State Circuits (JSSC)                                   | 2024        |
| • IEEE International Solid-State Circuits Conference (ISSCC)                    | 2024        |
| <ul> <li>IEEE Transactions on CAD of Integrated Circuits and Systems</li> </ul> | 2023        |
| Design Automation Conference (DAC)                                              | 2022        |
| • IEEE Transactions on Neural Networks and Learning Systems,                    | 2021        |
| Stanford University                                                             |             |
| Electrical Engineering Department Student Life Committee                        | 2024 - 2025 |