## **Thierry Tambe**

| CONTACT      | Paul G. Allen Building<br>330 Jane Stanford Way<br>Room 106<br>Stanford, CA 94305                                                                                                                                                                                   | Web: https://thierrytambe.com E-mail: ttambe@stanford.edu |                                                                            |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------|
| EDUCATION    | Harvard University, Cambridge, MA Ph.D., Electrical Engineering Thesis Title: Architecting High Performance Silicon Systems for Accurate and Efficient Con-Chip Deep Learning.                                                                                      |                                                           | 2023<br>d Efficient                                                        |
|              | <b>Texas A&amp;M University</b> , College Station M.Eng., Electrical Engineering B.S., Electrical Engineering                                                                                                                                                       | n, TX                                                     | 2012<br>2010                                                               |
| Experience   | <b>Stanford University</b> , Stanford, CA<br>Assistant Professor, Department of Electric                                                                                                                                                                            | cal Engineering                                           | 2024 - Present                                                             |
|              | <b>NVIDIA</b> , Santa Clara, CA <i>Visiting Research Scientist, Accelerators &amp;</i>                                                                                                                                                                              | VLSI Research Group                                       | 2023 - 2024                                                                |
|              | Harvard University, Cambridge, MA<br>Graduate Researcher, Harvard Architectur                                                                                                                                                                                       | e, Circuits, and Compilers Group                          | 2018 - 2023                                                                |
|              | <b>NVIDIA</b> , Virtual<br>Research Intern, ASIC & VLSI Research G                                                                                                                                                                                                  | roup                                                      | 2021 - 2021                                                                |
|              | <b>Intel</b> , Hillsboro, OR<br>Senior Design Engineer, Scalable Perf. CP                                                                                                                                                                                           | ,                                                         | 2012 - 2017                                                                |
|              | Intel, Hillsboro, OR Graduate Intern, Converged Core Develops                                                                                                                                                                                                       | ,                                                         | 2011 - 2011                                                                |
|              | <b>Biotronik</b> , Sugar Land, TX<br>IC Design Intern, Texas Design Center                                                                                                                                                                                          |                                                           | 2010 - 2010                                                                |
| PUBLICATIONS | Full list at <u>lab website</u> and <u>Google Scho</u>                                                                                                                                                                                                              | ılar.                                                     |                                                                            |
| TEACHING     | EE180 – Digital Systems Architecture<br>EE271 – Introduction to VLSI Design<br>MIT ESP Spark Educational Outreach<br>CS248 – Advanced Design of VLSI Circ                                                                                                           | ruits and Systems                                         | Winter 2025<br>Autumn 2024<br>Mar 2021<br>Spring 2020                      |
| Awards       | Google ML and Systems Junior Faculty<br>NVIDIA Graduate Fellowship<br>IEEE SSCS Predoctoral Achievement A<br>IEEE MICRO Top Picks Honorable Mer<br>Finalist for the Lemelson-MIT Student<br>ACM SIGDA Research Highlights Non<br>Best Paper Award at ACM/IEEE Desig | ward<br>ntion<br>Prize<br>ninee                           | 2025<br>2021 - 2022<br>2021 - 2022<br>2022<br>2021<br>2021<br>2021<br>2020 |
| SERVICE      | <ul> <li>Organizing Committee</li> <li>MICRO Workshop and Tutorial Committee</li> <li>DAC Session Co-Chair</li> <li>The NOPE Workshop @ASPLOS</li> <li>Technical Program Committee</li> </ul>                                                                       | nmittee Co-Chair                                          | 2024<br>2024<br>2022                                                       |

| <ul> <li>ISCA, ASPLOS, MICRO, ESSERC, ISLPED</li> </ul>                         | 2025        |
|---------------------------------------------------------------------------------|-------------|
| • ISCA, HPCA, DAC, ISLPED                                                       | 2024        |
| <ul> <li>ML Commons Rising Stars, YArch Workshop</li> </ul>                     | 2024        |
| Invited Reviewer                                                                |             |
| <ul> <li>IEEE Journal of Solid-State Circuits (JSSC)</li> </ul>                 | 2024 - 2025 |
| <ul> <li>IEEE International Solid-State Circuits Conference (ISSCC)</li> </ul>  | 2024        |
| <ul> <li>IEEE Transactions on CAD of Integrated Circuits and Systems</li> </ul> | 2023        |
| <ul> <li>Design Automation Conference (DAC)</li> </ul>                          | 2022        |
| <ul> <li>IEEE Transactions on Neural Networks and Learning Systems</li> </ul>   | 2021        |
| Stanford University                                                             |             |
| <ul> <li>Electrical Engineering Department Student Life Committee</li> </ul>    | 2024 - 2025 |