Charles Tung Fang

EE 371

2019/10/30

Professor Rania Hussein

## Lab 3 Display Interface

## Procedure

I approached the problem by understanding the pixel buffer and Bresenham's algorithm at the very top level. After reading the specs, I examined the sudo code to make sure I know what is going on in the algorithm and the relationship among x0, y0, x1, y1, and error. The major components in the algorithm is using error to determine if one should move down or up on the y axis while x is being iterated. Once I grasp the main takeaway of the algorithm by reading a University of Hawaii's explanation, the rest had become easier since they were just translating java code to SystemVerilog.

Task 1 is simply hardware installment and was very straightforward. Task 2 is asking us to modify the line\_drawer.sv file in order to implement Bresenham's line algorithm. There are eight cases in total to handle: The first four are drawing a flat line, drawing a steep line, drawing a flat line from the end point, and drawing a steep line from the end point. The other four cases are the similar four cases but the difference is that the lines are inverted. I developed my code similar to the University of Hawaii's demonstration. In my line\_drawer.sv file, I first attained the dx and dy representing a line's width and height. Then I determine if I need to draw from the start point or the end point. Later I use logics x\_sign and y\_sign to see if the direction my line going is forward

or backward. I created a for\_loop module and pass in all the information to carry out the iteration part.

In my for\_loop module, I have an alwayss\_ff block to iterate depending on the line\_drawer's logics I passed in. The most important detail of this module is change of error because it determines if x or y axis should increment or decrement by one to get closer to the destination coordinate. Once the iteration is over, I then choose to output the right x and y depending on my dx and dy, which gives me some successful results.

Task 3 is implementing a reset function that clear the screen and create an animation to move the lines. I first implement a reset function by drawing every pixel black at reset (when switch 9 is activated). I then use a clock divider and my line algorithm to create a simple animation. I change input x0, y0, x1, y1 coordinates in order to attain four different lines. The result successfully output a trapezoid.

## Results

My result was successfully shown on both ModelSim and the FPGA board. In line\_drawer testbench (Figure 1), one can easily see how the data is being set and pass in to the for\_loop module. I used this testbench to make sure that for\_loop module is receiving the right calculation as well as the inputs that I expected.



Figure 1. ModelSim for line drawer module

The more advanced functions are tested in the for\_loop ModelSim. We can see how the system iterate through x values until the destination and update y value by adding or subtracting the direction logic (1 or -1) if and only if the error has gone out of range. The error I designed also update the value once y value has been added one(Figure 2).



Figure 2. ModelSim for for loop

The actual design of task 2 and 3 can be seen in Figure  $3\sim5$ . Figure 3 shows the most basic situation of drawing a flat line from (0,0) to (240, 50). Figure 4 shows the other case of drawing a steep line from (0,0) to (240, 50).



Figure 3. Drawing line from (0,0) to (240, 50)



Figure 4. Drawing line from (0,0) to (50, 240)

By activating the animation (KEY[0]) and change the input data(x0, y0, x1, y1), I am able to change the resulting trapezoid animation. (Figure 5 & Figure 6)



Figure 5. Process of animating Trazopid 1



Figure 6. Resulting Trapezoid 2

On the other hand, the Resource Utilization by Entity page (Figure 7) shows that the size of the program is 504+148 = 652



Figure 7. Resource Utilization by Entity page

## **Problems Faced and Feedback**

I think the most difficult part of this lab is understanding the line algorithm and implementing it with SystemVerilog. There is a huge difference between computer science code and VHDL so I really can't think the design in java. I wasn't so sure about doing the revert cases but I later then figure out I simply need to run multiple for loop and then pick the right output at the end. The animation part was a bit challenging. I spent a lot of time trying to do fancy animation but failed. Eventually I have a straightforward but fine animation that portray my design could draw all kinds of lines

I really don't like this lab because it was very much harder than the others. It was very hard to use modelsim because model sim can only give you the value of the logic. There were often error with the line when I actually upload my FPGA. Plus every compilation takes a long time so I feel very frustrated whenever I see the line is not what I expected. However, I feel rewarded when I resolve all the problems and pass the demo.