# Introduction to Compilers and Language Design

Prof. Douglas Thain University of Notre Dame

#### Introduction to Compilers and Language Design

Copyright © 2019 Douglas Thain. Hardcover ISBN: 978-0-359-13804-3 Paperback ISBN: 978-0-359-14283-5

First edition.

Anyone is free to download and print the PDF edition of this book for personal use. Commercial distribution, printing, or reproduction without the author's consent is expressly prohibited. All other rights are reserved.

You can find the latest version of the PDF edition, and purchase inexpensive hardcover copies at http://compilerbook.org

Revision Date: February 5, 2020

 $For\ Lisa,\ William,\ Zachary,\ Emily,\ and\ Alia.$ 

#### **Contributions**

I am grateful to the following people for their contributions to this book:

Andrew Litteken drafted the chapter on ARM assembly; Kevin Latimer drew the RegEx to NFA and the LR example figures; Benjamin Gunning fixed an error in LL(1) parse table construction; Tim Shaffer completed the detailed LR(1) example.

And the following people corrected typos:
Sakib Haque (27), John Westhoff (26), Emily Strout (26), Gonzalo Martinez (25), Daniel Kerrigan (24), Brian DuSell (23), Ryan Mackey (20), TJ Dasso (18), Nedim Mininovic (15), Noah Yoshida (14), Joseph Kimlinger (12), Kyle Weingartner (10), Andrew Litteken (9), Thomas Cane (9), Samuel Battalio (9) Stéphane Massou (8), Luis Prieb (7), William Diederich (7), Jonathan Xu (6), Gavin Inglis (6), Kathleen Capella (6), Edward Atkinson (6), Tanner Juedeman (5), John Johnson (4), Luke Siela (4), Francis Schickel (4), Eamon Marmion (3), Molly Zachlin (3), Spencer King (2), Yaoxian Qu (2), Maria Aranguren (2), Patrick Lacher (2), Connor Higgins (2), Tango Gu (2), Andrew Syrmakesis (2), Horst von Brand (2), John Fox (2), Benjamin Gunning (1) Charles Osborne (1), William Theisen (1), Jessica Cioffi (1), Ben Tovar (1), Ryan Michalec (1), Patrick Flynn (1), Clint Jeffery (1), Ralph Siemsen (1), John Quinn (1), Paul Brunts (1), Luke Wurl (1), Bruce Mardle (1)

Please send any comments or corrections via email to Prof. Douglas Thain (dthain@nd.edu).

CONTENTS vii

### **Contents**

| 1 | Intro        | oduction                                      |  |  |  |
|---|--------------|-----------------------------------------------|--|--|--|
|   | 1.1          | What is a compiler?                           |  |  |  |
|   | 1.2          | Why should you study compilers?               |  |  |  |
|   | 1.3          | What's the best way to learn about compilers? |  |  |  |
|   | 1.4          | What language should I use?                   |  |  |  |
|   | 1.5          | How is this book different from others?       |  |  |  |
|   | 1.6          | What other books should I read?               |  |  |  |
| 2 | A Quick Tour |                                               |  |  |  |
|   | 2.1          | The Compiler Toolchain                        |  |  |  |
|   | 2.2          | Stages Within a Compiler                      |  |  |  |
|   | 2.3          | Example Compilation                           |  |  |  |
|   | 2.4          | Exercises                                     |  |  |  |
| 3 | Scar         | nning 1                                       |  |  |  |
|   | 3.1          | Kinds of Tokens                               |  |  |  |
|   | 3.2          | A Hand-Made Scanner                           |  |  |  |
|   | 3.3          | Regular Expressions                           |  |  |  |
|   | 3.4          | Finite Automata                               |  |  |  |
|   |              | 3.4.1 Deterministic Finite Automata           |  |  |  |
|   |              | 3.4.2 Nondeterministic Finite Automata 1      |  |  |  |
|   | 3.5          | Conversion Algorithms                         |  |  |  |
|   |              | 3.5.1 Converting REs to NFAs                  |  |  |  |
|   |              | 3.5.2 Converting NFAs to DFAs                 |  |  |  |
|   |              | 3.5.3 Minimizing DFAs                         |  |  |  |
|   | 3.6          | Limits of Finite Automata                     |  |  |  |
|   | 3.7          | Using a Scanner Generator                     |  |  |  |
|   | 3.8          | Practical Considerations                      |  |  |  |
|   | 3.9          | Exercises                                     |  |  |  |
|   | 3.10         | Further Reading                               |  |  |  |
| 4 | Pars         | ing 3                                         |  |  |  |
|   | 4.1          | Overview                                      |  |  |  |
|   | 4.2          | Context Free Grammars                         |  |  |  |

viii CONTENTS

|   |      | 4.2.1 Deriving Sentences                        |
|---|------|-------------------------------------------------|
|   |      | 4.2.2 Ambiguous Grammars                        |
|   | 4.3  | LL Grammars                                     |
|   |      | 4.3.1 Eliminating Left Recursion 40             |
|   |      | 4.3.2 Eliminating Common Left Prefixes 41       |
|   |      | 4.3.3 First and Follow Sets 42                  |
|   |      | 4.3.4 Recursive Descent Parsing                 |
|   |      | 4.3.5 Table Driven Parsing                      |
|   | 4.4  | LR Grammars                                     |
|   | 2.1  | 4.4.1 Shift-Reduce Parsing                      |
|   |      | 4.4.2 The LR(0) Automaton                       |
|   |      | 4.4.3 SLR Parsing                               |
|   |      | 4.4.4 LR(1) Parsing                             |
|   |      | 4.4.5 LALR Parsing                              |
|   | 4.5  | Grammar Classes Revisited 61                    |
|   | 4.6  | The Chomsky Hierarchy                           |
|   | 4.7  |                                                 |
|   | 4.8  |                                                 |
|   | 4.0  | Further Reading                                 |
| 5 | Pars | sing in Practice 67                             |
| _ | 5.1  | The Bison Parser Generator                      |
|   | 5.2  | Expression Validator                            |
|   | 5.3  | Expression Interpreter                          |
|   | 5.4  | Expression Trees                                |
|   | 5.5  | Exercises                                       |
|   | 5.6  | Further Reading                                 |
|   | 5.0  | Turner Reading                                  |
| 6 | The  | Abstract Syntax Tree 83                         |
|   | 6.1  | Overview                                        |
|   | 6.2  | Declarations                                    |
|   | 6.3  | Statements                                      |
|   | 6.4  | Expressions                                     |
|   | 6.5  | Types                                           |
|   | 6.6  | Putting it All Together                         |
|   | 6.7  | Building the AST                                |
|   | 6.8  | Exercises                                       |
|   | 0.0  | Zacrosco vivivivivivivivivivivivivivivivivivivi |
| 7 | Sen  | nantic Analysis 97                              |
|   | 7.1  | Overview of Type Systems                        |
|   | 7.2  | Designing a Type System                         |
|   | 7.3  | The B-Minor Type System                         |
|   | 7.4  | The Symbol Table                                |
|   | 7.5  | Name Resolution                                 |
|   | 7.6  | Implementing Type Checking                      |
|   | 7.7  | Error Messages                                  |
|   |      |                                                 |

CONTENTS ix

|    | 7.8  | Exercises                                | 116 |
|----|------|------------------------------------------|-----|
|    | 7.9  | Further Reading                          | 116 |
| 8  | Into | rmediate Representations                 | 117 |
| 0  | 8.1  | Introduction                             |     |
|    | 8.2  | Abstract Syntax Tree                     |     |
|    | 8.3  |                                          |     |
|    |      | Directed Acyclic Graph                   |     |
|    | 8.4  | Control Flow Graph                       |     |
|    | 8.5  | Static Single Assignment Form            |     |
|    | 8.6  | Linear IR                                |     |
|    | 8.7  | Stack Machine IR                         |     |
|    | 8.8  | Examples                                 |     |
|    |      | 8.8.1 GIMPLE - GNU Simple Representation |     |
|    |      | 8.8.2 LLVM - Low Level Virtual Machine   |     |
|    |      | 8.8.3 JVM - Java Virtual Machine         |     |
|    | 8.9  | Exercises                                |     |
|    | 8.10 | Further Reading                          | 132 |
| 9  | Men  | nory Organization                        | 133 |
|    | 9.1  | Introduction                             |     |
|    | 9.2  | Logical Segmentation                     |     |
|    | 9.3  | Heap Management                          |     |
|    | 9.4  | Stack Management                         |     |
|    | 7.1  | 9.4.1 Stack Calling Convention           |     |
|    |      | 9.4.2 Register Calling Convention        |     |
|    | 9.5  | Locating Data                            |     |
|    | 9.6  | Program Loading                          |     |
|    | 9.7  | Further Reading                          |     |
|    | 9.1  | Turtier Reading                          | 140 |
| 10 | Asse | embly Language                           | 147 |
|    | 10.1 | Introduction                             | 147 |
|    | 10.2 | Open Source Assembler Tools              | 148 |
|    | 10.3 | X86 Assembly Language                    | 150 |
|    |      | 10.3.1 Registers and Data Types          | 150 |
|    |      | 10.3.2 Addressing Modes                  | 152 |
|    |      | 10.3.3 Basic Arithmetic                  | 154 |
|    |      | 10.3.4 Comparisons and Jumps             | 156 |
|    |      | 10.3.5 The Stack                         |     |
|    |      | 10.3.6 Calling a Function                | 158 |
|    |      | 10.3.7 Defining a Leaf Function          | 160 |
|    |      | 10.3.8 Defining a Complex Function       |     |
|    | 10.4 | ARM Assembly                             |     |
|    |      | 10.4.1 Registers and Data Types          |     |
|    |      | 10.4.2 Addressing Modes                  |     |
|    |      | 10.4.3 Basic Arithmetic                  |     |
|    |      |                                          |     |

x CONTENTS

|    |            | 10.4.4 Comparisons and Branches 169            |
|----|------------|------------------------------------------------|
|    |            | 10.4.5 The Stack                               |
|    |            | 10.4.6 Calling a Function 172                  |
|    |            | 10.4.7 Defining a Leaf Function 173            |
|    |            | 10.4.8 Defining a Complex Function 174         |
|    |            | 10.4.9 64-bit Differences                      |
|    | 10.5       | Further Reading                                |
| 11 | Code       | e Generation 179                               |
|    | 11.1       | Introduction                                   |
|    | 11.2       | Supporting Functions                           |
|    | 11.3       | Generating Expressions                         |
|    | 11.4       | Generating Statements                          |
|    | 11.5       | Conditional Expressions                        |
|    | 11.6       | Generating Declarations                        |
|    | 11.7       | Exercises                                      |
| 12 | Opti       | mization 193                                   |
|    |            | Overview                                       |
|    | 12.2       | Optimization in Perspective                    |
|    |            | High Level Optimizations                       |
|    |            | 12.3.1 Constant Folding                        |
|    |            | 12.3.2 Strength Reduction                      |
|    |            | 12.3.3 Loop Unrolling                          |
|    |            | 12.3.4 Code Hoisting                           |
|    |            | 12.3.5 Function Inlining                       |
|    |            | 12.3.6 Dead Code Detection and Elimination 200 |
|    | 12.4       | Low-Level Optimizations                        |
|    |            | 12.4.1 Peephole Optimizations 202              |
|    |            | 12.4.2 Instruction Selection                   |
|    | 12.5       | Register Allocation                            |
|    |            | 12.5.1 Safety of Register Allocation 206       |
|    |            | 12.5.2 Priority of Register Allocation 206     |
|    |            | 12.5.3 Conflicts Between Variables 207         |
|    |            | 12.5.4 Global Register Allocation 208          |
|    | 12.6       | Optimization Pitfalls                          |
|    |            | Optimization Interactions                      |
|    |            | Exercises                                      |
|    | 12.9       | Further Reading                                |
| A  | Sam        | ple Course Project 215                         |
|    | <b>A.1</b> |                                                |
|    | A.2        | Parser Assignment                              |
|    | A.3        | Pretty-Printer Assignment                      |
|    | A.4        | Typechecker Assignment                         |

| CONTENTS | X |
|----------|---|
|          |   |

|    | A.6        | Optional: Intermediate Representation | 216 |
|----|------------|---------------------------------------|-----|
| В  |            | B-Minor Language                      | 219 |
|    | B.1        | Overview                              | 219 |
|    | B.2        | Tokens                                | 220 |
|    | B.3        | Types                                 | 220 |
|    | <b>B.4</b> | Expressions                           | 221 |
|    | B.5        | Declarations and Statements           | 222 |
|    | B.6        | Functions                             | 222 |
|    | B.7        | Optional Elements                     |     |
| C  | Cod        | ing Conventions                       | 225 |
| In | dex        |                                       | 227 |

xii CONTENTS

## **List of Figures**

| 2.1  | A Typical Compiler Toolchain                          |
|------|-------------------------------------------------------|
| 2.2  | The Stages of a Unix Compiler 6                       |
| 2.3  | Example AST                                           |
| 2.4  | Example Intermediate Representation 9                 |
| 2.5  | Example Assembly Code                                 |
| 3.1  | A Simple Hand Made Scanner                            |
| 3.2  | Relationship Between REs, NFAs, and DFAs 19           |
| 3.3  | Subset Construction Algorithm                         |
| 3.4  | Converting an NFA to a DFA via Subset Construction 23 |
| 3.5  | Hopcroft's DFA Minimization Algorithm 24              |
| 3.6  | Structure of a Flex File                              |
| 3.7  | Example Flex Specification                            |
| 3.8  | Example Main Program                                  |
| 3.9  | Example Token Enumeration                             |
| 3.10 | Build Procedure for a Flex Program                    |
| 4.1  | Two Derivations of the Same Sentence                  |
| 4.2  | A Recursive-Descent Parser                            |
| 4.3  | $LR(0)$ Automaton for Grammar $G_{10}$                |
| 4.4  | SLR Parse Table for Grammar $G_{10}$                  |
| 4.5  | Part of LR(0) Automaton for Grammar $G_{11}$          |
| 4.6  | $LR(1)$ Automaton for Grammar $G_{10}$ 60             |
| 4.7  | The Chomsky Hierarchy 63                              |
| 5.1  | Bison Specification for Expression Validator 69       |
| 5.2  | Main Program for Expression Validator 70              |
| 5.3  | Build Procedure for Bison and Flex Together 70        |
| 5.4  | Bison Specification for an Interpreter                |
| 5.5  | AST for Expression Interpreter                        |
| 5.6  | Building an AST for the Expression Grammar            |
| 5.7  | Evaluating Expressions                                |
| 5.8  | Printing and Evaluating Expressions 79                |
| 7.1  | The Symbol Structure                                  |

| 7.2   | A Nested Symbol Table                          |
|-------|------------------------------------------------|
| 7.3   | Symbol Table API                               |
| 7.4   | Name Resolution for Declarations               |
| 7.5   | Name Resolution for Expressions                |
| 8.1   | Sample DAG Data Structure Definition           |
| 8.2   | Example of Constant Folding                    |
| 8.3   | Example Control Flow Graph                     |
| 9.1   | Flat Memory Model                              |
| 9.2   | Logical Segments                               |
| 9.3   | Multiprogrammed Memory Layout                  |
| 10.1  | X86 Register Structure                         |
| 10.2  | X86 Register Structure                         |
| 10.3  | Summary of System V ABI Calling Convention 158 |
| 10.4  | System V ABI Register Assignments 160          |
| 10.5  | Example X86-64 Stack Layout                    |
| 10.6  | Complete X86 Example                           |
| 10.7  | ARM Addressing Modes                           |
| 10.8  | ARM Branch Instructions                        |
|       | Summary of ARM Calling Convention 172          |
|       | OARM Register Assignments                      |
| 10.11 | LExample ARM Stack Frame                       |
|       | 2Complete ARM Example                          |
| 11.1  | Code Generation Functions                      |
|       | Example of Generating X86 Code from a DAG 182  |
| 11.3  | Expression Generation Skeleton                 |
| 11.4  | Generating Code for a Function Call            |
| 11.5  | Statement Generator Skeleton                   |
| 12.1  | Timing a Fast Operation                        |
| 12.2  | Constant Folding Pseudo-Code                   |
|       | Example X86 Instruction Templates              |
|       | Example of Tree Rewriting                      |
|       | Live Ranges and Register Conflict Graph 208    |
|       | Example of Global Register Allocation 209      |
|       |                                                |