# CSE 3038 Computer Organization Programming Project 2 Report

Koray Emre Şenel – 150117037 Alperen Köker – 150117035 Ahmet Turgut – 150117046 Mehmet Etka Uzun – 150118504

| ]      | Instr | Type Code        | Synta    | <u>x</u> <u>1</u> | <u>Meaning</u>                                                                                                         |
|--------|-------|------------------|----------|-------------------|------------------------------------------------------------------------------------------------------------------------|
| 1. 1   | bltz  | I-type opcode=1  | bltz     | \$rs, Target      | if $R[rs] \le 0$ , branches to PC-relative address (formed as beq & bne do)                                            |
| 6. 1   | nori  | I-type opcode=13 | nori     | \$rt, \$rs, imm16 | Put the logical NOR of register \$rs and the zero-extended immediate into register \$rt.                               |
| 10. 1  | balrz | R-type funct=22  | balrz S  | Srs, \$rd         | if Status $[Z] = 1$ , branches to address found in register \$rs link address is stored in \$rd (which defaults to 31) |
| 13. j  | al    | J-type opcode=3  | jal Ta   | rget              | jump to pseudo-direct address (formed as j does), link address is stored in register 31                                |
| 14. jı | m     | I-type opcode=16 | jm imr   | m16(\$rs)         | jumps to address found in memory (indirect jump)                                                                       |
| 19. sl | llv   | R-type func=4    | sllv \$1 | rd, \$rt, \$rs    | shift register \$rt to left by the value in register \$rs, and store the result in register \$rd.                      |

## 1- BLTZ

#### **BLTZ**

| OPCODE-000001 | RS     | RT     | IMMEDIATE |
|---------------|--------|--------|-----------|
| 6 bits        | 5 bits | 5 bits | 16 bits   |

Instruction is fetched from instruction memory. Signals are set properly in the control. Then registers are read. In ALU the read register rs value will be added with zero. If the output is negative branches to PC-relative address, else next instruction continued as PC+4.

| Operation | RegDst | Jump | Branch | Memread | MemToReg | ALUOp | MemWrite | ALUSrc | RegWrite | Bitz | extend | Jm | balrz | Link31 |
|-----------|--------|------|--------|---------|----------|-------|----------|--------|----------|------|--------|----|-------|--------|
| Balrz     | X      | 0    | 0      | ×       | 1        | 10    | 0        | ×      | 1        | 0    | ×      | 0  | 1     | 1      |

| /processor/zout           | St0                  |      |
|---------------------------|----------------------|------|
| /processor/pcsrc          | St0                  |      |
| /processor/balrzorbl      | tz St1               |      |
| /processor/nout           | St0                  |      |
| /processor/negbltz        | St0                  |      |
| /processor/balrzSta.      | St0                  |      |
| /processor/jmStatu.       | St0                  |      |
| /processor/regdest        | St0                  |      |
| /processor/alusrc         | St0                  |      |
| /processor/memtore        | g St0                |      |
| /processor/regwrite       | St0                  |      |
| /processor/memread        | l St0                |      |
| /processor/memwrite       | e St0                |      |
| /processor/branch         | St0                  |      |
| /processor/aluop1         | St0                  |      |
| /processor/aluop0         | St1                  |      |
| /processor/link31         | St0                  |      |
| /processor/jump           | St0                  |      |
| /processor/balrz          | St0                  |      |
| /processor/bltz           | St1                  |      |
| /processor/jm             | St0                  |      |
| /processor/extend         | St0                  |      |
| /processor/sllv           | St0                  |      |
| 🚅 🥠 /processor/registerfi | ile 0000000000000000 | 0000 |
|                           | 31                   | 31   |
|                           |                      |      |

## 2- NORI

## NORI

| OPCODE-001101 | RS     | RT     | IMMEDIATE |
|---------------|--------|--------|-----------|
| 6 bits        | 5 bits | 5 bits | 16 bits   |

The instruction fetched from instruction memory. Signals are set properly in the control. Then registers are read. Read register rs and zero extended immediate value send to ALU to make the nor operation. The output of the ALU put into register rt. Next instruction continued as PC+4.

ubio i

| Operation | RegDst | Jump | Branch | Memread | MemToReg | AluOp0 | AluOp1 | MemWrite | AluSrc | RegWrite | Bitz | extend | balrz | Link31 | Jm |
|-----------|--------|------|--------|---------|----------|--------|--------|----------|--------|----------|------|--------|-------|--------|----|
| nori      | 0      | 0    | 0      | x       | 1        | 1      | 1      | x        | 1      | 1        | 0    | 1      | 0     | 0      | 0  |

| <pre>/processor/zout</pre>    | St0              |      |
|-------------------------------|------------------|------|
| <pre>/processor/pcsrc</pre>   | St0              |      |
| /processor/balrzorbltz        | St0              | يا   |
| /processor/nout               | St1              |      |
| /processor/negbltz            | St0              |      |
| /processor/balrzSta           | St0              |      |
| <pre>/processor/jmStatu</pre> | St0              |      |
| /processor/regdest            | St0              |      |
| /processor/alusrc             | St1              |      |
| /processor/memtoreg           | St1              |      |
| /processor/regwrite           | St1              |      |
| /processor/memread            | St0              |      |
| /processor/memwrite           | St0              |      |
| /processor/branch             | St0              |      |
| /processor/aluop1             | St1              |      |
| /processor/aluop0             | St1              |      |
| /processor/link31             | St0              |      |
| /processor/jump               | St0              |      |
| /processor/balrz              | St0              |      |
| /processor/bltz               | St0              |      |
| /processor/jm                 | St0              |      |
| /processor/extend             | St1              |      |
| /processor/sllv               | St0              |      |
| /processor/registerfile       | 000000000000000  | (0   |
| <del>-</del>                  | 000000000000000  | 0000 |
| H-4 [1]                       | 0000000000000000 | 0000 |
| +- <b>4</b> [2]               | 000000000000000  | 0    |
| T .                           |                  |      |

# 3- BALRZ

#### BALRZ

| OPCODE-000000 | RS     | RT     | RD     | 00000. | FUNCTION-011001 |
|---------------|--------|--------|--------|--------|-----------------|
| 6 bits        | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits          |

Instruction is fetched from instruction memory. Signals are set properly in the control and ALU control. Registers are read. If the status register of zero flag is 1 it branches to address read from the register rs . Link address (PC+4) is stored in register rd (register 31). Else it continues to next instruction PC+4.

| Operation | RegDst | Jump | Branch | Memread | MemToReg | ALUOp | MemWrite | ALUSrc | RegWrite | Bitz | extend | Jm | balrz | Link31 |
|-----------|--------|------|--------|---------|----------|-------|----------|--------|----------|------|--------|----|-------|--------|
| Balrz     | x      | 0    | 0      | ×       | 1        | 10    | 0        | ×      | 1        | 0    | ×      | 0  | 1     | 1      |

#### 4- JAL

JAL

| OPCODE-000011 | ADDRESS |
|---------------|---------|
| 6 bits        | 26 bits |

Instruction is fetched from instruction memory. Signals are set properly in the control. Then jumps to target address and link address (PC+4) is stored in register 31.

| Operation | RegDst | Jump | Branch | Memread | MemToReg | ALUOp0 | ALUOp1 | MemWrite | ALUSrc | RegWrite | Bitz | extend | balrz | Link31 | Jm |
|-----------|--------|------|--------|---------|----------|--------|--------|----------|--------|----------|------|--------|-------|--------|----|
| jal       | x      | 1    | x      | x       | x        | ×      | ×      | ×        | ×      | 1        | 0    | ×      | 0     | 1      | 0  |

#### 5- JM

JM

| OPCODE-001000 | RS     | RT     | IMMEDIATE |
|---------------|--------|--------|-----------|
| 6 bits        | 5 bits | 5 bits | 16 bits   |

Instruction is fetched from instruction memory. Signals are set properly in the control. Then the register rs and sign extended immediate value added in ALU. Then output is send to PC as new PC value.

| Operation | RegDst | Jump | Branch | Memread | MemToReg | ALUOp0 | ALUOp1 | MemWrite | ALUSrc | RegWrite | Bitz | extend | balrz | Link31 | Jm |
|-----------|--------|------|--------|---------|----------|--------|--------|----------|--------|----------|------|--------|-------|--------|----|
| Jm        | X      | x    | ×      | 1       | 0        | 0      | 0      | 0        | 1      | x        | 0    | 0      | 0     | ×      | 1  |

#### 6- SLLV

SLLV

| OPCODE-000000 | RS     | RT     | RD     | 00000. | FUNCTION-000100 |
|---------------|--------|--------|--------|--------|-----------------|
| 6 bits        | 5 bits | 5 bits | 5 bits | 5 bits |                 |

Instruction is fetched in instruction memory. Signals are set properly in control and ALU control. Registers are read and send to ALU . In ALU rt is shifted left by the register rs value. Output is put into register rd. Next instruction continued as PC+4.

| Operation | RegDst | Jump | Branch | Memread | MemToReg | ALUOp0 | ALUOp1 | MemWrite | ALUSrc | RegWrite | Bitz | extend | balrz | Link31 | Jm |
|-----------|--------|------|--------|---------|----------|--------|--------|----------|--------|----------|------|--------|-------|--------|----|
| sllv      | 1      | ×    | ×      | ×       | 1        | 0      | 1      | ×        | 0      | 1        | 0    | ×      | 0     | 0      | 0  |

|             | /processor/dpack       | 0000000000000000 | <u></u> ; |
|-------------|------------------------|------------------|-----------|
| <b>⊞</b> -♦ | /processor/gout        | 000              | ()(01     |
| <b>*</b>    | /processor/zout        | St0              |           |
| -           | /processor/pcsrc       | St0              |           |
| - 💠         | /processor/balrzorbltz | St0              |           |
| <b>→</b>    | /processor/nout        | St0              |           |
| -           | /processor/negbltz     | St0              |           |
| <b>→</b>    | /processor/balrzSta    | St0              |           |
| <b>*</b>    | /processor/jmStatu     | St0              |           |
| <b>*</b>    | /processor/regdest     | St1              |           |
| -           | /processor/alusrc      | St0              |           |
| <b>*</b>    | /processor/memtoreg    | St1              |           |
| -           | /processor/regwrite    | St1              |           |
| <b>*</b>    | /processor/memread     | St0              |           |
| <b>*</b>    | /processor/memwrite    | St0              |           |
| <b>*</b>    | /processor/branch      | St0              |           |
| <b>*</b>    | /processor/aluop1      | St1              |           |
| <b>→</b>    | /processor/aluop0      | St0              |           |
| <b>→</b>    | /processor/link31      | St0              |           |
| <b>→</b>    | /processor/jump        | St0              |           |
| <b>→</b>    | /processor/balrz       | St0              |           |
| -           | /processor/bltz        | St0              |           |
| -           | /processor/jm          | St0              |           |
| -           | /processor/extend      | St0              |           |
| -           | /processor/sllv        | St1              |           |
|             |                        |                  |           |

# Single Cycle Datapath

We modified the datapath to be able to make these new 6 instructions. In this figure you can see the new datapath.



New components ->

7 new 2 to 1 Multiplexers.

2 new or gates.

3 new and gates.

Zero extension module.

Status register for zero of past instruction.

Shift left 2 module.