# ECE627 Lab2 Report

### Group Members:

- Tushar Garg (tushar.garg@uwaterloo.ca)
- Paulos Tegegn (ptegegn@uwaterloo.ca)
- Sreagni Banerjee
- Zhuanhao Wu (zhuanhao.wu@uwaterloo.ca)

## Q1. RTL design

Assume that the multiplication is between an  $N \times N$  matrix and an  $N \times 1$  vector.

```
• Latency: (N+1)*N
• Throughput: \frac{1}{(N+1)*N}
```

# Q2. Waveforms

The waveform in Wavedrom is shown in figure 1.

Figure 1: Waveform of circuit of Wavedrom.

The screenshot of VCD file is shown in figure 2

### Q3. Area-time tradeoffs

#### Resource Utilization

The utilization is reported using yosys and the script for generating the report is run\_yosys.ys.

```
=== mat_vect_mult2 ===

Number of wires: 326
Number of wire bits: 416
Number of public wires: 19
```



Figure 2: VCD dump.

| Number of public wire bits: | 77  |
|-----------------------------|-----|
| Number of memories:         | 0   |
| Number of memory bits:      | 0   |
| Number of processes:        | 0   |
| Number of cells:            | 393 |
| FDCE                        | 38  |
| LUT2                        | 24  |
| LUT3                        | 26  |
| LUT4                        | 7   |
| LUT5                        | 10  |
| LUT6                        | 180 |
| MUXCY                       | 16  |
| MUXF7                       | 62  |
| MUXF8                       | 13  |
| XORCY                       | 17  |

By default, yosys does not use DSPs and instead use LUTs to implement the addition and multiplication logic.

The following result is generated using vivado and the edif file generated by yosys:

| +- |      |      | -+- |      | +- |                     | -+ |
|----|------|------|-----|------|----|---------------------|----|
| 1  | Ref  | Name | ١   | Used | 1  | Functional Category | 1  |
| +- |      |      | -+- |      | +- |                     | -+ |
| 1  | LUT  | 3    | 1   | 133  |    | LUT                 | 1  |
| 1  | MUXI | 7    | -   | 56   | 1  | MuxFx               |    |
| 1  | LUT  | 5    | 1   | 43   |    | LUT                 |    |

|    | FDCE   | - 1 | 38   | Flop & Latch       |   |
|----|--------|-----|------|--------------------|---|
| 1  | LUT3   |     | 26   | LUT                | 1 |
| 1  | LUT2   |     | 24 l | LUT                | 1 |
| 1  | MUXF8  |     | 13   | MuxFx              | 1 |
| 1  | LUT4   |     | 8    | LUT                | 1 |
| 1  | CARRY4 | - 1 | 5    | ${\tt CarryLogic}$ | 1 |
| 4. |        | +   | +-   |                    | + |

With the optimization introduced by vivado, the number of LUT6 primitive is less than that in yosys.

#### Trade-offs

The problem statement requires that the data is streamed into the design one at a time, and the vector is streamed into the design at the beginning. Every element of the matrix will be used to calculate one multiplication and the result will be used in at most one addition. Thus, even if we can use multiple adders and multipliers, the data stream of matrix will limit the parallelism we can achieve and multiple adders/multipliers will not bring us any benefits.