

https://tutorcs.com

## 1.1 - Memory and Wetherterssing Modes

CSU11022 - Introduction to Computing II

Dr Jonathan Dukes / jdukes@scss.tcd.ie School of Computer Science and Statistics

Recap://tuprr.camd STR WeChat: cstutorcs

How many memory accesses are required to compute

Assignment Project Exam Help

WeChat: cstutorcs

where **total**, **a** and **b** are stored in memory at the addresses contained in **R0**, **R1** and **R2** respectively?



How many memory accesses are required to compute **total = total + (a \times b)**, where **total**, **a** and **b** are stored in memory at the addresses contained in **R0**, **R1** and **R2** respectively?

### Assignment Project Exam Help

https://tutorcs.com

```
LDR R5, [R1] @ Load e hat: cstutorcs

LDR R6, [R2] @ Load b

MUL R5, R6, R5 @ tmp = a * b

LDR R4, [R0] @ Load total

ADD R4, R4, R5 @ total = total + (tmp)

STR R4, [R0] @ Store total back to memory
```



Design and write an assembly language program to convert a string stored in memory to UPPER CASE

```
While:
                       @ while ((ch = byte[address]) != 0)
Assignment Project Exam Help
  LDRB
        R2, [R1]
        R2, #0
  CMP
                               https://tutorcs.com
        EndWhile
  BEQ
                 e if (Velsha): zstułtords && ch <= 'z')
        R2, #'a'
  CMP
        EndIfLwr
  BLO
  CMP
        R2, #'z'
        EndIfLwr
  BHI
  SUB
        R2, R2, \#0x20 @ ch = ch - 0x20;
        R2, [R1] @ byte[address] = ch;
  STRB
EndIfLwr:
                           address = address + 1;
  ADD R1, R1, #1
        While
  B
EndWhile:
```

Design and write an assembly language program that will calculate the sum of 10 word-size values stored in memory, beginning at the address in R1. Store the sum in R0.

```
0 \text{ sum} = 0;
  MOV
         RO, #0
                        Assignment Project Exam Help
  MOV
         R2, #0
While:
                                https://tutorcs.com
  CMP
                        @ whileWeChat: &stult@cs
         R2, #10
         EndWhile
  BHS
                         a
                         @
         R3, [R1]
  LDR
                             value = word[address];
         RO, RO, R3
                             sum = sum + value;
  ADD
                            address = address + 4;
        R1, R1, #4
  ADD
                        0 i = i + 1;
         R2, R2, #1
  ADD
         While
  B
EndWhile:
```

Addressing Modes: Immediate Offset WeChat: cstutorcs



The syntax [R1] is just one of many ways that we can specify the address of the memory location that we want to access using WDR or STRCs

Remember: [R1] tells the processor to access the value in memory at the address contained in register R1. (We can say that R1 "points to" a location in memory.)

The syntax [R1] is an Addressing Mode

[R1] is an abbreviated form of [R1, #0] (the #0 is implied if omitted)

The address of the memory location accessed by LDR or STR is called the Effective Address (EA)

| Addressing Mode Syntax | Operation                           | Example          |  |
|------------------------|-------------------------------------|------------------|--|
| [Rn, #offset]          | EA = Rn + offset                    | LDR R0, [R1, #4] |  |
| [Rn]                   | EA = Rn + #0 <i>(#0 is assumed)</i> | LDR R0, [R1]     |  |

Effective Address is calculated by adding **offset** to the address in the **base register Rn** (note: offset may be negative) ssignment Project Exam Help

https://tutorcs.com

The value in the base register **Rn** does motomenge

Example: load three consecutive word-size values from memory into registers R4, R5 and R6, beginning at the address contained in R0

```
LDR R4, [R0] @ R4 = word[R0 + 0] (default = 0)

LDR R5, [R0, #4] @ R5 = word[R0 + 4]

LDR R6, [R0, #8] @ R6 = word[R0 + 8]
```

Addressing Modes: Register Offset WeChat: cstutorcs

| Addressing Mode Syntax | Operation    | Example          |
|------------------------|--------------|------------------|
| [Rn, Rm]               | EA = Rn + Rm | LDR R0, [R1, R2] |

Effective Address is calculated by adding the offset in **Rm** to the address in the base register **Rn** 

The values in the base register Rnsandoffsetcregister Rn do not change

https://tutorcs.com

Example: load three consecutive word values from memory into registers R1, R2 and R3 beginning at the address in R0

```
LDR R4, =0 @ Initialise offset register = 0
LDR R1, [R0, R4] @ r1 = word[r0 + r4]
ADD R4, R4, #4 @ r4 = r4 + 4
LDR R2, [R0, R4] @ r2 = word[r0 + r4]
ADD R4, R4, #4 @ r4 = r4 + 4
LDR R3, [R0, R4] @ r3 = word[r0 + r4]
```



Loading 1st Word

Loading 2nd Word

Loading
3rd Word



https://tutorcs.com

### 1.2 - Memory and Adversessing Modes (continued)

CSU11022 - Introduction to Computing II

Dr Jonathan Dukes / jdukes@scss.tcd.ie School of Computer Science and Statistics

```
@ index = 0
           R2, = 0
  LDR
whUpr:
           R4, [R1, R2]
  LDRB
                               a
                               @ while ( (char = byte[address + index]) != 0 )
  CMP
           R4, #0
           eWhUpr
  BEQ
           R4, #'a'
                               @ if (char >= 'a'
  CMP
  BLO
           eIfLwr
                               @ Assignment Project Exam Help
           R4, #'z'
                                    https://tutorcs.com 'z')
  CMP
                               Q
           eIfLwr
  BHI
                                    WeChat: cstutorcs
char = char AND NOT 0x00000020
  BIC
           R4, #0x00000020
                                    byte[address + index] = char
  STRB
           R4, [R1, R2]
eIfLwr:
                               @
           R2, R2, #1
  ADD
                                  index = index + 1
           whUpr
  B
                               @ }
eWhUpr:
                               @
End_Main:
```

LR

BX

Design and write an assembly language program that will calculate the sum of 10 word-size values stored in memory beginning at the address in R1

```
a sum = 0
  LDR
          R0, =0
          R4, = 0 @ count = 0
  LDR
                          Q 	ext{ offset} = 0
          R5, = 0
  LDR
                              Assignment Project Exam Help
whSum:
                                https://tutorcs.com
  CMP
          R4, #10
                          @ while (capusttors 10)
          eWhSum
  BHS
                          a {
                            num = word[address + offset]
          R6, [R1, R5]
  LDR
          R0, R0, R6 @ sum = sum + num
  ADD
          R5, R5, #4 @ offset = offset + 4
  ADD
                          @ count = count + 1
          R4, R4, #1
  ADD
          whSum
  B
                          @ }
eWhSum:
                          @
End_Main:
          LR
  BX
```

Addressing Mottes: Stated Register Offset WeChat: cstutorcs

| Addressing Mode Syntax | Operation                         | Example                  |
|------------------------|-----------------------------------|--------------------------|
| [Rn, Rm, LSL #shift]   | $EA = Rn + (Rm \times 2^{shift})$ | LDR R0, [R1, R2, LSL #2] |

Effective Address is calculated by adding offset in **Rm**, shifted left by **shift** bits, to the address in the base register **Rn** 

The values in the base register **Rni** and offset register **Rm** are not changed https://tutorcs.com

Example: load three consecutive word size values from memory into registers R1, R2 and R3 beginning at the address in R0

```
LDR R4, =0 @ Initialise index register = 0
LDR R1, [R0, R4, LSL #2] @ R1 = word[r0 + r4 * 4]
ADD R4, R4, #1 @ R4 = r4 + 1
LDR R2, [R0, R4, LSL #2] @ R2 = word[r0 + r4 * 4]
ADD R4, r4, #1 @ R4 = r4 + 1
LDR R3, [R0, R4, LSL #2] @ R3 = word[r0 + r4 * 4]
```

Re-write our program to calculate the sum of 10 word-size values stored in memory, this time using scaled register offset addressing

### Allows count to be used for offset!!

```
R0, =0
  LDR
                                    \Theta sum = \Theta
                                 Assignment Project Exam Help
           R4, = 0
  LDR
                                    https://tutorcs.com
whSum:
                                    Wewhat: lost utorcount < 10)
  CMP
           R4, #10
  BHS
           eWhSum
                                    a {
           R6, [R1, R4, LSL #2] @ num = word[address + (count * 4)]
  LDR
           R0, R0, R6
  ADD
                       \Theta sum = sum + num
                                    @ count = count + 1
           R4, R4, #1
  ADD
           whSum
  B
                                    @ }
eWhSum:
                                    @
End_Main:
           LR
  BX
```

Addressing Modes: Pre-/and Post-Indexed Addressing WeChat: cstutorcs

Many programs iterate sequentially through memory (examples?)

Often manifested as an LDR/STR, followed by an ADD

```
LDR R4, [R1] ; load word ADD R1, R1, #4 ; increment base address register R1
```

Assignment Project Exam Help

ARM architecture provides a settof addressing modes that incorporate the increment/decrement into the execution of the LDR/STR instruction

| Pre-Indexed Addressing        | Post-Indexed Addressing       |
|-------------------------------|-------------------------------|
| 1. Increment / Decrement base | 1. Compute Effective Address  |
| address register (Rn)         | 2. Increment / Decrement base |
| 2. Compute Effective Address  | address register (Rn)         |

```
LDR R4, [R1] \iff LDR R4, [R1], #4 ADD R1, R1, #4
```

Immediate Offset Addressing

Immediate Post-Indexed Addressing

**Syntax:** post-indexed addressing modes place the value to be added to the base register Rn **after** the the well continued by the continued by the base register Rn **after** the well continued by the continued by

**Behaviour:** (i) the LDR/STR is performed first using the original base register value, (ii) the base register is updated by applying the post-index operation

**Modes:** Immediate Post-Indexed, Register Post-Indexed, Scaled Register Post-Indexed (LSL #shift)

```
ADD R1, R1, #4 \iff LDR R4, [R1, #4]! LDR R4, [R1]
```

Immediate Offset Addressing

Immediate Pre-Indexed Addressing

**Syntax:** pre-indexed addressing modes place the value to be added to the base register Rn **inside** the [] https://tutorcs.com

An exclamation mark! after the [] distinguishes pre-indexed addressing from

immediate offset addressing (e.g. [R1, #4]), which doesn't modify R1

**Behaviour:** (i) the base register is updated by applying the pre-index operation, (ii) the LDR/STR is performed using the updated base register value

**Modes:** Immediate Pre-Indexed, Register Pre-Indexed, Scaled Register Pre-Indexed (LSL #shift)

```
whUpr:
          R4, [R1], #1 @ char = byte[address++]
  LDRB
  CMP
          R4, #0
                             @ while ( char != 0 )
  BEQ
          eWhUpr
                             @ if (char >= 'a'
          R4, #'a'
  CMP
                               Assignment Project Exam Help Char <= Z
  BLO
          eIfLwr
          R4, #'z'
  CMP
                                { https://tutores.com
  BHI eIfLwr
  BIC
                                  whethat: -cstatoacs AND NOT 0x00000020
          R4, #0x00000020
          R4, [R1, #-1]
  STRB
                                 byte[address - 1] = char
eIfLwr:
                             Q
          whUpr
                             a
  B
eWhUpr:
End_Main:
  BX
          LR
```

```
LDR
           R0, =0
                            Q sum = 0
           R4, = 0
  LDR
                            @ count = 0
whSum:
                            @ while (count < 10)
Assignment Project Exam Help
  CMP
           R4, #10
  BHS
           eWhSum
                               numhttps://tutorqs.com/ress]; address = address + 4;
           R6, [R1], #4
  LDR
                            @ sumWeChaimesteitorpam
           R0, R0, R6
  ADD
           R4, R4, #1
  ADD
                            @ count = count + 1
  B
           whSum
                            @ }
eWhSum:
                            @
End_Main:
  BX
           LR
```



https://tutorcs.com

1.3 - Arrays

WeChat: cstutorcs

CSU11022 - Introduction to Computing II

Dr Jonathan Dukes / jdukes@scss.tcd.ie School of Computer Science and Statistics

Single-Diriters fonal Arrays
WeChat: cstutorcs

Nothing new here ... you have already been using arrays!

Array – an ordered collection of homogeneous elements stored sequentially in memory

Assignment Project Exam Help https://tutorcs.com

WeChat: cstutorcs

e.g. integers, ASCII characters

"Homogeneous elements"? (for us, at least with respect to size)

"Dimension" number of elements in array

| address                    | memory  | index |  |
|----------------------------|---------|-------|--|
|                            |         |       |  |
| 0x20000030                 | ??????? |       |  |
| 0x2000002C                 | ??????? |       |  |
| 0x20000028                 | ??????? |       |  |
| 0x20000024                 | 31      | 5     |  |
| 0x20000020                 | 28      | 4     |  |
| 0x2000001C                 | 30      | 3     |  |
| 0x20000018                 | 17      | 2     |  |
| 0x20000014                 | 31      | 1     |  |
| 0x2000010                  | 5       | 0     |  |
| 0x200000C                  | ??????? |       |  |
| 0x20000008                 | ??????? |       |  |
| 0x2000004                  | ??????? |       |  |
| 0x2000000                  | ??????? |       |  |
|                            | • • •   |       |  |
| 32 bits = 4 bytes = 1 word |         |       |  |

**Step 1:** translate array index into byte offset from start address of array in memory

Step 2: add byte offset to array base address to access element

```
Assignment Project Exam Help

<address> = <array start address> + <byte offset></array start address> + <array start address> + <a> array start
```

Example: retrieve the 4th element (index 3) of an array of words stored in memory beginning at the address in R4

Efficient implementation of random access using **Scaled Register Offset** addressing mode:

```
LDR R5, =3 @ index = 3 (4th element)
LDR R6, [R4, R5, LSL #2] @ elem = word[arr + (index * 4)]
```

```
LDR
             R0, =0
                                          0 \text{ sum} = 0
                                          @ index = 0
             R4, = 0
   LDR
whSum:
  CMP
                                          @ while (index < 10)
             R4, #10
  BHS
             eWhSum
             R6, [R1, R4, LSL #2] @ num = array[index]
  LDR
                                      Sull + num

Assignment Project Exam Help

Assignment Project Exam Help
             R0, R0, R6
  ADD
  ADD
             R4, R4, #1
             whSum
                                          https://tutorcs.com
eWhSum:
                                          WeChat: cstutorcs
End_Main:
             LR
  BX
```

Déjà Vu? The pseudo-code comments have changed to use array syntax but the program is identical to our version of Sum with scaled register offset

The register offset is our array index, which is scaled by the size of a single array element to give us the memory address offset for the element we want

# You're ready to attempt Assignment 1 which will be released at the start of next week

https://tutorcs.com

WeChat: cstutorcs

Before attempting Assignment 1, you should complete the "Bubblesort" exercise



https://tutorcs.com

1.4 - Arrays (co\(\text{McCharicstrates}\)

CSU11022 - Introduction to Computing II

Dr Jonathan Dukes / jdukes@scss.tcd.ie School of Computer Science and Statistics

# Multi-Dimensional Arrays WeChat: cstutorcs

Arrays can have more than one dimension

e.g. a two-dimensional array – analogous to a table containing elements arranged in rows and columns

Stored in memory by mapping the 2D array into 1D memory, e.g.



**Row-major order:** 2D array is stored in memory by storing each **row** contiguously in memory

**Column-major order:** 2D array is stored in memory by storing each **column** contiguously in memory (Rare – **row-major** is the assumed norm)



### 2D array declared in memory

... or equivalently ... but not very clearly ... or recommended ...

```
testMatrix:
    .word     6, 3, 8, 2, 5, 2, 0, 7, 2, 8
    .word     5, 7, 0, 0, 7, 4, 2, 6, 0, 0
    .word     0, 2, 9, 5, 0, 0, 0, 0, 5, 8
    .word     0, 0, 0, 0, 3
```

Step 1: translate 2D array index into 1D array index

**Step 2:** translate 1D array index into byte offset from start address of

array in memory

Assignment Project Exam Help

Step 3: add byte offset to array base address to access element

Example: retrieve the element at the 4th row and 3rd column of a 2D array of words with 6 rows and 8 columns – array[3][2]

Step 1 is new

Steps 2 & 3
are the same as
those for a 1-D
array ...

... because our 2-D
array is just a
different
interpretation of a
1-D array!

Example: retrieve the element at the 4th row and 3rd column of a 2D array of words – array[3][2]

The array starts in memory at the address in R4. The number of rows in in R5 and the number of columns is in R6.

#### Assignment Project Exam Help

# Upper Triangular Matrix

An upper triangular matrix is a square matrix in which all entries below the main diagonal (top-left to bottom right) are zero. Design and write an ARM Assembly Language program to determine if a matrix stored in memory is an Upper Triangular matrix.

Assignment Project Exam Help

https://tutorcs.com

Assume the matrix is stored in memory at the address in R1 and the number of rows and columns is stored in R2 (it's a square matrix!)

Store 1 in R0 if it is Upper Triangular and 0 in R0 if it is not.

| 1 | 2 | 3 | 4  |
|---|---|---|----|
| 0 | 5 | 6 | 7  |
| 0 | 0 | 8 | 9  |
| 0 | 0 | 0 | 10 |

```
result = TRUE;
for (r = 1; r < N; r++)
{
   for (c = 0; c < r; c++)
   {
      elem = matrix[r][c];
      if (elem != 0)
      {
        result = FALSE;
      }
   }
}</pre>
```

My solution is on the next slide.

Before looking at it, you should practice writing the ARM

Assembly Language Project Exam Help

Assembly Language Project

You can submit your solution to <u>submitty.scss.tcd.ie</u> for practice.

```
@ result = TRUE;
  MOV
          R0, #1
                                    @ for (r = 1; r < N; r++)
  MOV
          R4, #1
whR:
                                    9 {
  CMP
          R4, R2
  BHS
          ewhR
                                        for (c = 0; c < r; c++)
  MOV
          R5, #0
whC:
          R5, R4
  CMP
  BHS
          ewhC
                                         Assignment Project Exam Help
          R6, R4, R2
                                          elentps://ntatorics.com[c];
  MUL
          R6, R6, R5
  ADD
                                             WeChat: cstutorcs
          R7, [R1, R6, LSL #2]
  LDR
                                          if (elem != 0)
  CMP
          R7, #0
          endifz
  BEQ
                                            result = false;
  MOV
          RO, #0
endifz:
  ADD
          R5, R5, #1
          whC
ewhC:
          R4, R4, #1
  ADD
          whR
ewhR:
```

e.g. a 3D array of size DZ×DY×DX

In general, the index of element a[z][y][x] is:

Assignment Project Exam Help

index =  $((z \times DY \times DX) + (y \times DX) + x)$ 

WeChat: cstutorcs

e.g. a 4D array of size DWxDZ×DY×DX

In general, the index of element a[w][z][y][x] is:

$$index = ((w \times DZ \times DY \times DX) + (z \times DY \times DX) + (y \times DX) + x)$$