

Document No. Date Issue Page D-3264013-MAN-RSA 2

# **Integrated Electronics**

### **REDFINv2 IP-Core Data Sheet**

DRL: CI-No.:

> FUNCTION: NAME: DATE:

Prepared: Jakob Lechner ASIC/FPGA Object Engineer

Project Manager Approved: Martin Auer

Valid without signatures if stamped "released".

- Document Classification: "Company Restricted" Information in this document may not:

   be used for any purposes other than those for which it was supplied;

   be copied or reproduced in whole or in part without prior written approval of RUAG Space GmbH;

   be disclosed to any third party without prior written consent of RUAG Space GmbH for purposes other than for which it has been supplied

Document No.: **D-3264013-MAN-RSA**Date: Issue: **2**Page: **2** 

Name: Function:

Co-Authors: logged in DMS

Reviewers: logged in DMS

Distribution: logged in DMS

Number of pages of main document (incl. cover pages, excl. annexes etc.): 64

Number of pages attached (annexes etc.): -

### **Document Change Log:**

| Issue | Modified Pages          | Description                                                            |
|-------|-------------------------|------------------------------------------------------------------------|
| 1     | meamear ages            | Initial Issue.                                                         |
| 2     | §7                      | Fixed remark on address format.                                        |
| _     | §9.2.1.7                | Fixed description of Frame Pointer register.                           |
|       | §9.1                    | Unified register map for all bus width and data widths.                |
|       | 3                       | Removed data registers from register map (no longer                    |
|       |                         | accessible over the bus interface).                                    |
|       | §9.2                    | Removed data registers from register map (no longer                    |
|       |                         | accessible over the bus interface).                                    |
|       | §3, §5.1, §5.3, §6.2.1, | Removed support for MRegBus.                                           |
|       | §7, §10.2               |                                                                        |
|       | §9.1, §9.2, §6.1.4,     | Reorganised registers: RfnControlReg split into                        |
|       | §6.2.4                  | RfnControl0Reg and RfnControl1Reg, Renamed UEC flag                    |
|       |                         | to UME and moved into RfnErrorReg. Added FF field for                  |
|       |                         | reporting memory address where EDAC error occurred.                    |
|       | §9.2.1.3                | Removed Active and Cond flags from RfnStatusReg.                       |
|       | §6.2.3.1.8, §6.2.1      | Removed multi-word bus read/write instructions for sake of simplicity. |
|       | §6.2.3.1.7, §6.2.1,     | Removed ldfp instruction. Added more generic lds and sts               |
|       | §5.1, §6.2.3.1.1        | instructions instead.                                                  |
|       | §6.2.3.1                | Updated instruction opcodes.                                           |
|       | §6.1.4                  | Updated description of memory scrubber.                                |
|       | §6.2.3.1.8, §9.2.1.4    | Added bus error flag.                                                  |
|       | §5.8                    | Described feature changes in comparison with REDFINv1.                 |
|       | §10.1.1                 | Added description of clock signals.                                    |
|       | §10.3.1                 | Added description of timing of Instruction & Data Memory               |
|       | _                       | interface.                                                             |
|       | §7                      | Mention AHB error responses in case of accesses to                     |
|       |                         | unmapped addresses.                                                    |
|       | §10.1.2                 | Added requirements for reset synchronization.                          |
|       | §10.1.1                 | Added explanation for necessary timing constraints due to              |
|       | 05.0                    | different clock domains.                                               |
|       | §5.2                    | Added section of configuration options.                                |

#### TABLE OF CONTENTS

| 1.           | INTRODUCTION                                | 6  |
|--------------|---------------------------------------------|----|
| 1.1          | PURPOSE                                     | 6  |
| 1.2          | SCOPE                                       | 6  |
| 1.3          | ACRONYMS                                    | 7  |
| 2.           | DOCUMENTS                                   | 8  |
| 2.1          | APPLICABLE DOCUMENTS                        | 8  |
| 2.2          | REFERENCE DOCUMENTS                         | 8  |
| 2.3          | REFERENCE STANDARDS                         | 8  |
| 3.           | FEATURE SUMMARY                             | 9  |
| 4.           | DEFINITIONS                                 | 10 |
| 4.1          | NAMES                                       | 10 |
| 4.2          | BIT NUMBERING                               | 10 |
| 4.3          | SIGNAL NAMES                                | 10 |
| 4.4          | NUMBER FORMAT                               | 10 |
| 4.5          | REGISTERS                                   | 11 |
| 4.6          | TERMINOLOGY                                 | 11 |
| 5.           | FUNCTIONAL OVERVIEW                         | 12 |
| 5.1          | GENERAL                                     | 12 |
| 5.2          | CONFIGURATION                               | 15 |
| 5.3          | INITIALISATION                              | 17 |
| 5.4          | OPERATION / USAGE                           |    |
|              | 1 Operation Modes                           |    |
| -            | 1.2 Initialisation                          |    |
|              | 1.3 Idle                                    |    |
|              | 1.4 Active                                  |    |
| 5.5          | INTERRUPT HANDLING                          |    |
| 5.6          | ERROR HANDLING AND/OR CORRECTION PROCEDURES |    |
| 5.7          | USER CONSTRAINTS                            |    |
| 5.8          | FEATURE CHANGES COMPARED TO REDFINV1        |    |
| 6.           | FUNCTIONAL BEHAVIOUR                        | 20 |
| 6.1          | MEMORY CONTROLLER                           |    |
| 6.1.<br>6.1. |                                             |    |
|              | 3 Operation/Usage                           |    |
| 6.1.         | 4 Error Handling                            | 21 |
| ხ.1.         | 5 Usage Constraints                         | 22 |

| Document No.: D-3264013-MAN-RSA                                                                | Date:                                  | Issue: 2 | Page: <b>4</b> |
|------------------------------------------------------------------------------------------------|----------------------------------------|----------|----------------|
| 6.2 INSTRUCTION HANDLER & ARITH 6.2.1 General                                                  | ons                                    |          |                |
| 6.2.5 Usage Constraints                                                                        |                                        |          |                |
| 7. BUS INTERFACE                                                                               |                                        |          | 40             |
| 7.1 BUS ADDRESS MAP                                                                            |                                        |          | 40             |
| 8. INSTRUCTION & DATA MEMORY                                                                   |                                        |          | 41             |
| 8.1 MEMORY MAP                                                                                 |                                        |          | 41             |
| 8.2 MEMORY ENTRIES DEFINITION (                                                                |                                        |          |                |
| <ul><li>8.2.1 Instruction Word Entries</li><li>8.2.2 Data Word Entries (8 ≤ ABW ≤ 16</li></ul> | ······································ |          | 45<br>46       |
| 8.2.3 Data Word Entries $(3 - 1)BW = 18$                                                       |                                        |          |                |
| 8.2.4 Data Word Entries (33 ≤ ABW ≤ 4                                                          |                                        |          |                |
| 8.2.5 Data Word Entries (49 ≤ <i>ABW</i> ≤ 6                                                   |                                        |          |                |
| 8.3 MEMORY ENTRIES DEFINITION ( 8.3.1 Instruction Word Entries                                 |                                        |          |                |
| 8.3.2 Data Word Entries ( $8 \le ABW \le 32$                                                   |                                        |          |                |
| 8.3.3 Data Word Entries $(33 \le ABW \le 6)$                                                   |                                        |          |                |
| 9. REGISTER                                                                                    |                                        |          | 53             |
| 9.1 REGISTER MAP                                                                               |                                        |          | 53             |
| 9.2 REGISTER DESCRIPTION                                                                       |                                        |          | 53             |
| 9.2.1.1 RfnControl0Reg                                                                         |                                        |          | 54             |
| 9.2.1.2 RfnControl1Reg<br>9.2.1.3 RfnStatusReg                                                 |                                        |          |                |
| 9.2.1.3 RfnStatusReg 9.2.1.4 RfnErrorReg                                                       |                                        |          |                |
| 9.2.1.5 RfnStartsubReg                                                                         |                                        |          | 57             |
| 9.2.1.6 RfnInstructionReg                                                                      |                                        |          |                |
| 9.2.1.7 RfnFramePointerReg<br>9.2.1.8 RfnEDACReport0Reg                                        |                                        |          |                |
| 9.2.1.9 RfnEDACReport1Reg                                                                      |                                        |          | 59             |
| 9.2.1.10 RfnEDACInjectReg                                                                      |                                        |          |                |
| 10. INTERFACE                                                                                  |                                        |          | 61             |
| 10.1 INTERFACE DESCRIPTION                                                                     |                                        |          |                |
| 10.1.1 Clock Interface                                                                         |                                        |          |                |
| 10.1.2 Reset Interface                                                                         |                                        |          | บำ             |

| Document No.: <b>D-3264013-MAN-RSA</b>  | Date:     | Issue: 2 | Page: <b>5</b> |
|-----------------------------------------|-----------|----------|----------------|
|                                         |           |          |                |
| 10.2 INTERFACE SIGNAL RESET VAL         | UES       |          | 62             |
| 10.3 INTERFACE SIGNAL TIMINGS           |           |          |                |
| 10.3.1 Instruction & Data Memory Interf | ace       |          | 63             |
| 11. DEBUG AND TEST FACILITIES           |           |          | 64             |
| 12. APPENDIX                            |           |          | 64             |
|                                         |           |          |                |
|                                         |           |          |                |
|                                         | OF FIGURE |          |                |
| Figure 1 – REDFINv2 IP-Core block diagr |           |          |                |
| Figure 2 – Register-memory architecture |           |          | 13             |
| Figure 3 – REDFINv2 core operation mod  | les       |          | 17             |
| Figure 4 – Read Waveform                |           |          | 63             |
| Figure 5 – Write Waveform               |           |          | 63             |

#### 1. INTRODUCTION

#### 1.1 PURPOSE

The objective of the IP-Core User Manual (or Data Sheet (ADS)) is to define how the REDFINv2 IP-Core is supposed to be used.

#### 1.2 SCOPE

The ADS describes the REDFINv2 IP-Core from a user point of view. It is therefore addressed to:

- FPGA Verification Engineers
- FPGA Validation Engineers
- Software Designers
- Customer

In the process-oriented Integrated Management System (certified to ISO9001 and ISO14001) of RUAG Space GmbH (RSA), the ADS is part of the ASIC/FPGA Verification, Coding and Synthesis process B30.10.2.

#### 1.3 ACRONYMS

AD ..... Applicable Documents ADP..... ASIC/FPGA Development and Control Plan ADS...... ASIC/FPGA Data Sheet AHB...... Advanced High-performance Bus ALU ..... Arithmetic Logic Unit AMBA...... Advanced Microcontroller Bus Architecture ASIC...... Application Specific Integrated Circuit EDAC ...... Error Detection And Correction EEPROM.. Electrically Erasable Programmable Read Only Memory FIFO...... First-In First-Out FPGA ...... Field Programmable Gate Array INT ..... Interrupt I/O ..... In-/Output ISA ..... Instruction Set Architecture LSB ..... Least Significant Bit LUT ..... Look-Up Table MSB ...... Most Significant Bit N/A..... Not Applicable OBC ...... On-Board Processor RAM ...... Random Access Memory REDFIN.... REDuced instruction set for Fixed-point & INteger arithmetics RSA..... RUAG Space GmbH SRAM...... Static Random Access Memory SoC ...... System-on-Chip TBC...... To Be Confirmed TBD...... To Be Defined

VHDL ...... Very High Speed Integrated Circuit Hardware Description Language

2. DOCUMENTS

2.1 APPLICABLE DOCUMENTS

ARS D-3267786-SPC-RSA REDFINv2 IP-Core Requirement

Specification

2.2 REFERENCE DOCUMENTS

N/A

2.3 REFERENCE STANDARDS

AMBA ARM IHI 0011A AMBA Specification (Rev 2.0)

#### 3. FEATURE SUMMARY

#### Main Functions

- Memory Controller: Provides access to the Instruction & Data Memory, which is connected to the REDFINv2 IP-Core. Memory words are EDAC-protected. A scrubber periodically reads memory words and corrects single-bit errors.
- Instruction Handler: Performs all the core tasks of instruction execution
  - Instruction fetch from the memory
  - Instruction decoding
  - Operand fetching (register & memory operands via the Memory Controller)
  - Execution of control instructions (such as jumps)
  - Write back of data words to the register set and the memory
  - Execution of bus master accesses (AMBA AHB)
- Arithmetic Logic Unit: Executes all arithmetical, logical and shift instructions. Supports both integer and fixed-point operations. The bit width of data words is configurable via a VHDL generic, ranging from 8 to 64 bits.
- Bus slave interface: Provides read & write access to the IP-Core's registers and the connected Instruction & Data Memory (AMBA AHB slave).

#### ■ Interfaces

■ Memory Interface For connecting Instruction & Data Memory

Bus Master AMBA AHBBus Slave AMBA AHBClk Clock signal

■ Reset asynchronously asserted, synchronously de-asserted

#### 4. DEFINITIONS

#### 4.1 NAMES

The following conventions are used for all names (for signals, registers and BIOS services some extra conventions are defined below):

- A dollar sign (\$) in a name is used as a wildcard representing a number. (If the dollar sign (\$) is used in a context it must then be defined somewhere else in the document)
- An asterisk (\*) in a name is used as a wildcard representing one or more characters.
- Curly brackets are used to list options in names. E.g. Sync{A,B}

#### 4.2 BIT NUMBERING

In this document the following conventions are used:

- The most significant bit in a vector has the highest bit number and the leftmost position in a field.
- The least significant bit in a vector has the lowest bit number and the rightmost position in a field.

#### 4.3 SIGNAL NAMES

The following conventions are used for signal names:

- Signal names are written in italics, *SignalName*.
- Active low signals are named SignalName N.

#### 4.4 NUMBER FORMAT

The following conventions are used for writing numbers:

- Binary numbers are indicated either by the subscript "2"; example: 1001₂, or by the postfix "b", example: 1001b
- Decimal numbers are indicated by no subscript, e.g. 67, 8723 and 47860.
- Hexadecimal numbers are either indicated by the subscript "16"; example: F00<sub>16</sub>, or by the prefix "0x", example: 0x03FF.
- Unless the radix is explicitly declared as above the number should be considered to be decimal.
- The decimal point is written with a point, ".", for all numbers. Separation between number groups (if used) is made by spaces.
- Unless otherwise specified, any binary or hexadecimal number shall be interpreted as unsigned integer.
- Signed numbers will be explicitly defined and shall be interpreted using a two's complement representation.

■ X as 'Value' in a memory or register field definition means arbitrary data format.

#### 4.5 REGISTERS

The following convention is used for registers and RAM area entries.

- Register names are underlined: RegisterName.
- Flags of a register are indicated by the name of the register and the flag, separated by a point and underlined: RegisterName.Flag. A flag is only 1 bit wide.
- Fields of a register are indicated by the name of the register and the field, separated by a point and underlined: <u>RegisterName.Field</u>. In contrast to a flag, a field is several bits wide. The width must be defined somewhere else.

#### 4.6 TERMINOLOGY

In this document the following terminology is used:

Asserted Indicates that a signal is driven to its active state.

Deasserted Indicates that a signal is driven to its inactive state.

Set The content of a register bit is set to logic 1.

Clear The content of a register bit is set to logic 0.

#### 5. FUNCTIONAL OVERVIEW

This chapter describes the general functional behaviour of the REDFINv2 core. In §9 the IP-Core registers are described in detail.

This chapter is divided into:

#### ■ General

Describes how the REDFINv2 core works from a user perspective

#### ■ Initialisation

Describes the initialisation sequence for the REDFINv2 core

#### ■ Operation/Usage

Describes how the REDFINv2 core shall be used during normal operation

#### ■ Interrupt Handling

Describes the interrupt handling of the REDFINv2 core

#### ■ Error Handling and Correction Procedures

Describes how to handle errors in the REDFINv2 core

#### Usage Constraints

Describes actions that are not allowed and the resulting consequences

#### 5.1 GENERAL

The REDFINv2 IP-Core is a light-weight processing core mainly designed for evaluation of arithmetic expressions and simple control tasks. The REDFINv2 instruction set architecture offers a configurable bit width for the data path, ranging from 8 to 64 bits. The desired configuration can be set using a VHDL generic. Throughout this document the data width will be denoted by *ABW*. Instruction words, on the other hand, have a fixed width of 16 bits. Figure 1 shows the block diagram of a REDFINv2 core and its integration into a System-on-Chip (SoC) design. As can be seen the REDFINv2 core can be connected to a AMBA AHB bus system. The REDFINv2 core acts both as a bus master and a bus slave. Via the latter interface other bus masters in the SoC can access the registers and the memory of the REDFINv2 core and thus control its execution, via the master interface the core itself is capable to actively control other system components.



Figure 1 - REDFINv2 IP-Core block diagram

The REDFINv2 Core interfaces an Instruction & Data Memory, which is organised in two areas, one for instruction words and one for data words. The number of addressable memory words is configurable at compile-time and depends on the number of instruction and data words that shall be available. In the current implementation the REDFINv2 core can address a maximum of 2<sup>16</sup> instructions in the Instruction Area and up to 2<sup>ABW</sup> + 255 data words in the Data Area of the memory. The configured number of instruction words will be denoted by *InstrWC* in this document, the number of data words by *DataWC*.

The REDFINv2 provides a register set with 4 *ABW*-bit general purpose registers. As can be seen in Figure 2, the REDFINv2 core is based on a register-memory architecture, i.e. instructions can fetch their operands from register set as well as directly from the Data Area of the connected Instruction & Data Memory.



Figure 2 – Register-memory architecture

The instruction set includes the following type of operations:

- Arithmetic operations: add, subtract, multiply and divide. There are arithmetic
  instructions for integer and fixed-point operations available. In the latter case the
  operands are interpreted as signed fixed-point numbers, represented in two's
  complement format. The number of fractional bits can be adjusted via the register
  field <a href="RefnControl1Reg.FracLen">RefnControl1Reg.FracLen</a>. If this field is set to zero, the operands are interpreted
  as regular signed integer numbers and the fixed-point instructions therefore behave
  exactly like the integer counterparts.
- An instruction for efficient evaluation of polynomials is provided (pmac). This instruction always assumes fixed-point operands.
- Logical instructions like and, or, xor, etc.
- Shift instructions
- Comparison instructions
- Register initialisation instructions
- Load/store instructions for moving data words between the general purpose registers and the local data memory
- Load/store instructions for moving data values between special-purpose registers and the local data memory

Document No.: **D-3264013-MAN-RSA**Date: Issue: **2**Page: **14** 

• Bus access instructions for performing read & write accesses on the AMBA AHB bus to which the REDFINv2 core is connected to as a master component.

• Control instructions

Document No.: **D-3264013-MAN-RSA**Date: Issue: **2**Page: **15** 

#### 5.2 CONFIGURATION

The REDFINv2 IP core offers various configuration parameters, which can be adjusted when integrating the IP core into a larger design. The parameters can be set via VHDL generics, as listed in Table 1.

| Generic name  | Short identifier <sup>1</sup> | Description                                                                                                                                                                                                                                | Valid settings                                                         | Default |
|---------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------|
| iDataWidth_G  | ABW                           | Bit width of data path.                                                                                                                                                                                                                    | 8 to 64                                                                | 32      |
| iTotalMemDW_G | -                             | Gross width of data buses of Instruction & Data Memory (with parity bits).                                                                                                                                                                 | <ul><li>if iMemDW_G = 16: 22</li><li>if iMemDW_G = 32: 39</li></ul>    | 22      |
| iMemDW_G      | MemDW                         | Net width of data buses of Instruction & Data Memory (without parity bits).                                                                                                                                                                | 16, 32                                                                 | 16      |
| iMemAW_G      | MemAW                         | Width of address bus of Instruction & Data Memory.<br><i>MemAW</i> needs to be set to ceil(log <sub>2</sub> ( <i>MemSize</i> )). The overall memory size <i>MemSize</i> depends on various other configuration parameters (refer to §8.1). | ≥ 1                                                                    | 12      |
| ilnstrWC_G    | InstrWC                       | Defines the number of 16-bit instruction words that can be stored in the Instruction Area of Instruction & Data Memory.                                                                                                                    | ≥ 1                                                                    | 1024    |
| iDataWC_G     | DataWC                        | Defines the number of <i>ABW</i> -bit instruction words that can be stored in the Instruction Area of Instruction & Data Memory.                                                                                                           | ≥1                                                                     | 1024    |
| bFastMult_G   | -                             | Use fast or slow multiplier for Sequencers. Fast multipliers require DSP elements in case of an FPGA.                                                                                                                                      | <ul><li>False: Slow multiplier</li><li>True: Fast multiplier</li></ul> | True    |
| bFastShift_G  | -                             | Use fast or slow shifters for Sequencers. Fast shifters require DSP elements in case of an FPGA implementation.                                                                                                                            | <ul><li>False: Slow shifter</li><li>True: Fast shifter</li></ul>       | True    |

<sup>&</sup>lt;sup>1</sup> Short names for generics used throughout this document to improve readability.

Document No.: **D-3264013-MAN-RSA**Date: Issue: **2**Page: **16** 

| iScrubberDiv_G     | -     | Clock divider for adjusting the scrubber period for the Instruction & Data Memory. One <i>MemDW</i> -bit memory word is scrubbed per scrubber period. Therefore, the total time for scrubbing the entire memory is equal to <i>MemSize</i> * iScrubberDiv_G <i>Clk</i> periods. The overall memory size <i>MemSize</i> depends on various other configuration parameters (refer to §8.1). | Depends on radiation environment and size of memories. The minimum setting of 100 <i>Clk</i> periods. | 5000  |
|--------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------|
| BusBaseAddr_G      | BBA   | AHB base address of the first register. This parameter needs to be specified as a byte address.                                                                                                                                                                                                                                                                                           | 0 to 2 <sup>32</sup> – "number of mapped bus addresses" (refer to §7.1)                               | 0     |
| iBusDW_G           | BusDW | Width of the data buses of the AHB bus I/F.                                                                                                                                                                                                                                                                                                                                               | 16, 32 (needs to be identical to iMemDW_G).                                                           | 16    |
| iClk2AHBClkRatio_G | -     | Clk-to-AHBClk ratio: Clk and AHBClk are expected to be ratiochronous. Hence, the frequency of the Clk signal can be an integer multiple of the frequency of the AHBClk signal. Refer to §10.1.1 for more details on clocking.                                                                                                                                                             | 1 to 16                                                                                               | 1     |
| bSynPreserveFSM_G  | -     | Synthesis attribute for preserving one-hot encoding of FSM state registers. This can needs to be enabled for building fault-tolerant state machines.                                                                                                                                                                                                                                      | False, True                                                                                           | True  |
| bSynReplicateFSM_G | -     | Synthesis attribute for allowing replication of FSM state vectors. This needs to be disabled for building fault-tolerant FSMs.                                                                                                                                                                                                                                                            | False, True                                                                                           | False |

Table 1 - REDFINv2 VHDL Generics

DMS ID: 3268385

#### 5.3 INITIALISATION

After the de-assertion of the reset signal, the Instruction and Data Memory is initialised with data values of 0 by the REDFINv2 core. The duration of this memory initialisation is discussed in §6.1.2. Otherwise, no functional initialisation is performed. To be able to execute subroutines, the Instruction & Data Memory still needs to be initialised by an external controller using the core's bus slave interface (AMBA AHB).

#### 5.4 OPERATION / USAGE

#### 5.4.1 Operation Modes

Figure 3 depicts the operational modes of the REDFINv2 IP-Core. An explanation of these modes is given in the following subsections.



Figure 3 - REDFINv2 core operation modes

#### 5.4.1.1 Reset

After power on, the REDFINv2 core has to be reset to reach a defined state. The Reset mode is entered when *Reset\_N* input is asserted. It sets all internal registers and output signals to their default values.

#### 5.4.1.2 Initialisation

After the de-assertion of the reset signal, the Instruction and Data Memory is initialised with data values of 0 by the REDFINv2 core. This ensures that all parity bits are correct and therefore no memory errors will be reported when the memory scrubber is turned on.

#### 5.4.1.3 Idle

After completion of the Instruction & Data Memory initialisation, the REDFINv2 core resides in *Idle* mode and waits for commands by an external controller. Single instructions can be commanded immediately after reset, for execution of subroutines, however, the Instruction Area of the memory first needs to be initialised.

#### 5.4.1.4 Active

When the execution of a single instruction or a subroutine is commanded, the REDFINv2 core enters the active mode and stays in this mode until the execution has been finished, or the execution is pre-maturely aborted by another command.

#### 5.4.2 Clocking and Reset

For information about how to clock the REDFINv2 core, see §10.1.1, for reset see §10.1.2.

#### 5.5 INTERRUPT HANDLING

No interrupt handling is implemented in the REDFINv2 core.

#### 5.6 ERROR HANDLING AND/OR CORRECTION PROCEDURES

For errors related to accesses of the Instruction & Data Memory, please refer to §6.1.4. Errors related to the execution of instructions and subroutines are described in §6.2.4.

#### 5.7 USER CONSTRAINTS

#### **TBD**

#### 5.8 FEATURE CHANGES COMPARED TO REDFINV1

- Instruction & Data Memory is no longer internally instantiated inside REDFIN core. The REDFINv2 entity now has a memory interface where a synchronous SRAM memory needs to be attached. During a read access the connected memory block is expected to synchronously sample the address and provide read data in the next clock cycle. Size and structure of connected memory needs to be defined with the following VHDL Generics (refer to §8 for details):
  - o iMemAW G: Width of address bus.
  - o iMemDW\_G: Width of data bus (16 or 32 bit supported).
  - iInstrWC\_G: Number of accessible instruction words.
  - o iDataWC\_G: Number of accessible data words.
- Sublists are now called subroutines.
- Redesign of bus interfaces:
  - All MRegBus interfaces have been removed (simple slave for register access, complex slave for memory access, master interface).
  - AHB slave interface added for accessing REDFINv2 registers and Instruction
     & Data Memory.
  - o Instruction & Data Memory can be accessed concurrently with instruction/subroutine execution (no more ILMA errors).

- Bus read/write instructions now implement AHB master interface.
- Bus read/write instructions simplified: Only a single-word bus access is performed. Data width of transferred word depends on configured bus width (VHDL generic iBusDW\_G = 16 or 32).
- Instruction for EEPROM read access removed.
- Frame Pointer register added to extend number of addressable data words. If frame pointer is set to 3, e.g. the instruction "add \$R0, 2" would fetch the data word 3+2=5 from memory and add it to register 0.
- Load/store instructions for special purpose registers added (lds, sts).
- · Redesign of REDFIN registers:
  - o Prefix "Arith" replaced by "Rfn" in register names.
  - o RfnControlReg split into RfnControl0Reg and RfnControl1Reg.
  - Cond and Sign flags removed from <u>RfnStatusReg</u>.
  - Global error flag removed from status register
  - Memory Initialisation complete flag added to status register.
  - o RfnEDACReportReg split into RfnEDACReport[0,1]Reg.
  - o UEC flag renamed to UME and moved to RfnErrorReg.
  - o General purpose registers R\$ no longer accessible via bus slave interface.
  - ArithRAMAddrReg and ArithRAMDataReg for indirect access to Instruction & Data memory removed.
- Supported data width extended: 8 <= ABW <= 64.
- Fast/Slow multiplier selectable by VHDL generic.
- Fast/Slow shifter selectable by VHDL generic.
- Scrubber rate for Instruction & Data memory configurable by VHDL generic ScrubberDiv G.
- Abs instruction added (computes absolute value of the number stored in a register).
- Jump absolute instruction added (jumps to absolute instruction address).

#### 6. FUNCTIONAL BEHAVIOUR

This chapter describes the detailed functional behaviour of the REDFINv2 IP-Core modules. In the following subsections each functional module is separately described, and in §9 the IP-Core registers are described in detail.

Most module subsections are divided into:

#### ■ General

Describes how the module works from a user perspective.

#### ■ Initialisation

Describes the initialisation sequence for the module (if applicable)

#### ■ Operation/Usage

Describes how each module shall be used during normal operation

#### **■** Error Handling

Describes how to handle internal errors in the module.

#### Usage Constraints

Describes actions that are not allowed and the resulting consequences.

#### **■** Examples (optional)

Gives a few examples how to perform different tasks using the module. General

#### 6.1 MEMORY CONTROLLER

#### 6.1.1 General

The Memory Controller provides access to the Instruction & Data Memory connected to the REDFINv2 IP-Core. The stored memory words will be protected by a Hamming code, which is capable to correct single-bit errors and detect double-bit errors. A scrubber can be enabled which periodically reads memory locations in order to detect and correct single-bit errors in the memory.

#### 6.1.2 Initialisation

The entire Instruction & Data Memory is autonomously filled with 0 immediately after the reset is de-asserted. Consequently, all memory cells will have correct EDAC after the initialisation process has been finished.

The scrubber should normally be used, but default state after reset is off since it would report false errors until the Instruction & Data Memory has been initialised to 0.

The duration of the memory initialisation depends on the number of the stored instruction & data words and the memory organisation (refer to §8). The following list specifies the memory initialisation times for different IP-Core configurations:

- MemDW=16 and 8 ≤ ABW ≤ 16: InstrWC + DataWC + 1 clock cycles
- MemDW=16 and 17 ≤ ABW ≤ 32: InstrWC + DataWC\*2 + 1 clock cycles
- MemDW=16 and 33 ≤ ABW ≤ 48: InstrWC + DataWC\*3 + 1 clock cycles
- MemDW=16 and 49 ≤ ABW ≤ 64: InstrWC + DataWC\*4 + 1 clock cycles
- MemDW=32 and 8 ≤ ABW ≤ 32: InstrWC/2 + DataWC + 1 clock cycles
- MemDW=16 and 33 ≤ ABW ≤ 64: InstrWC/2 + DataWC\*2 + 1 clock cycles

#### 6.1.3 Operation/Usage

The Memory Controller is used by the Instruction Handler of the REDFINv2 core. When accessing an external controller wants to access the Instruction & Data Memory the bus slave interface, provided by the REDFINv2 core, needs to be used. In this case the Instruction Handler pass on the bus request to the Memory Controller, making sure that any ongoing instruction execution is not impeded.

The worst-case latency of a bus access to the Instruction & Data Memory is x (TBD) clock cycles.

#### 6.1.4 Error Handling

The memory words stored in the connected RAM are EDAC protected. The EDAC is of a Hamming type, correcting all single bit errors and detecting all double bit errors. Detected EDAC errors are indicated in the registers <u>RfnErrorReg</u>, <u>RfnEDACReport0Reg</u> and <u>RfnEDACReport1Reg</u>, separately for correctable and non-correctable errors. The number of corrected errors, saturated at 15, is provided by the field <u>RfnEDACReport0Reg.CEC</u>. The non-correctable error flags <u>RfnErrorReg.UME</u> as well as the CEC field can be cleared by overwriting the values with 0.

The scrubbing function, meaning reading, checking and possibly correcting SRAM content, can be enabled/disabled via RfnControlOReg.SCRB and is triggered periodically. Each time the scrubber is triggered a single memory word is fetched and corrected, if necessary. If an instruction/subroutine is currently executed when the scrubber is triggered, the scrubbing activity is deferred until the end of executed instruction. The scrubbing frequency can be determined at synthesis-time with the VHDL generic <code>iScrubberDiv\_G</code>. This generic configures a clock divider, which allows for setting the frequency of scrubber activations to <code>f\_clock / iScrubberDiv\_G</code>, where <code>f\_clock</code> denotes the frequency of the main clock of the REDFINv2 core. The length of a full scrubber cycle for scrubbing the entire memory depends on the number of the stored instruction & data words and the memory organisation (refer to §8). The scrubber cycle for checking and potentially correcting all memory words can be determined as follows:

- MemDW=16 and 8 ≤ ABW ≤ 16: (InstrWC + DataWC) \* iScrubberDiv G / f clock
- MemDW=16 and 17 ≤ ABW ≤ 32: (InstrWC + DataWC\*2) \* iScrubberDiv\_G / f\_clock
- MemDW=16 and 33 ≤ ABW ≤ 48: (InstrWC + DataWC\*3) \* iScrubberDiv\_G / f\_clock
- MemDW=16 and 49 ≤ ABW ≤ 64: (InstrWC + DataWC\*4) \* iScrubberDiv G / f clock
- MemDW=32 and 8 ≤ ABW ≤ 32: (InstrWC/2 + DataWC) \* iScrubberDiv\_G / f\_clock
- MemDW=16 and 33 ≤ ABW ≤ 64: (InstrWC/2 + DataWC\*2) \* iScrubberDiv\_G / f\_clock

Note that memory errors encountered during a scrubber accesses are also reported in register RfnErrorReg and RfnEDACReport\$Reg.

The SBTW and DBTW bits in conjunction with the UEAddr field in the <u>RfnEDACInjectReg</u> can be used to force EDAC errors in order to test the error handling functionality. The MSB data input to the SRAM is inverted if the value of SBTW is 1 and the written SRAM address is equal to the specified error address in <u>RfnEDACInjectReg.UEAddr</u>. A later read access from this memory address will then suffer from a single-bit error.

The same procedure applies to the DBTW function where two MSBs of the data vector are inverted when writing to the memory (thus producing a double-bit error at a later read access). The EDAC function shall not be used when scrubber is enabled. Otherwise it might occur that the injected error is corrected unintentionally. Furthermore, it is recommended to trigger the enhanced EDAC test function (by writing the <a href="RfnEDACInjectReg">RfnEDACInjectReg</a>) only in case no memory access is ongoing. Otherwise it might occur that the injection operation is quit although not executed. Both the SBTW and the DBTW flag shall be left in default state (0) during normal operation.

6.1.5 Usage Constraints

N/A

#### 6.2 INSTRUCTION HANDLER & ARITHMETIC LOGICAL UNIT

#### 6.2.1 General

The Instruction Handler together with the Arithmetic Logic Unit (ALU) performs all tasks that are necessary to execute the instructions defined by the REDFINv2 instruction. Furthermore, it controls the execution of instruction sequences stored in the memory (subroutines):

- Fetching of instruction words from the Instruction & Data Memory
- Instruction decoding
- Fetching of register and memory operands
- Execution of instructions (with the help of the ALU)
- Write back of data words to the register set and the memory
- Execution of bus master accesses (AMBA AHB master)

Table 2 shows all available instructions in an overview. A detailed description of every instruction can be found in §6.2.3.1.

| In stancetic a                         | Description                                  |
|----------------------------------------|----------------------------------------------|
| Instruction add rX, memoffset          | Description<br>rX = rX + [FP + memoffset]    |
|                                        | rX = rX + simm                               |
| add_si rX, simm                        |                                              |
| fadd rX, memoffset<br>fadd si rX, simm | rX = rX + [FP + memoffset]<br>rX = rX + simm |
|                                        | -                                            |
| sub rX, memoffset                      | rX = rX – [FP + memoffset]                   |
| sub_si rX, simm                        | rX = rX - simm                               |
| fsub rX, memoffset                     | rX = rX – [FP + memoffset]                   |
| fsub_si rX, simm                       | rX = rX - simm                               |
| mul rX, memoffset                      | rX = rX * [FP + memoffset]                   |
| mul_si rX, simm                        | rX = rX * simm                               |
| fmul rX, memoffset                     | rX = rX * [FP + memoffset]                   |
| fmul_si rX, simm                       | rX = rX * simm                               |
| div rX, memoffset                      | rX = rX / [FP + memoffset]                   |
| div_si rX, simm                        | rX = rX / simm                               |
| fdiv rX, memoffset                     | rX = rX / [FP + memoffset]                   |
| fdiv_si rX, simm                       | rX = rX / simm                               |
| abs rX                                 | rX = abs(rX)                                 |
| pmac uimm1, uimm2                      | r1 = r1 * var1^uimm1 * var2^uimm2            |
| and rX, memoffset                      | r0 = r0 + r1<br>rX = rX & [FP + memoffset]   |
| or rX, memoffset                       | rX = rX   [FP + memoffset]                   |
| xor rX, memoffset                      | rX = rX xor [FP + memoffset]                 |
| not rX                                 | rX = ~rX                                     |
| sl rX, memoffset                       | rX = rX << [FP + memoffset]                  |
| sl_i rX, uimm                          | rX = rX << uimm                              |
| sr rX, memoffset                       | rX = rX >> [FP + memoffset]                  |
| sr_i rX, uimm                          | rX = rX >> uimm                              |
| sra rX, memoffset                      | rX = (int) rX >> [FP + memoffset]            |
| sra_i rX, uimm                         | rX = (int) rX >> uimm                        |
| cmpeq rX, memoffset                    | cond = (rX == [FP + memoffset])              |
| cmplt rX, memoffset                    | cond = (rX < [FP + memoffset])               |
| cmpgt rX, memoffset                    | cond = (rX > [FP + memoffset])               |
| Id_si rX, simm                         | rX = (int) simm                              |
| Id_i rX, uimm                          | rX = uimm                                    |
| Id rX, memoffset                       | rX = [FP + memoffset]                        |
| Idmi rX, memoffset                     | rX = [[FP + memoffset]]                      |
| st rX, memoffset                       | [FP + memoffset] = rX                        |
| stmi rX, memoffset                     | [[FP + memoffset]] = rX                      |
| Ids memoffset                          | rS = [FP + memoffset]                        |
| sts rX, memoffset                      | [FP + memoffset] = rS                        |
| brd rX, memoffset                      | rX(BusDW-10) = bus([FP + memoffset])         |
| bwr rX, memoffset                      | bus([FP + memoffset]) = rX(BusDW-10)         |
| wait uimm                              | nop for uimm clock cycles                    |
| jmp memoffset                          | InstructionCounter = [FP + memoffset]        |
| jmpi simm                              | InstructionCounter += simm + 1               |
| jmpi_ct simm                           | if cond : InstructionCounter += simm + 1     |
| jmpi_cf simm                           | if ~cond : InstructionCounter += simm + 1    |
| halt                                   | Stop the execution of a subroutine           |
|                                        | Stop the excoution of a subroutine           |

**Table 2 – Instruction Set Overview** 

#### 6.2.2 Initialisation

When subroutines (see §6.2.3) are used the respective instructions first need to be loaded into the instruction area of the Instruction & Data Memory. Otherwise no initialisation of the REDFINv2 core is required.

#### 6.2.3 Operation/Usage

The REDFINv2 core provides two modes of operation:

- 1. Execution of single instructions
- 2. Execution of subroutines, which are sequences of instructions.

Single instructions can be executed by writing the respective 16-bit instruction word to register <u>RfnInstructionReg</u>. This triggers the execution of that instruction, which takes a fixed (data-independent) number of clock cycles. Afterwards, the REDFINv2 Core returns to its idle state and waits for further instructions to be commanded.

When executing a subroutine the REDFINv2 core fetches and executes the subroutine instructions from the Instruction & Data Memory. For triggering the execution of a subroutine the address of the first instruction of the desired subroutine needs to be written to register RfnStartsubReg. Note that a written address is interpreted as an instruction address, i.e. an address value of 0 references the first instruction at the beginning of the Instruction Area of the memory, an address value of 1 references the second instruction, etc.

After each fetched instruction, the Instruction Pointer is incremented by 1 and the next instruction is fetched from the referenced memory location. Jump instructions allow for modification of the instruction pointer and thus implement jumps within the subroutine. The subroutine execution ends when a *halt* instruction is fetched from the memory. If the user fails to terminate a subroutine with a *halt* instruction, instructions might be fetched and executed (if legal) until the last entry of the instruction area in the memory is reached. In this case an unexpected end of subroutine violation is raised (flag <u>RfnErrorReg.UEOS</u> set to '1') and any further processing is aborted.

An ongoing subroutine execution can also be terminated by the external controller when either a new instruction is written to <u>RfnInstructionReg</u> or the start of a new subroutine is triggered by writing to <u>RfnStartsubReg</u>. Writing a *halt* instruction to <u>RfnInstructionReg</u> therefore will always stop any activity of the REDFINv2 Core.

**Note**: A subroutine may contain arbitrary instructions from the REDFINv2 instruction set.

For simple iterative tasks with a pre-defined constant number of iterations, the REDFINv2 Core can be instructed to execute a subroutine multiple times upon a single RfnStartsubReg write. The number of iterations is defined by the value of register field RfnControl0Reg.SubIter at the time the subroutine execution starts. Note that the field value is incremented by one by the REDFINv2 Core, i.e. with a value of zero a subroutine will be executed once.

Input operands for a subroutine can be *pushed* by an external controller to the REDFINv2 core over the bus slave interface, either by writing the four general purpose registers or by initialising relevant data words in the Instruction & Data Memory. The location of the inputs clearly depends on the specific subroutine that is executed. Alternatively, the subroutine can

be programmed to *pull* inputs from external subsystems by accessing relevant bus addresses using the available bus read instructions.

For the provisioning of computation results by the REDFINv2 core similar strategies can be employed: The outputs of a subroutine execution could be stored in the general purpose registers or in the Data Area of the memory. An external controller then needs to *pull* the stored data words from these storage locations, as soon as they are ready. Alternatively, the REDFINv2 core can *push* outputs to external subsystems by writing relevant bus addresses using its bus write instructions.

#### 6.2.3.1 Instruction Set

#### 6.2.3.1.1 Definitions

Depending on the type of the instruction, different instruction formats are used, see Table 3. The most significant 6-bits define the opcode, and the fields REG2 and MEM8 encode 2-bit register addresses and 8-bit memory address offsets, respectively. For most instructions the REG2 field contains a reference to one of the four general purpose registers. In case of the *load special* and *store special* instructions, however, one of the special-purpose registers will be accessed (refer to lds/sts instructions in §6.2.3.1.7).

The SIMMx and UIMMx fields encode signed and unsigned immediate values of various bit widths. Note that in Table 3 opcode prefixes for each instruction format are illustrated with grey background.

|                     | 15 |   |   |   |   | 10 | 9 8    | 7      |         | 0 |
|---------------------|----|---|---|---|---|----|--------|--------|---------|---|
| TYPE A              | 0  | 0 | 0 | 0 | 0 | 0  |        |        | =       |   |
| TYPE B <sup>2</sup> | 0  | Χ | Χ | Χ | Χ | Χ  | REG2/- |        | MEM8    |   |
| TYPE C              | 1  | 0 | 0 | Χ | Χ | Χ  | REG2   |        | SIMM8   |   |
| TYPE D              | 1  | 0 | 1 | 0 | Χ | Χ  | REG2   |        | SIMM8   |   |
| TYPE E              | 1  | 0 | 1 | 1 | Х | Х  | REG2   |        | UIMM8   |   |
| TYPE F              | 1  | 1 | 0 | Χ | Χ | Χ  |        | UIMM10 | /SIMM10 |   |
| TYPE G              | 1  | 1 | 1 | 0 | Х | Х  | REG2   |        | -       |   |
| TYPE H              | 1  | 1 | 1 | 1 | 1 | 1  | l      | JIMM5  | UIMM5   |   |

Table 3 - Instruction Formats

The REDFINv2 core uses a frame pointer for addressing of data words in the memory. Therefore, MEM8 address offsets always have to be interpreted relative to the current frame pointer value FP. If FP = 3, e.g. and the MEM8 field is assigned to 2, the instruction would operate on the  $5^{th}$  ABW-bit data word in the Data Area of the Instruction & Data Memory.

Instruction addresses are interpreted relative to the start of the Instruction Area in the memory. A jump to address 0, e.g. continues the subroutine execution from the first instruction at the beginning of the memory, in case of a jump to address 1 the second instruction located in the memory is executed.

Note that the specific physical addresses of instruction and data words depend on the various configuration parameters of the REDFINv2 core and the resulting organisation of the Instruction & Data Memory (refer to §8 for further details).

<sup>&</sup>lt;sup>2</sup> Type B format includes all opcodes with a leading 0, except for the all-zero opcode (Type\_A format).

The following notations are used throughout the following sections:

- rX: Register reference, X=0,...,3.
- memoffset: Placehoder for a word address offset, relative to the frame pointer, for referencing an *ABW*-bit data word in the data area of the Instruction & Data Memory.
- [FP + memoffset]: Value of the ABW-bit data word in the data area of the Instruction & Data Memory, located at the address which is obtained when adding the current frame pointer value with memoffset.
- · uimm: unsigned immediate integer value
- simm: signed immediate integer value
- bus(A): Value of BusDW-bit word located at the bus address A.

#### 6.2.3.1.2 Arithmetic Instructions

| Add   |                            | Signed addition of memory word to register value. Operands and result are interpreted as signed integer numbers. |   |   |    |   |    |   |   |                            |   |  |  |
|-------|----------------------------|------------------------------------------------------------------------------------------------------------------|---|---|----|---|----|---|---|----------------------------|---|--|--|
|       |                            | add rX, memoffset                                                                                                |   |   |    |   |    |   |   | rX = rX + [FP + memoffset] |   |  |  |
| Instr | Instruction word (Type B): |                                                                                                                  |   |   |    |   |    |   |   |                            |   |  |  |
| 15    |                            |                                                                                                                  |   |   | 10 | 9 |    | 8 | 7 |                            | 0 |  |  |
| 0     | 0                          | 0                                                                                                                | 1 | 0 | 0  |   | rX |   |   | memoffset                  |   |  |  |

| fadd  |                    | Signed addition of memory word to register value. Operands and result are interpreted as signed fixed-point numbers or signed integer numbers, depending on <a href="mailto:RfnConfigReg.FracLen">RfnConfigReg.FracLen</a> . |        |       |    |   |    |                            |   |           |  |  |  |  |
|-------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|----|---|----|----------------------------|---|-----------|--|--|--|--|
|       | fadd rX, memoffset |                                                                                                                                                                                                                              |        |       |    |   |    | rX = rX + [FP + memoffset] |   |           |  |  |  |  |
| Instr | uctio              | n wor                                                                                                                                                                                                                        | d (Typ | e B): |    |   |    |                            |   |           |  |  |  |  |
| 15    |                    |                                                                                                                                                                                                                              |        |       | 10 | 9 |    | 8                          | 7 | 0         |  |  |  |  |
| 0     | 0                  | 1                                                                                                                                                                                                                            | 1      | 0     | 0  |   | rX |                            |   | memoffset |  |  |  |  |

| add_  | si                         |      |        |      |    |   |                |   | e to register value. The register operand a interpreted as signed integer numbers. | nd |  |  |
|-------|----------------------------|------|--------|------|----|---|----------------|---|------------------------------------------------------------------------------------|----|--|--|
| _     |                            | add_ | si rX, | simm |    |   | rX = rX + simm |   |                                                                                    |    |  |  |
| Instr | Instruction word (Type C): |      |        |      |    |   |                |   |                                                                                    |    |  |  |
| 15    |                            |      |        |      | 10 | 9 |                | 8 | 7                                                                                  | 0  |  |  |
| 1     | 0                          | 0    | 0      | 0    | 0  |   | rX             |   | simm                                                                               |    |  |  |

Document No.: **D-3264013-MAN-RSA**Date: Issue: **2**Page: **28** 

| fadd  | _si                        | inter<br>The<br>conv<br>store | preted<br>encod<br>erted | l as sig<br>led imi<br>to a fix<br>ixed-p | gned f<br>media<br>ked-po | ixec<br>te is<br>oint | d-poir<br>s inte<br>numl | nt no<br>rpre<br>ber | ue to register value. The register operand is number, depending on RfnConfigReg.FracLen. reted as a signed integer value and will be refore the computation. The result will also be mat as determined by RfnConfigReg.FracLen).  rX = rX + simm | е |
|-------|----------------------------|-------------------------------|--------------------------|-------------------------------------------|---------------------------|-----------------------|--------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Instr | Instruction word (Type D): |                               |                          |                                           |                           |                       |                          |                      |                                                                                                                                                                                                                                                  |   |
| 15    |                            |                               |                          |                                           | 10                        | 9                     |                          | 8                    | 7                                                                                                                                                                                                                                                | 0 |
| 1     | 0                          | 1                             | 0                        | 0                                         | 0                         |                       | rX                       |                      | simm                                                                                                                                                                                                                                             |   |

| sub   |       | Signed subtraction of memory value from register value. Operands and result are interpreted as signed integer numbers. |        |       |    |   |  |   |     |  |  |  |  |  |  |
|-------|-------|------------------------------------------------------------------------------------------------------------------------|--------|-------|----|---|--|---|-----|--|--|--|--|--|--|
|       |       | sub rX, memoffset $rX = rX - [FP + memoffset]$                                                                         |        |       |    |   |  |   |     |  |  |  |  |  |  |
| Instr | uctio | n wor                                                                                                                  | d (Typ | e B): |    |   |  |   |     |  |  |  |  |  |  |
| 15    |       |                                                                                                                        |        |       | 10 | 9 |  | 8 | 7 0 |  |  |  |  |  |  |
| 0     | 0     | 0 1 0 1 rX memoffset                                                                                                   |        |       |    |   |  |   |     |  |  |  |  |  |  |

| fsub  |       | are i                | nterpre                                         |       | s sign | ed f |  |   |   | m register value. Operands and result mbers, depending on |   |  |  |  |
|-------|-------|----------------------|-------------------------------------------------|-------|--------|------|--|---|---|-----------------------------------------------------------|---|--|--|--|
|       |       | fsub                 | fsub rX, memoffset $rX = rX - [FP + memoffset]$ |       |        |      |  |   |   |                                                           |   |  |  |  |
| Instr | uctio | n wor                | d (Typ                                          | e B): |        |      |  |   |   |                                                           |   |  |  |  |
| 15    |       |                      |                                                 |       | 10     | 9    |  | 8 | 7 |                                                           | 0 |  |  |  |
| 0     | 0     | 1 1 0 1 rX memoffset |                                                 |       |        |      |  |   |   |                                                           |   |  |  |  |

| sub_  | _si   | Signed subtraction of immediate value from register value. The register operand and the encoded immediate value are interpreted as signed integer numbers. |                                        |   |    |   |    |   |   |      |  |  |  |  |  |
|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---|----|---|----|---|---|------|--|--|--|--|--|
|       |       | sub_                                                                                                                                                       | $sub\_si rX$ , $simm$ $rX = rX - simm$ |   |    |   |    |   |   |      |  |  |  |  |  |
| Instr | uctio | on word (Type C):                                                                                                                                          |                                        |   |    |   |    |   |   |      |  |  |  |  |  |
| 15    |       |                                                                                                                                                            |                                        |   | 10 | 9 |    | 8 | 7 | 0    |  |  |  |  |  |
| 1     | 0     | 0                                                                                                                                                          | 0                                      | 0 | 1  |   | rX |   |   | simm |  |  |  |  |  |

Document No.: **D-3264013-MAN-RSA**Date: Issue: **2**Page: **29** 

| fsub_  | _si   | is integrated integrated complete determined in the second complete complet | erpreto<br>ConfigF<br>Jer valu | ed as<br>Reg.Fi<br>ue and<br>on. The<br>d by <u>R</u> | signed<br>racLer<br>d will be<br>resu<br>fnCon | d fixen<br>n. The<br>se co<br>It wil | ed-p<br>ne er<br>onve<br>Il als | oint<br>ncod<br>ertec<br>so be | alue from register value. The register operand in number, depending on ded immediate is interpreted as a signed do to a fixed-point number before the e stored as fixed-point number (format as the elem).  TX = rX - simm |
|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------------------------------------|------------------------------------------------|--------------------------------------|---------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |       | ISUD_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _511/,                         | 51111111                                              |                                                |                                      |                                 |                                | 17 - 17 - 2011011                                                                                                                                                                                                          |
| Instru | ıctio | n wor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | d (Typ                         | e D):                                                 |                                                |                                      |                                 |                                |                                                                                                                                                                                                                            |
| 15     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                |                                                       | 10                                             | 9                                    |                                 | 8                              | 7 0                                                                                                                                                                                                                        |
| 1      | 0     | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                              | 0                                                     | 1                                              |                                      | rX                              |                                | simm                                                                                                                                                                                                                       |

| mul   |       |                                              |        | Signed multiplication of register value and memory word. Operands and result are interpreted as signed integer numbers. |    |   |  |   |       |  |  |  |  |  |  |  |  |  |
|-------|-------|----------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------|----|---|--|---|-------|--|--|--|--|--|--|--|--|--|
|       |       | mul rX, memoffset rX = rX * [FP + memoffset] |        |                                                                                                                         |    |   |  |   |       |  |  |  |  |  |  |  |  |  |
| Instr | uctio | n wor                                        | d (Typ | e B):                                                                                                                   |    |   |  |   |       |  |  |  |  |  |  |  |  |  |
| 15    |       |                                              |        |                                                                                                                         | 10 | 9 |  | 8 | 8 7 0 |  |  |  |  |  |  |  |  |  |
| 0     | 0     | 0 1 1 0 rX memoffset                         |        |                                                                                                                         |    |   |  |   |       |  |  |  |  |  |  |  |  |  |

| fmul   |       | are in                                        | nterpre<br>Configi | eted a | s sign<br>acLer | ed f |  |   | nt num | I memory word. Operands and result pers, depending on rX = rX * [FP + memoffset] |  |  |  |  |  |
|--------|-------|-----------------------------------------------|--------------------|--------|-----------------|------|--|---|--------|----------------------------------------------------------------------------------|--|--|--|--|--|
| Instru | uctio | fmul rX, memoffset rX = rX * [FP + memoffset] |                    |        |                 |      |  |   |        |                                                                                  |  |  |  |  |  |
| 15     |       |                                               |                    |        | 10              | 9    |  | 8 | 7      | 0                                                                                |  |  |  |  |  |
| 0      | 0     | 1 1 1 0 rX memoffset                          |                    |        |                 |      |  |   |        |                                                                                  |  |  |  |  |  |

| mul_  | _si   | Signed multiplication of register value with immediate value. The register operand and the encoded immediate value are interpreted as signed integer numbers. |                                |       |    |   |    |   |   |      |   |  |  |  |
|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------|----|---|----|---|---|------|---|--|--|--|
|       |       | mul_                                                                                                                                                          | mul_si rX, simm rX = rX * simm |       |    |   |    |   |   |      |   |  |  |  |
| Instr | uctio | n wor                                                                                                                                                         | d (Typ                         | e C): |    |   |    |   |   |      |   |  |  |  |
| 15    |       |                                                                                                                                                               |                                |       | 10 | 9 |    | 8 | 7 |      | 0 |  |  |  |
| 1     | 0     | 0                                                                                                                                                             | 0                              | 1     | 0  |   | rX |   |   | simm |   |  |  |  |

Document No.: **D-3264013-MAN-RSA**Date: Issue: **2**Page: **30** 

| fmul_  | _si   | oper<br>RfnC<br>integ<br>com<br>dete | and is<br>Configf<br>ger valu | interp<br>Reg.Frue and<br>on. The<br>d by <u>R</u> | reted<br>racLer<br>d will be<br>resu<br>fnCon | as s<br>n. Th<br>be co<br>It wi | signe<br>ne er<br>onve<br>Il als | ed fix<br>ncod<br>ertect<br>so be | alue with immediate value. The register ixed-point number, depending on ded immediate is interpreted as a signed d to a fixed-point number before the e stored as fixed-point number (format as clen).  TX = rX * simm |
|--------|-------|--------------------------------------|-------------------------------|----------------------------------------------------|-----------------------------------------------|---------------------------------|----------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _      |       |                                      |                               |                                                    |                                               |                                 |                                  |                                   |                                                                                                                                                                                                                        |
| Instru | uctio | n wor                                | d (Typ                        | e D):                                              |                                               |                                 |                                  |                                   |                                                                                                                                                                                                                        |
| 15     |       |                                      |                               |                                                    | 10                                            | 9                               |                                  | 8                                 | 7 0                                                                                                                                                                                                                    |
| 1      | 0     | 1                                    | 0                             | 1                                                  | 0                                             |                                 | rX                               |                                   | simm                                                                                                                                                                                                                   |

| div   | Signed division of register value by memory word. Operands and result are interpreted as signed integer numbers. |                                                |        |       |    |   |  |   |   |   |  |  |  |  |  |
|-------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------|-------|----|---|--|---|---|---|--|--|--|--|--|
|       |                                                                                                                  | div rX, memoffset $rX = rX / [FP + memoffset]$ |        |       |    |   |  |   |   |   |  |  |  |  |  |
| Instr | uctio                                                                                                            | n wor                                          | d (Typ | e B): |    |   |  |   |   |   |  |  |  |  |  |
| 15    |                                                                                                                  |                                                |        |       | 10 | 9 |  | 8 | 7 | 0 |  |  |  |  |  |
| 0     | 0                                                                                                                | 0 0 1 1 1 rX memoffset                         |        |       |    |   |  |   |   |   |  |  |  |  |  |

| fdiv  |       | Signed division of register value by memory word. Operands and result are interpreted as signed fixed-point numbers, depending on <a href="https://example.com/result-page-15">RfnConfigReg.FracLen</a> . |                                              |       |    |   |   |   |   |  |   |  |  |  |
|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------|----|---|---|---|---|--|---|--|--|--|
|       |       | fdiv r                                                                                                                                                                                                    | div rX, memoffset rX = rX / [FP + memoffset] |       |    |   |   |   |   |  |   |  |  |  |
| Instr | uctio | n wor                                                                                                                                                                                                     | d (Typ                                       | e B): |    |   | • |   |   |  |   |  |  |  |
| 15    |       |                                                                                                                                                                                                           |                                              |       | 10 | 9 |   | 8 | • |  | 0 |  |  |  |
| 0     | 0     | 1                                                                                                                                                                                                         | 1 1 1 rX memoffset                           |       |    |   |   |   |   |  |   |  |  |  |

| div_s  | i                     | Signed division of register value by immediate value. The register operand and the encoded immediate value are interpreted as signed integer numbers. |   |   |    |   |    |   |   |      |  |  |  |  |  |
|--------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|----|---|----|---|---|------|--|--|--|--|--|
|        |                       | $div_si rX$ , $simm$ $rX = rX / simm$                                                                                                                 |   |   |    |   |    |   |   |      |  |  |  |  |  |
| Instru | uction word (Type C): |                                                                                                                                                       |   |   |    |   |    |   |   |      |  |  |  |  |  |
| 15     |                       |                                                                                                                                                       |   |   | 10 | 9 |    | 8 | 7 | 0    |  |  |  |  |  |
| 1      | 0                     | 0                                                                                                                                                     | 0 | 1 | 1  |   | rX |   |   | simm |  |  |  |  |  |

Document No.: D-3264013-MAN-RSA Date: Issue: 2 Page: 31

| fdiv_s | si    | Signed division of register value by immediate value. The register operand is interpreted as signed fixed-point number, depending on <a href="RefnConfigReg.FracLei">RefnConfigReg.FracLei</a> The encoded immediate is interpreted as a signed integer value and will be converted to a fixed-point number before the computation. The result will also stored as fixed-point number (format as determined by <a href="RefnConfigReg.FracLen">RefnConfigReg.FracLen</a> fdiv_si rX, simm  rX = rX / simm |        |       |    |   |    |   |      |   |  |  |  |
|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|----|---|----|---|------|---|--|--|--|
| Instru | uctio | n wor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | d (Typ | e D): |    |   |    |   |      |   |  |  |  |
| 15     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |       | 10 | 9 |    | 8 | 7    | 0 |  |  |  |
| 1      | 0     | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0      | 1     | 1  |   | rX |   | simm |   |  |  |  |

| abs   |       |       | putes<br>orted. |       | ute va | lue | of a | regi | ster. Both integer and fixed-point values are |
|-------|-------|-------|-----------------|-------|--------|-----|------|------|-----------------------------------------------|
|       |       | abs r | ·X              |       |        |     |      |      | rX = abs(rX)                                  |
| Instr | uctio | n wor | d (Typ          | e G): |        |     |      |      |                                               |
| 15    |       |       |                 |       | 10     | 9   |      | 8    | 7 0                                           |
| 1     | 1     | 1     | 0               | 0     | 1      |     | rX   |      | -                                             |

Extended multiply-accumulate operation for computation of polynomial terms with two variables. The *coefficient* of the term needs to be provided in register r1, Variable 1 and Variable 2 are loaded from the memory data words with addresses FP+0x00 and FP+0x01, respectively. The result of the evaluated term is accumulated in register r0. The coefficient, the variables and the result are pmac interpreted as signed fixed-point numbers (format depending on RfnConfigReg.FracLen). r1 = r1 \* var1^uimm1 \* var2^uimm2; pmac uimm1, uimm2 r0 = r0 + r1Instruction word (Type H): 15 10 9 5 0 1 1 1 1 1 1 uimm1 uimm2

#### 6.2.3.1.3 Logical Instructions

| and   |       | Bitwi | se AN  | D of re | egiste | r va | lue a | nd i | memory word.               |   |
|-------|-------|-------|--------|---------|--------|------|-------|------|----------------------------|---|
| and   |       | and i | X, me  | moffse  | et     |      |       |      | rX = rX & [FP + memoffset] |   |
| Instr | uctio | n wor | d (Typ | e B):   |        |      |       |      |                            |   |
| 15    |       |       |        |         | 10     | 9    |       | 8    | 7                          | 0 |
| 0     | 0     | 0     | 0      | 0       | 1      |      | rX    |      | memoffset                  |   |

Document No.: **D-3264013-MAN-RSA**Date: Issue: **2**Page: **32** 

| 0.11  |        | Bitwi | se OF  | of req | gister | valu | ıe an | d m | emory word. |                       |   |
|-------|--------|-------|--------|--------|--------|------|-------|-----|-------------|-----------------------|---|
| or    |        | or rX | , mem  | offset |        |      |       |     | rX = r      | rX   [FP + memoffset] |   |
| Insti | ructio | n wor | d (Typ | e B):  |        |      |       |     |             |                       |   |
| 15    |        |       |        |        | 10     | 9    |       | 8   | 7           |                       | 0 |
| 0     | 0      | 0     | 0      | 1      | 0      |      | rX    |     |             | memoffset             |   |

| vor   |       | Bitwi | se XC  | R of r | egiste | r va | lue a | ind | memo | ory word.                    |   |
|-------|-------|-------|--------|--------|--------|------|-------|-----|------|------------------------------|---|
| xor   |       | xor r | X, me  | moffse | et     |      |       |     |      | rX = rX xor [FP + memoffset] |   |
| Instr | uctio | n wor | d (Typ | e B):  |        |      |       |     |      |                              |   |
| 15    |       |       |        |        | 10     | 9    |       | 8   | 7    |                              | 0 |
| 0     | 0     | 0     | 0      | 1      | 1      |      | rX    |     |      | memoffset                    |   |

| not   |       | Bitwi | se ne  | gation | of reg | jiste | r val | ue. |   |          |   |   |
|-------|-------|-------|--------|--------|--------|-------|-------|-----|---|----------|---|---|
| not   |       | not r | X      |        |        |       |       |     |   | rX = ∼rX |   |   |
| Instr | uctio | n wor | d (Typ | e G):  |        |       |       |     |   |          |   |   |
| 15    |       |       |        |        | 10     | 9     |       | 8   | 7 |          |   | 0 |
| 1     | 1     | 1     | 0      | 0      | 0      |       | rX    |     |   |          | - |   |

#### 6.2.3.1.4 Shift Instructions

| sl    |       |       | cal left<br>, mem |       | of regi | ster | · valu | e b | y num | nber of bits specified in memory word.  rX = rX << [FP + memoffset] |   |
|-------|-------|-------|-------------------|-------|---------|------|--------|-----|-------|---------------------------------------------------------------------|---|
| Instr | uctio | n wor | d (Typ            | e B): |         |      |        |     |       |                                                                     |   |
| 15    |       |       |                   |       | 10      | 9    |        | 8   | 7     |                                                                     | 0 |
| 0     | 1     | 1     | 0                 | 0     | 0       |      | rX     |     |       | memoffset                                                           |   |

| sl_i  |       |        |        | shift o |    | ster | valu | e b | y number of bits specified by unsigned |   |
|-------|-------|--------|--------|---------|----|------|------|-----|----------------------------------------|---|
|       |       | sl_i r | X, uim | nm      |    |      |      |     | $rX = rX \ll uimm$                     |   |
| Instr | uctio | n wor  | d (Typ | e E):   |    |      |      |     |                                        |   |
| 15    |       |        |        |         | 10 | 9    |      | 8   | 7                                      | 0 |
| 1     | 0     | 1      | 1      | 0       | 0  |      | rX   |     | uimm                                   |   |

Document No.: **D-3264013-MAN-RSA**Date: Issue: **2**Page: **33** 

| sr    |       |       |        | ht shift<br>noffset |    | giste | er val | lue | by number of bits specified in memory word.  rX = rX >> [FP + memoffset] |
|-------|-------|-------|--------|---------------------|----|-------|--------|-----|--------------------------------------------------------------------------|
| Instr | uctio | n wor | d (Typ | e B):               |    |       |        |     |                                                                          |
| 15    |       |       |        |                     | 10 | 9     |        | 8   | 7                                                                        |
| 0     | 1     | 1     | 0      | 0                   | 1  |       | rX     |     | memoffset                                                                |

| sr_i  |       |        |         | ht shift<br>value. |   | giste | er val | lue | by number of bits specified by unsigned |  |
|-------|-------|--------|---------|--------------------|---|-------|--------|-----|-----------------------------------------|--|
|       |       | sr_i r | X, uin  | nm                 |   |       |        |     | $rX = rX \gg uimm$                      |  |
| Instr | uctio | n wor  | d (Typ  | e E):              |   |       |        |     |                                         |  |
| 15    |       |        |         | 10                 | 9 |       | 8      | 7   | 0                                       |  |
| 1     | 0     | 1      | 1 1 0 1 |                    |   |       |        |     | uimm                                    |  |

| sra   |       | Arith<br>word |        | right s | hift of | reg | ister | valı | lue by number of bits specified in memory |   |
|-------|-------|---------------|--------|---------|---------|-----|-------|------|-------------------------------------------|---|
|       |       | sra r         | X, mer | noffse  | et      |     |       |      | rX = (int) rX >> [FP + memoffset]         |   |
| Instr | uctio | n wor         | d (Typ | e B):   |         |     |       |      |                                           |   |
| 15    |       |               |        |         | 10      | 9   |       | 8    | 7                                         | 0 |
| 0     | 1     | 1             | 0      | 1       | 0       |     | rX    |      | memoffset                                 |   |

| sra_  | i     |       |          | right s<br>value |    | reg | ister | valı | ue by number of bits specified by unsigned |   |
|-------|-------|-------|----------|------------------|----|-----|-------|------|--------------------------------------------|---|
|       |       | sra_i | i rX, ui | imm              |    |     |       |      | rX = (int) rX >> uimm                      |   |
| Instr | uctio | n wor | d (Typ   | e E):            |    |     |       |      |                                            |   |
| 15    |       |       |          |                  | 10 | 9   |       | 8    | 7                                          | 0 |
| 1     | 0     | 1     | 1        | 1                | 0  |     | rX    |      | uimm                                       |   |

### 6.2.3.1.5 Comparison Instructions

| cmpe  | ∍q    |       | •                                             |       |    |   |    |   | to value of data word in memory. If this is the Reg.Cond is set. |  |  |  |  |
|-------|-------|-------|-----------------------------------------------|-------|----|---|----|---|------------------------------------------------------------------|--|--|--|--|
|       |       | cmpe  | mpeq rX, memoffset cond = (rX == [FP + memoff |       |    |   |    |   |                                                                  |  |  |  |  |
| Instr | uctio | n wor | d (Typ                                        | e B): |    |   |    |   |                                                                  |  |  |  |  |
| 15    |       |       |                                               |       | 10 | 9 |    | 8 | 7 0                                                              |  |  |  |  |
| 0     | 1     | 0     | 0                                             | 0     | 1  |   | rX |   | Memoffset                                                        |  |  |  |  |

| cmpl  | lt    | Compares if register value is lower than value of data word in memory. If this i the case, the condition flag <a href="RfnStatusReg.Cond">RfnStatusReg.Cond</a> is set. |         |        |      |   |    |   |                                |  |  |
|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|------|---|----|---|--------------------------------|--|--|
|       |       | cmpl                                                                                                                                                                    | t rX, n | nemoff | fset |   |    |   | cond = (rX < [FP + memoffset]) |  |  |
| Instr | uctio | n wor                                                                                                                                                                   | d (Typ  | e B):  |      |   |    |   |                                |  |  |
| 15    |       |                                                                                                                                                                         |         |        | 10   | 9 |    | 8 | 7 0                            |  |  |
| 0     | 1     | 0                                                                                                                                                                       | 0       | 1      | 0    |   | rX |   | Memoffset                      |  |  |

| cmpg  | gt    |       |          |       |       |   |    |   | ter than value of data word in memory. If this is atusReg.Cond is set. |
|-------|-------|-------|----------|-------|-------|---|----|---|------------------------------------------------------------------------|
|       |       | cmpg  | gt rX, r | nemo  | ffset |   |    |   | cond = (rX > [FP + memoffset])                                         |
| Instr | uctio | n wor | d (Typ   | e B): |       |   |    |   |                                                                        |
| 15    |       |       |          |       | 10    | 9 |    | 8 | 7 0                                                                    |
| 0     | 1     | 0     | 0        | 1     | 1     |   | rX |   | memoffset                                                              |

### 6.2.3.1.6 Register Initialisation Instructions

| ld_si | i     |       | 8-bit<br>rmed) | _     | l imm | edia | ate va | alue | into specified register (sign extension i | S |
|-------|-------|-------|----------------|-------|-------|------|--------|------|-------------------------------------------|---|
|       |       | ld_si | rX, si         | mm    |       |      |        |      | rX = (int) simm                           |   |
| Instr | uctio | n wor | d (Typ         | e C): |       |      |        |      |                                           |   |
| 15    |       |       |                |       | 10    | 9    |        | 8    | 7                                         | 0 |
| 1     | 0     | 0     | 1              | 1     | 1     |      | rX     |      | simm                                      |   |

| ld_i  |       | Load   | 8-bit  | unsigr | ned im | ıme | diate | val | alue into specified register. |   |
|-------|-------|--------|--------|--------|--------|-----|-------|-----|-------------------------------|---|
| Iu_i  |       | ld_i r | X, uim | ım     |        |     |       |     | rX = uimm                     |   |
| Instr | uctio | n wor  | d (Typ | e E):  |        |     |       |     |                               |   |
| 15    |       |        |        |        | 10     | 9   |       | 8   | 7                             | 0 |
| 1     | 0     | 1      | 1      | 1      | 1      |     | rX    |     | uimm                          |   |

#### 6.2.3.1.7 Load/Store Instructions

| ld    |        | Load  | I ABW  | ⁄-bit da | ıta wo | rd fi | rom r | men | nory. |                       |   |
|-------|--------|-------|--------|----------|--------|-------|-------|-----|-------|-----------------------|---|
| Iu    |        | ld rX | , mem  | offset   |        |       |       |     |       | rX = [FP + memoffset] |   |
| Instr | ructio | n wor | d (Typ | e B):    |        |       |       |     |       |                       |   |
| 15    |        |       |        |          | 10     | 9     |       | 8   | 7     |                       | 0 |
| 0     | 0      | 1     | 0      | 0        | 0      |       | rX    |     |       | memoffset             |   |

Document No.: **D-3264013-MAN-RSA**Date: Issue: **2**Page: **35** 

| Idmi  |       |       |        |        |    |   |    |   | nory. The address of the data word is specified mory indirect addressing mode). |
|-------|-------|-------|--------|--------|----|---|----|---|---------------------------------------------------------------------------------|
|       |       | ldmi  | rX, me | emoffs | et |   |    |   | rX = [[FP + memoffset]]                                                         |
| Instr | uctio | n wor | d (Typ | e B):  |    |   |    |   |                                                                                 |
| 15    |       |       |        |        | 10 | 9 |    | 8 | 7 0                                                                             |
| 0     | 0     | 1     | 0      | 1      | 0  |   | rX |   | memoffset                                                                       |

| <b>-</b> 4 |       | Store | regis  | ter val | lue to | AB                    | W-bit | da | ata word in memory. |  |  |  |  |
|------------|-------|-------|--------|---------|--------|-----------------------|-------|----|---------------------|--|--|--|--|
| st         |       | st rX | , mem  | offset  |        | [FP + memoffset] = rX |       |    |                     |  |  |  |  |
| Instr      | uctio | n wor | d (Typ | e B):   |        |                       |       |    |                     |  |  |  |  |
| 15         |       |       |        |         | 10     | 9                     |       | 8  | 7 0                 |  |  |  |  |
| 0          | 0     | 1     | 0      | 0       | 1      |                       | rX    |    | memoffset           |  |  |  |  |

| stmi  |       |       | l is spe |        |    |   |    |   | ata word in memory, The address of the data ed in memory (memory indirect addressing |   |
|-------|-------|-------|----------|--------|----|---|----|---|--------------------------------------------------------------------------------------|---|
|       |       | stmi  | rX, me   | emoffs | et |   |    |   | [[FP + memoffset]] = rX                                                              |   |
| Instr | uctio | n wor | d (Typ   | e B):  |    |   |    |   |                                                                                      |   |
| 15    |       |       |          |        | 10 | 9 |    | 8 | 7                                                                                    | 0 |
| 0     | 0     | 1     | 0        | 1      | 1  |   | rX |   | memoffset                                                                            |   |

Load special purpose register with value from data word in memory. The following registers are supported: rS=0: RfnControl1Reg lds rS=1: RfnErrorReg rS=2: RfnFramePointerReq lds memoffset rS = [FP + memoffset] Instruction word (Type B): 15 10 8 7 0 0 1 1 0 1 memoffset 1 rS

| sts   |       | follo | wing re<br>rS=<br>rS=<br>rS= | ial puregister 0: Rfr 1: Rfr 2: Rfr | s are<br>Contr<br>Errorl | sup<br>ol1F<br>Reg | porte<br><u>Reg</u> | ed: |   | (FP + memoffset] = rS |   |
|-------|-------|-------|------------------------------|-------------------------------------|--------------------------|--------------------|---------------------|-----|---|-----------------------|---|
| Instr | uctio | n wor | d (Typ                       | e B):                               |                          |                    |                     |     |   |                       |   |
| 15    |       |       |                              |                                     | 10                       | 9                  |                     | 8   | 7 |                       | 0 |
| 0     | 1     | 1     | 1                            | 0                                   | 0                        |                    | rS                  |     |   | memoffset             |   |

#### 6.2.3.1.8 I/O

| brd   |       | The Data MSB In ca | acces Memore Solve Solve Memore Memor | sed but<br>ory. If the beginning the part of | is add<br>the bit<br>Ided b<br>ssed b<br>is rais | lres<br>t wid<br>by z<br>ous | s is o<br>dth o<br>eros,<br>slave | lefir<br>f the<br>be | ed by<br>e fetch<br>fore th | red bus master interface (AMBA AHB).  The referenced word of the Instruction and bus word is smaller than ABW, the ne word is loaded into register rX.  Is with a bus error, the flag  rX(BusDW-10) =  bus([FP + memoffset]) | 8 |
|-------|-------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------|-----------------------------------|----------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Instr | uctio | n wor              | d (Typ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | e B):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                  |                              |                                   |                      |                             |                                                                                                                                                                                                                              |   |
| 15    |       |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10                                               | 9                            |                                   | 8                    | 7                           |                                                                                                                                                                                                                              | 0 |
| 0     | 1     | 0                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                |                              | rX                                |                      |                             | memoffset                                                                                                                                                                                                                    |   |

| bwr   |       | acce<br>Data<br>regis<br>In ca<br>RfnE | ssed I<br>Memoter rX<br>se the<br>FrrorRe | bus ac<br>ory. If<br>will be | Idress<br>the bit<br>trunce<br>ssed to<br>is rais | is d<br>t wid<br>cate<br>ous | lefine<br>Ith of<br>d. | ed b | nfigured bus master interface (AMBA AHB). The by the referenced word of the Instruction & he bus is smaller than <i>ABW</i> , the MSBs of esponds with a bus error, the flag  bus([FP + memoffset]) = rX( <i>BusDW</i> -10) |
|-------|-------|----------------------------------------|-------------------------------------------|------------------------------|---------------------------------------------------|------------------------------|------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instr | uctio | n wor                                  | d (Typ                                    | oe B):                       |                                                   |                              |                        |      |                                                                                                                                                                                                                             |
| 15    |       |                                        |                                           |                              | 10                                                | 9                            |                        | 8    | 3 7 0                                                                                                                                                                                                                       |
| 0     | 1     | 0                                      | 1                                         | 0                            | 1                                                 |                              | rX                     | ·    | memoffset                                                                                                                                                                                                                   |

## 6.2.3.1.9 Control Instructions

| jmp    |        | Jump instruction, which sets the Instruction Counter to a value loaded from a specified memory address. If the resulting target instruction address is out-of-range of the instruction memory area, the execution will terminate with an ILOP error.  Note: This instruction is only useful when executed within a subroutine. If it is executed as a single instruction written to <a href="RfnInstructionReg">RfnInstructionReg</a> , the instruction has the same effect as a single-cycle nop. |        |       |    |   |   |           |                                       |  |  |  |
|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|----|---|---|-----------|---------------------------------------|--|--|--|
|        |        | jmp r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | nemot  | ffset |    |   |   |           | InstructionCounter = [FP + memoffset] |  |  |  |
| Instru | ıctioı | n wor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | d (Typ | e B): |    |   |   |           |                                       |  |  |  |
| 15     |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |       | 10 | 9 | 8 | 7 0       |                                       |  |  |  |
| 0      | 1      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1      | 1     | 0  |   | - | memoffset |                                       |  |  |  |

| jmpi    | Immediate jump instruction (relative to Instruction Counter value when instruction is fetched). If the resulting target instruction address is out-of-range the instruction memory area, the execution will terminate with an ILOP error.  Note: This instruction is only useful when executed within a subroutine. If it is executed as a single instruction written to <a href="https://example.com/RfnInstructionReg">RfnInstructionReg</a> , the instruction has the same effect as a single-cycle nop. |        |        |       |   |                                                    |  |  |  |  |  |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|-------|---|----------------------------------------------------|--|--|--|--|--|
|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | jmpi   | simm   |       |   | InstructionCounter = InstructionCounter + simm + 1 |  |  |  |  |  |
| Instruc | ction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ı wor  | d (Typ | e F): |   |                                                    |  |  |  |  |  |
| 15      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 10   9 |        |       |   |                                                    |  |  |  |  |  |
| 1       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0      | 0      | 0     | 0 | simm                                               |  |  |  |  |  |

| 1 1         | 0                                                                                                                                                                                                                                                        | 0       | 0       | ) 1 simm |                                                                                                                                         |  |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 15          |                                                                                                                                                                                                                                                          |         |         | 10       | 9                                                                                                                                       |  |  |  |  |
| Instruction | n word                                                                                                                                                                                                                                                   | d (Type | e F):   |          |                                                                                                                                         |  |  |  |  |
|             | jmpi_                                                                                                                                                                                                                                                    | ct sim  | m       |          | if cond : InstructionCounter = InstructionCounter + simm + 1                                                                            |  |  |  |  |
| jmpi_ct     | Note                                                                                                                                                                                                                                                     | This i  | s a sir | ngle ir  | s only useful when executed within a subroutine. If it is a struction written to RfnInstructionReg, the instruction has ngle-cycle nop. |  |  |  |  |
|             | Conditional immediate jump instruction (relative to Instruction Counter value when instruction is fetched). If the resulting target instruction address is out-of-range of the instruction memory area, the execution will terminate with an ILOP error. |         |         |          |                                                                                                                                         |  |  |  |  |

# **RUAG Space**

Document No.: **D-3264013-MAN-RSA**Date: Issue: **2**Page: **38** 

| jmpi_cf   | when<br>rang<br>error<br>Note<br>exec | n instrue of the | uction<br>le instru-<br>instru-<br>as a si | is feto<br>ruction<br>ction in<br>ngle in | ignistruction (relative to Instruction Counter value ched). If the resulting target instruction address is out-of-in memory area, the execution will terminate with an ILOP is only useful when executed within a subroutine. If it is instruction written to RefulnstructionReg, the instruction has ingle-cycle nop. |  |  |
|-----------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|           | jmpi                                  | _cf sim                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | nm                                         |                                           | if ~cond : InstructionCounter =<br>InstructionCounter + simm + 1                                                                                                                                                                                                                                                       |  |  |
| Instructi | on wor                                | d (Typ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | e F):                                      |                                           |                                                                                                                                                                                                                                                                                                                        |  |  |
| 15        |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                            | 10                                        | 9 0                                                                                                                                                                                                                                                                                                                    |  |  |
| 1 1       | 0                                     | 0 0 1 0 simm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                            |                                           |                                                                                                                                                                                                                                                                                                                        |  |  |

| woit  |         | No operation for specified number of clock cycles. |        |        |   |                           |   |  |  |
|-------|---------|----------------------------------------------------|--------|--------|---|---------------------------|---|--|--|
| wait  |         | wait uimm                                          |        |        |   | nop for uimm clock cycles |   |  |  |
| Instr | uctio   | n wor                                              | d (Typ | oe F): |   |                           |   |  |  |
| 15    | 15 10 9 |                                                    |        |        |   |                           | 0 |  |  |
| 1     | 1       | 0                                                  | 0      | 1      | 1 | uimm                      |   |  |  |

| halt  |       |                                          | Stops the execution of a subroutine. If no subroutine is executed, the instruction has the same effect as a single-cycle nop. |        |  |  |  |  |  |  |
|-------|-------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------|--|--|--|--|--|--|
|       |       | Halt Stops the execution of a subroutine |                                                                                                                               |        |  |  |  |  |  |  |
| Instr | uctio | n wor                                    | d (Typ                                                                                                                        | oe A): |  |  |  |  |  |  |
| 15    |       | 10   9                                   |                                                                                                                               |        |  |  |  |  |  |  |
| 0     | 0     | 0 0 0 0 -                                |                                                                                                                               |        |  |  |  |  |  |  |

### 6.2.4 Error Handling

When overflow errors occur during the execution of arithmetic instructions the flag RfnErrorReg.OV is set.

When an illegal instruction is commanded, the flag <u>RfnErrorReg.ILOP</u> is set. An illegal instruction is an instruction with illegal opcode, which is either written to register <u>RfnInstructionReg</u> or fetched as part of a subroutine. Furthermore, the ILOP flag will be asserted when the target address of jump instruction is out-of-range of the Instruction Area of the memory. Whenever the ILOP flag is set, the instruction/subroutine execution is aborted.

Flag <u>RfnErrorReg.UME</u> is set when a read access to the Instruction & Data Memory fails due to an uncorrectable EDAC error (double-bit error). In this case the execution of the current instruction/subroutine is aborted. Single-bit errors are corrected automatically. For every corrected single-bit error field <u>RfnEDACReport0Reg.CEC</u> is incremented by one (see §9.2.1.8). The memory address of the first single-bit or double-bit error is reported by the field <u>RfnEDACReport1Reg.FF</u> (for details refer to §9.2.1.9).

When the ongoing execution of a single instruction or a subroutine is aborted due to another write access to register <u>RfnInstructionReg</u> or <u>RfnStartsubReg</u>, the execution abort error flag <u>RfnErrorReg.EA</u> is asserted.

A division by zero will not be executed, i.e. the result register will not be modified. Instead flag <u>RfnErrorReg.DZ</u> will be asserted.

Furthermore, the status register contains a general error flag: <u>RfnStatusReg.Err.</u> This flag is set whenever any of the errors described above occurs. The general error flag can, e.g. be used as an error status for a subroutine execution. If the flag is cleared at the beginning of a subroutine, the user can check the flag after the subroutine execution. If the flag was set again, the subroutine was not able to compute a valid result.

All of the above flags can be independently cleared by writing zero on the respective register bit. Note that the general error flag always needs to be cleared explicitly; it will not automatically become de-asserted when clearing any other error flag.

### 6.2.5 Usage Constraints

Writing the four general purpose registers or the frame pointer during an ongoing instruction or subroutine execution does not raise an error. However, this might corrupt the result of the computation and should therefore be avoided. The same consideration applies for accesses of the Instruction & Data Memory via the bus slave interface during instruction or subroutine execution.

### 7. BUS INTERFACE

The REDFINv2 Core provides an AMBA AHB slave interface to integrate the IP-core into a larger design. The width of the data buses, in this document denoted by *BusDW*, can be configured using a VHDL generic to a value of 16 or 32 bits. The AHB interface of the REDFINv2 Core only supports accesses of the same size as the configured bus width, i.e. in case of *BusDW*=16 the size of the AHB transfer needs to be set to "Halfword", in case of *BusDW*=32 the transfer size needs to be "Word". Bus transfers with other transfer sizes will be terminated with an error response. Furthermore, accesses to unmapped addresses will result in an AHB error response.

### 7.1 BUS ADDRESS MAP

The bus base address *BBA* of the REFFINv2 IP-Core is configurable by a VHDL generic. The address range of the bus is partitioned into one area for the registers of the REDFINv2 Core and one area for the Instruction & Data Memory, as can be seen in Table 4. The organisation of the respective areas, can be found in §8 and §9.

| Area          | Start address           | End address                     | Size         | Comment      |
|---------------|-------------------------|---------------------------------|--------------|--------------|
| Registers     | BBA                     | BBA + 3FF <sub>16</sub>         | 1024 bytes   | Refer to §9. |
| Instruction & | BBA + 400 <sub>16</sub> | BBA + 400 <sub>16</sub> + "Size | Refer to §8. | Refer to §8. |
| Data Memory   |                         | of Instruction & Data           |              |              |
|               |                         | Memory" - 1                     |              |              |

Table 4 - Bus Address Map

Note: All specified addresses are byte addresses.

### 8. INSTRUCTION & DATA MEMORY

#### 8.1 MEMORY MAP

The REDFINv2 Core can be configured to work with an Instruction & Data Memory that is capable of storing memory words, which are either 16 or 32 bits wide. The bit width of the stored memory words will be denoted by *MemDW*.

Note that the memory width needs to be equal to the configured data width of the bus interface, hence *MemDW=BusDW*.

The instruction and data words stored in the memory are protected by a Hamming code, which is able to detect double-bit errors and correct single-bit errors (SECDED). Since the parity bits will be appended as MSBs to the memory words, the physical bit width of the connected RAM block needs to be greater than the selected *MemDW* value. In case of *MemDW*=16 there are 6 parity bits needed, in case of *MemDW*=32 the number of parity bits is 7. Thus, the total width of the connected RAM block needs to be either 22 (*MemDW*=16) or 39 bits (*MemDW*=32).

The memory organisation depends on the following configuration parameters:

- The width of the Instruction & Data Memory (*MemDW*)
- The number of available instruction words (*InstrWC*).
- The number of available data words (*DataWC*)
- Data width of the REDFINv2 Core (ABW).

The *MemDW* setting determines how the 16-bit instruction words can be organised in the memory. In case of *MemDW*=16, one instruction word can be stored per memory location, in case of *MemDW*=32 two instruction words are stored per memory location (refer to §8.2.1 and §8.3.1, respectively).

The organisation of the data area depends on how many memory locations are needed to store the *ABW*-bit data words, which again depends on the memory width. For details refer to the data word entry definitions for *MemDW*=16 and *MemDW*=32 in §8.2 and §8.3.

Table 6 to Table 10 show the memory maps for all possible *MemDW* and *ABW* configurations.

| Area        | Entries     | Start address | End address | Size      | Comment  |
|-------------|-------------|---------------|-------------|-----------|----------|
| Instruction | Instruction | 0             | 0           | InstrWC*2 | Refer to |
| Area        | Word 0      |               |             | bytes     | §8.2.1.  |
|             | Instruction | 1             | 1           |           |          |
|             | Word 1      |               |             |           |          |
|             |             |               |             |           |          |
|             | Instruction | InstrWC-1     | InstrWC-1   |           |          |
|             | Word        |               |             |           |          |
|             | InstrWC-1   |               |             |           |          |
| Data Area   | Data Word   | InstrWC       | InstrWC     | DataWC*2  | Refer to |
|             | 0           |               |             | bytes     | §8.2.2.  |
|             | Data Word   | InstrWC+1     | InstrWC+1   |           |          |
|             | 1           |               |             |           |          |
|             |             |               |             |           |          |
|             | Data Word   | InstrWC+      | InstrWC+    |           |          |
|             | DataWC-1    | DataWC-1      | DataWC-1    |           |          |

Table 5 – Instruction & Data Memory  $(MemDW=16, 8 \le ABW \le 16)^3$ 

| Area        | Entries     | Start address | End address    | Size      | Comment  |
|-------------|-------------|---------------|----------------|-----------|----------|
| Instruction | Instruction | 0             | 0              | InstrWC*2 | Refer to |
| Area        | Word 0      |               |                | bytes     | §8.2.1.  |
|             | Instruction | 1             | 1              |           |          |
|             | Word 1      |               |                |           |          |
|             |             |               |                |           |          |
|             | Instruction | InstrWC-1     | InstrWC-1      |           |          |
|             | Word        |               |                |           |          |
|             | InstrWC-1   |               |                |           |          |
| Data Area   | Data Word   | InstrWC       | InstrWC+1      | DataWC*4  | Refer to |
|             | 0           |               |                | bytes     | §8.2.2.  |
|             | Data Word   | InstrWC+2     | InstrWC+3      |           |          |
|             | 1           |               |                |           |          |
|             |             |               |                |           |          |
|             | Data Word   | InstrWC+      | InstrWC+       |           |          |
|             | DataWC-1    | (DataWC-1)*2  | (DataWC-1)*2+1 |           |          |

Table 6 – Instruction & Data Memory  $(MemDW=16, 17 \le ABW \le 32)^3$ 

\_

<sup>&</sup>lt;sup>3</sup> All specified addresses are word addresses for *MemDW*-bit memory words.

| Area        | Entries     | Start address | End address    | Size      | Comment  |
|-------------|-------------|---------------|----------------|-----------|----------|
| Instruction | Instruction | 0             | 0              | InstrWC*2 | Refer to |
| Area        | Word 0      |               |                | bytes     | §8.2.1.  |
|             | Instruction | 1             | 1              |           |          |
|             | Word 1      |               |                |           |          |
|             |             |               |                |           |          |
|             | Instruction | InstrWC-1     | InstrWC-1      |           |          |
|             | Word        |               |                |           |          |
|             | InstrWC-1   |               |                |           |          |
| Data Area   | Data Word   | InstrWC       | InstrWC+2      | DataWC*6  | Refer to |
|             | 0           |               |                | bytes     | §8.2.4.  |
|             | Data Word   | InstrWC+3     | InstrWC+5      |           |          |
|             | 1           |               |                |           |          |
|             |             |               |                |           |          |
|             | Data Word   | InstrWC+      | InstrWC+       |           |          |
|             | DataWC-1    | (DataWC-1)*3  | (DataWC-1)*3+2 |           |          |

Table 7 – Instruction & Data Memory  $(MemDW=16, 33 \le ABW \le 48)^3$ 

| Area        | Entries     | Start address | End address    | Size      | Comment  |
|-------------|-------------|---------------|----------------|-----------|----------|
| Instruction | Instruction | 0             | 0              | InstrWC*2 | Refer to |
| Area        | Word 0      |               |                | bytes     | §8.2.1.  |
|             | Instruction | 1             | 1              |           |          |
|             | Word 1      |               |                |           |          |
|             |             |               |                |           |          |
|             | Instruction | InstrWC-1     | InstrWC-1      |           |          |
|             | Word        |               |                |           |          |
|             | InstrWC-1   |               |                |           |          |
| Data Area   | Data Word   | InstrWC       | InstrWC+3      | DataWC*8  | Refer to |
|             | 0           |               |                | bytes     | §8.2.5.  |
|             | Data Word   | InstrWC+4     | InstrWC+7      |           |          |
|             | 1           |               |                |           |          |
|             |             |               |                |           |          |
|             | Data Word   | InstrWC+      | InstrWC+       |           |          |
|             | DataWC-1    | (DataWC-1)*4  | (DataWC-1)*4+3 |           |          |

Table 8 – Instruction & Data Memory (MemDW=16,  $49 \le ABW \le 64$ )<sup>3</sup>

| Area                | Entries                                         | Start address | End address | Size               | Comment          |
|---------------------|-------------------------------------------------|---------------|-------------|--------------------|------------------|
| Instruction<br>Area | Instruction<br>Word 0/1                         | 0             | 0           | InstrWC*2<br>bytes | Refer to §8.3.1. |
|                     | Instruction<br>Word 2/3                         | 1             | 1           |                    |                  |
|                     |                                                 |               |             |                    |                  |
|                     | Instruction<br>Word<br>InstrWC-2 /<br>InstrWC-1 | InstrWC/2-1   | InstrWC/2-1 |                    |                  |
| Data Area           | Data Word<br>0                                  | InstrWC/2     | InstrWC/2   | DataWC*4<br>bytes  | Refer to §8.3.2. |
|                     | Data Word<br>1                                  | InstrWC/2+1   | InstrWC/2+1 |                    |                  |
|                     |                                                 |               |             |                    |                  |
|                     | Data Word                                       | InstrWC/2+    | InstrWC/2+  |                    |                  |
|                     | DataWC-1                                        | DataWC-1      | DataWC-1    |                    |                  |

Table 9 – Instruction & Data Memory  $(MemDW=32, 8 \le ABW \le 32)^3$ 

| Area        | Entries                                | Start address | End address    | Size              | Comment          |
|-------------|----------------------------------------|---------------|----------------|-------------------|------------------|
| Instruction | Instruction                            | 0             | 0              | InstrWC*2         | Refer to         |
| Area        | Word 0/1                               |               |                | bytes             | §8.3.1.          |
|             | Instruction<br>Word 2/3                | 1             | 1              |                   |                  |
|             |                                        |               |                |                   |                  |
|             | Instruction Word InstrWC-2 / InstrWC-1 | InstrWC/2-1   | InstrWC/2-1    |                   |                  |
| Data Area   | Data Word<br>0                         | InstrWC/2     | InstrWC/2+1    | DataWC*8<br>bytes | Refer to §8.3.3. |
|             | Data Word<br>1                         | InstrWC/2+2   | InstrWC/2+3    |                   |                  |
|             |                                        |               |                |                   |                  |
|             | Data Word                              | InstrWC/2+    | InstrWC/2+     |                   |                  |
|             | DataWC-1                               | (DataWC-1)*2  | (DataWC-1)*2+1 |                   |                  |

Table 10 – Instruction & Data Memory (MemDW=32,  $33 \le ABW \le 64$ )<sup>3</sup>

## 8.2 MEMORY ENTRIES DEFINITION (MEMDW=16)

Note: The SRAM entries are defined as either R or W as seen from the user, depending on the typical usage of the entry. All entries are however possible to read and write via memory access.

### 8.2.1 Instruction Word Entries

0 Instruction Word\$(15:0)

**Function** 

Instruction word that is part of a subroutine (a detailed description of the instruction word format can be found in §6.2.3.1).

### **Fields**

| Bit  | Field       | Access | Value | Description       |
|------|-------------|--------|-------|-------------------|
| 15:0 | Instruction | R/W    | -     | Instruction word. |

### **Timing**

Read access by REDFINv2 IP-Core is performed during subroutine execution. Read/write access can also be performed by an external controller via the configured bus interface. During an ongoing subroutine execution, it needs to be ensured by the external controller that no instruction words are updated, which might be concurrently accessed by the REDFINv2 core.

Constraints N/A

### 8.2.2 Data Word Entries ( $8 \le ABW \le 16$ )



**Function** 

ABW-bit data words, which are read by the REDFINv2 IP-Core as operand for an operation, or are written by the Sequencer when a store instruction is executed.

#### **Fields**

| Bit     | Field     | Access | Value  | Description                                                                                                                   |
|---------|-----------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------|
| ABW-1:0 | Data word | R/W    | Signed | Data word entry. If <i>ABW</i> < 16, the MSBs of Word 0 remain unused (in case of a store instruction they will be set to 0). |

**Timing** 

Read/write access by the REDFINv2 IP-Core is performed during instruction and subroutine execution. Read/write access of data words can also be performed by an external controller via the configured bus interface. It needs to be ensured by the external controller that data word accesses are performed mutually exclusive.

Constraints N/A

### 8.2.3 Data Word Entries $(17 \le ABW \le 32)$



**Function** 

ABW-bit data words, which are read by the REDFINv2 IP-Core as operand for an operation, or are written by the Sequencer when a store instruction is executed.

### **Fields**

| Bit             | Field     | Access | Value  | Description                                                                                                                   |
|-----------------|-----------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------|
| <i>ABW</i> -1:0 | Data word | R/W    | Signed | Data word entry. If <i>ABW</i> < 32, the MSBs of Word 1 remain unused (in case of a store instruction they will be set to 0). |

**Timing** 

Read/write access by the REDFINv2 IP-Core is performed during instruction and subroutine execution. Read/write access of data words can also be performed by an external controller via the configured bus interface. It needs to be ensured by the external controller that data word accesses are performed mutually exclusive.

Constraints N/A

### 8.2.4 Data Word Entries $(33 \le ABW \le 48)$



**Function** 

ABW-bit data words, which are read by the REDFINv2 IP-Core as operand for an operation, or are written by the Sequencer when a store instruction is executed.

#### **Fields**

| Bit     | Field     | Access | Value  | Description                                                                                                                   |
|---------|-----------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------|
| ABW-1:0 | Data word | R/W    | Signed | Data word entry. If <i>ABW</i> < 48, the MSBs of Word 2 remain unused (in case of a store instruction they will be set to 0). |

**Timing** 

Read/write access by the REDFINv2 IP-Core is performed during instruction and subroutine execution. Read/write access of data words can also be performed by an external controller via the configured bus interface. It needs to be ensured by the external controller that data word accesses are performed mutually exclusive.

Constraints N/A

### 8.2.5 Data Word Entries $(49 \le ABW \le 64)$



**Function** 

ABW-bit data words, which are read by the REDFINv2 IP-Core as operand for an operation, or are written by the Sequencer when a store instruction is executed.

### **Fields**

| Bit             | Field     | Access | Value  | Description                                                                                                                   |
|-----------------|-----------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------|
| <i>ABW</i> -1:0 | Data word | R/W    | Signed | Data word entry. If <i>ABW</i> < 64, the MSBs of Word 3 remain unused (in case of a store instruction they will be set to 0). |

**Timing** 

Read/write access by the REDFINv2 IP-Core is performed during instruction and subroutine execution. Read/write access of data words can also be performed by an external controller via the configured bus interface. It needs to be ensured by the external controller that data word accesses are performed mutually exclusive.

Constraints N/A

### 8.3 MEMORY ENTRIES DEFINITION (MEMDW=32)

### 8.3.1 Instruction Word Entries

 Word 31
 16 15
 0

 0
 Instruction Word 1 (15:0)
 Instruction Word 0 (15:0)

 MSB
 LSB

**Function** 

Each instruction word entry encodes 2 16-bit instruction words, which are part of a subroutine (a detailed description of the instruction word format can be found in §6.2.3.1).

### **Fields**

| Bit   | Field                 | Access | Value | Description                                                                                                                                           |
|-------|-----------------------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0  | Instruction word 0    | R/W    | -     | First instruction word to be executed if this memory location is fetched.                                                                             |
| 31:16 | Instruction<br>word 1 | R/W    | -     | Second instruction word to be potentially executed if first instruction word is not a halt or a jump instruction, which jumps to another instruction. |

**Timing** Read access by REDFINv2 IP-Core is performed during subroutine execution.

Read/write access can also be performed by an external controller via the configured bus interface. During an ongoing subroutine execution, it needs to be ensured by the external controller that no instruction words are updated,

which might be concurrently accessed by the REDFINv2 core.

Constraints N/A

### 8.3.2 Data Word Entries ( $8 \le ABW \le 32$ )



**Function** 

ABW-bit data words, which are read by the REDFINv2 IP-Core as operand for an operation, or are written by the Sequencer when a store instruction is executed.

#### **Fields**

| Bit             | Field     | Access | Value  | Description                                                                                                                   |
|-----------------|-----------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------|
| <i>ABW</i> -1:0 | Data word | R/W    | Signed | Data word entry. If <i>ABW</i> < 32, the MSBs of Word 0 remain unused (in case of a store instruction they will be set to 0). |

**Timing** 

Read/write access by the REDFINv2 IP-Core is performed during instruction and subroutine execution. Read/write access of data words can also be performed by an external controller via the configured bus interface. It needs to be ensured by the external controller that data word accesses are performed mutually exclusive.

Constraints N/A

### 8.3.3 Data Word Entries $(33 \le ABW \le 64)$



**Function** 

ABW-bit data words, which are read by the REDFINv2 IP-Core as operand for an operation, or are written by the Sequencer when a store instruction is executed.

### **Fields**

| Bit             | Field     | Access | Value  | Description                                                                                                                   |
|-----------------|-----------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------|
| <i>ABW</i> -1:0 | Data word | R/W    | Signed | Data word entry. If <i>ABW</i> < 64, the MSBs of Word 1 remain unused (in case of a store instruction they will be set to 0). |

### **Timing**

Read/write access by the REDFINv2 IP-Core is performed during instruction and subroutine execution. Read/write access of data words can also be performed by an external controller via the configured bus interface. It needs to be ensured by the external controller that data word accesses are performed mutually exclusive.

Constraints N/A

### 9. REGISTER

### 9.1 REGISTER MAP

The registers of the REDFINv2 core can be accessed over its AMBA AHB bus slave interface. Table 11 specifies the mapping of registers to bus addresses. Note that this table provides register offsets, relative to the base address of the bus slave interface (refer to §7.1). To obtain the absolute bus address of a particular register the respective register offset needs to be added to this base address. Furthermore, note that the register addresses are not dependent on the configured data width of the bus. For both *BusDW*=16 and *BusDW*=32 the byte offsets as specified in Table 11 are applicable.

| Register Name      | Byte Offset |
|--------------------|-------------|
| RfnControl0Reg     | 0x0         |
| RfnControl1Reg     | 0x4         |
| RfnStatusReg       | 0x8         |
| RfnErrorReg        | 0xC         |
| RfnStartsubReg     | 0x10        |
| RfnInstructionReg  | 0x14        |
| RfnFramePointerReg | 0x18        |
| RfnEDACReport0Reg  | 0x1C        |
| RfnEDACReport1Reg  | 0x20        |
| RfnEDACInjectReg   | 0x24        |

Table 11 - Register Offsets

### 9.2 REGISTER DESCRIPTION

This chapter defines all REDFINv2 registers and their fields. For each register the following is defined.

- Function
- Field Description
- Timing
- Constraints
- Reset Value

Note: The access type for REDFINv2 registers are shown at each detailed register definition. The following convention is used:

- W register field write access is supported
- R register field read access is supported
- RC register field read access is a timing event (e.g. starts a function or clears a flag)
- WT register field write access is a timing event (e.g. starts a function)

Note: Unused bits are not explicitly described and are read as '0' and a write access to unused bits is ignored.

### 9.2.1.1 RfnControl0Reg

**Function** Configures the REDFINv2 Core.

### **Fields**

| Bit  | Field   | Access | Value    | Description                                      |
|------|---------|--------|----------|--------------------------------------------------|
| 0    | SCRB    | R/W    | 0        | Scrubbing of Instruction & Data Memory inactive. |
|      |         |        | 1        | Scrubbing of Instruction & Data Memory active.   |
| 15:1 | SubIter | R/W    | Unsigned | Number of iterations+1 a subroutine execution is |
|      |         |        |          | repeated.                                        |

Timing None

Constraints None

Reset Value 0x0000

### 9.2.1.2 RfnControl1Reg

**Function** Configures the REDFINv2 Core.

### **Fields**

| Bit | Field   | Access | Value    | Description                                                                                                                                                                                                                                                    |
|-----|---------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0 | FracLen | R/W    | Unsigned | If this field is set to 0 all arithmetic operations are performed as regular integer operations. In case field is set to a value > 0, operands from memory or registers will be interpreted as signed fixed-point numbers with <i>FracLen</i> fractional bits. |

Timing None

**Constraints** FracLen must be smaller than *ABW*.

## 9.2.1.3 RfnStatusReg

**Function** Status register of the REDFINv2 Core.

### **Fields**

| Bit | Field  | Access | Value | Description                                                                            |
|-----|--------|--------|-------|----------------------------------------------------------------------------------------|
| 0   | InitC  | R      | 0     | Initialisation of Instruction & Data Memory with 0 values after reset release ongoing. |
|     |        |        | 1     | Initialisation of Instruction & Data Memory completed.                                 |
| 1   | Active | R      | 0     | REDFINv2 Core is idle.                                                                 |
|     |        |        | 1     | Execution of an instruction or subroutine is ongoing.                                  |

Timing None

**Constraints** None

## 9.2.1.4 RfnErrorReg

**Function** Error register of the REDFINv2 Core.

### **Fields**

| Bit | Field | Access | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|-------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | OV    | R/W    | 0     | No arithmetic overflow occurred.                                                                                                                                                                                                                                                                                                                                                                                         |
|     |       |        | 1     | Arithmetic overflow occurred. An overflow is set by all arithmetic instructions, if the result of the operation exceeds the signed integer range that can be represented under the current configuration. The specific range depends on the setting of register field <a href="RfnControl1Reg.FracLen">RfnControl1Reg.FracLen</a> . Flag can be cleared by writing zero on this register bit, writing of '1' is ignored. |
| 1   | DZ    | R/W    | 0     | No Division-by-zero error occurred.                                                                                                                                                                                                                                                                                                                                                                                      |
|     |       |        | 1     | Division-by-zero error occurred. Flag can be cleared by writing zero on this register bit, writing of '1' is ignored.                                                                                                                                                                                                                                                                                                    |
| 2   | ILOP  | R/W    | 0     | No illegal operation occurred.                                                                                                                                                                                                                                                                                                                                                                                           |
|     |       |        | 1     | Illegal operation occurred, i.e. an instruction with illegal opcode or a <i>jump</i> instruction with illegal target address. Flag can be cleared by writing zero on this register bit, writing of '1' is ignored.                                                                                                                                                                                                       |
| 3   | EA    | R/W    | 0     | No execution abort error occurred.                                                                                                                                                                                                                                                                                                                                                                                       |
|     |       |        | 1     | Execution abort error occurred, when <a href="https://example.com/RfnInstructionReg">RfnInstructionReg</a> or <a href="https://example.com/RfnStartsubReg">RfnStartsubReg</a> is written during an ongoing instruction or subroutine execution.                                                                                                                                                                          |
| 4   | UEOS  | R/W    | 0     | No unexpected end of subroutine occurred.                                                                                                                                                                                                                                                                                                                                                                                |
|     |       |        | 1     | Unexpected end of subroutine occurred; i.e. last memory address of Instruction Area was reached without proper subroutine termination by Halt instruction. Flag can be cleared by writing zero on this register bit, writing of '1' is ignored.                                                                                                                                                                          |
| 5   | BE    | R/W    | 0     | No bus error has occurred.                                                                                                                                                                                                                                                                                                                                                                                               |
|     |       |        | 1     | Bus error has occurred during read access.                                                                                                                                                                                                                                                                                                                                                                               |
| 6   | UME   | R/W    | 0     | No uncorrectable EDAC error has occurred since last read access.                                                                                                                                                                                                                                                                                                                                                         |
|     |       |        | 1     | At least one uncorrectable EDAC error has occurred since last read access.                                                                                                                                                                                                                                                                                                                                               |

Timing None

**Constraints** None

## 9.2.1.5 RfnStartsubReg

**Function** Upon a write access to this register the execution of a subroutine, located at

the specified address in the instruction area of the Instruction & Data

Memory, is started.

### **Fields**

| Bit           | Field | Access | Value    | Description                                                                                                                                                                                     |
|---------------|-------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <i>n</i> -1:0 | Addr  | R/WT   | Unsigned | Subroutine address (specified as instruction index, where address 0 references the first instruction word in the first instruction entry of the Instruction & Data Memory).                     |
|               |       |        |          | <ul> <li>The bit width n of this field is determined as follows:</li> <li>MemDW = 16: n = ceil(log<sub>2</sub>(InstrWC))</li> <li>MemDW = 32: n = ceil(log<sub>2</sub>(InstrWC / 2))</li> </ul> |

Timing None

Constraints None

Reset Value 0x0000

### 9.2.1.6 RfnInstructionReg

**Function** Upon a write access to this register the written instruction is executed.

### **Fields**

| Bit  | Field | Access | Value |               |         | D   | escription  |               |       |     |
|------|-------|--------|-------|---------------|---------|-----|-------------|---------------|-------|-----|
| 15:0 | Instr | R/WT   | -     | Instruction   | word    | (a  | detailed    | description   | of    | the |
|      |       |        |       | instruction \ | word fo | rma | t can be fo | ound in §6.2. | 3.1). |     |

Timing None

Constraints None

### 9.2.1.7 RfnFramePointerReg

**Function** Frame pointer registers that provides base address for addressing memory

operands.

#### **Fields**

| Bit Field Access       | Value    | Description                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <i>n</i> -1:0 Addr R/W | Unsigned | Address of frame pointer ( $ABW$ -bit word address, starting from the first data word in the Data area of the Instruction & Data Memory. A frame pointer value of 0 points to the first $ABW$ -bit data word, a frame pointer value of 1 points to the second $ABW$ -bit data word).  The bit width $n$ of the frame pointer field is defined as follows: $n = \text{ceil}(\log_2(DataWC))$ |

Timing None

Constraints Writing this registers during an ongoing instruction or subroutine execution

might corrupt the result of the computation and should be avoided.

Reset Value 0x0000

### 9.2.1.8 RfnEDACReport0Reg

Function Reports errors related to the EDAC function of the Instruction & Data

Memory. The register is cleared by a read access.

### **Fields**

| Bit | Field   | Access | Value | Description                                      |
|-----|---------|--------|-------|--------------------------------------------------|
| 3:0 | CEC(30) | R/W    |       | Correctable EDAC error counter. Saturates at 15. |

Timing None

Constraints None

## 9.2.1.9 RfnEDACReport1Reg

Function Reports errors related to the EDAC function of the Instruction & Data

Memory. The register is cleared by a read access.

### **Fields**

| Bit       | Field | Access | Value    | Description                                                                                                                                                                                                                                                                                                                                                    |
|-----------|-------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MemAW-1:0 | FF    | R      | Unsigned | The RAM address of the first detected EDAC error since last read access. The FF field is latched to the RAM address when one of the following events occurs:  - CEC goes from 0 to 1 and UEC is 0.  - UME goes from 0 to 1.  Uncorrectable errors have thus precedence over correctable errors.  The FF field shall be ignored in case both CEC and UME are 0. |

Timing None

Constraints None

## 9.2.1.10 RfnEDACInjectReg

**Function** Configures EDAC injection/test function of the Instruction & Data Memory.

### **Fields**

| Bit       | Field  | Access | Value    | Description                                  |
|-----------|--------|--------|----------|----------------------------------------------|
| 0         | SBTW   | R/W    | 0        | No single-bit error forced during write      |
|           |        |        |          | access.                                      |
|           |        |        | 1        | Forcing once a single-bit error in data word |
|           |        |        |          | when written to address equal to UEAddr      |
|           |        |        |          | (for test purpose).                          |
| 1         | DBTW   | R/W    | 0        | No double-bit error forced during write      |
|           |        |        |          | access.                                      |
|           |        |        | 1        | Forcing once a double-bit error in data word |
|           |        |        |          | when written to address equal to UEAddr      |
|           |        |        |          | (for test purpose).                          |
| MemAW+1:2 | UEAddr | R/W    | Unsigned | Address pointer to specify which data word   |
|           |        |        |          | to be manipulated (word address, starting    |
|           |        |        |          | from the beginning of the Instruction & Data |
|           |        |        |          | Memory.                                      |

Timing -

Constraints -

### 10. INTERFACE

### 10.1 INTERFACE DESCRIPTION

### 10.1.1 Clock Interface

The REDFINv2 IP-Core needs to be supplied with two clock signals, one for the Core Clock domain and one for the Bus Clock domain, named *Clk* and *AHBClk*. These two clock signals need to be ratiochronous, i.e. derived from the same clock source and need to have the following frequency relationship:

$$f_{Clk} = n \cdot f_{AHBClk} \,, \tag{1}$$

where the ratio  $n = iClk2AHBClkRatio_G$  needs to be an integer number greater than or equal to 1.

Due to the ratiochronous nature of *Clk* and *AHBClk*, the signals crossing between these two domains are not asynchronous and therefore are not synchronized by a multi-stage brute-force synchronizer. However, it is necessary to specify the timing relationship between the two clocks in order to properly constrain the signals crossing the clock domains for the static timing analysis. The typical scenario is that the slower AHB clock is generated from a faster main clock by a clock divider or a PLL. In this case the relationship between the output signal of the clock divider and the main clock can be specified by adding a "create\_generated\_clock" statement in the SDC file.

If iClk2AHBClkRatio\_G is set to 1, both clock inputs (AHBClk, Clk) need to be connected to the same clock signal and only a single clock domain needs to be constrained.

#### ■ Clk

This signal clocks the Core Clock domain of the REDFINv2 IP-Core, which contains all functions relevant for instruction and subroutine execution. As described above, the Core Clock domain can be operated with the same frequency as or a higher frequency than the Bus Clock domain, with the only constraint that the frequency ratio is an integer number.

#### ■ AHBCIk

This signal clocks the Bus Clock domain of the REDFINv2 IP-Core.

#### 10.1.2 Reset Interface

### ■ SyncReset N

The REDFINv2 IP-Core is reset when *SyncReset\_N* is active (minimum reset pulse width is 100 ns). The reset function is performed asynchronously and therefore does not need an active clock. Reset de-assertion, however, should be synchronous to a rising edge of the slower of the two clocks, i.e. the *AHBClk*. This guarantees that both clock domains start with their first clock cycle at the same point in time (there might, however, be a constant phase offset between the clock signals). Since the REDFINv2 IP-Core does not perform synchronisation of the reset signal, this needs to be guaranteed by the higher-level design.

Table 12 summarizes all REDFINv2 core output ports and their reset values.

## 10.2 INTERFACE SIGNAL RESET VALUES

| Signal                 | Value During/After Reset |
|------------------------|--------------------------|
| IDMemRd                | 0                        |
| IAHB_DMemWr            | 0                        |
| IDMemAddr(MemAW-10)    | all 0                    |
| IDMemWrD(MemDW-10)     | all 0                    |
| AHB_SLAVE.HREADY       | 0                        |
| AHB_SLAVE.HRESP(10)    | all 0                    |
| AHB_SLAVE.HRDATA(310)  | all 0                    |
| AHB_MASTER.HBUSREQx    | 0                        |
| AHB_MASTER.HLOCKx      | 0                        |
| AHB_MASTER.HTRANS(10)  | all 0                    |
| AHB_MASTER.HADDR(310)  | all 0                    |
| AHB_MASTER.HWRITE      | 0                        |
| AHB_MASTER.HSIZE(20)   | all 0                    |
| AHB_MASTER.HBURST(20)  | all 0                    |
| AHB_MASTER.HPROT(30)   | all 0                    |
| AHB_MASTER.HWDATA(310) | all 0                    |

Table 12 - REDFINv2 IP-Core output signal reset values

### 10.3 INTERFACE SIGNAL TIMINGS

### 10.3.1 Instruction & Data Memory Interface

The expected read/write timings of the Instruction & Data Memory, which is connected to the REDFINv2 IP-Core is illustrated in Figure 4 and Figure 5. These waveforms are consistent with synchronous non-registered operation of block RAMs, as usually available in FPGAs.



Figure 4 - Read Waveform



Figure 5 - Write Waveform

# **RUAG Space**

Document No.: **D-3264013-MAN-RSA**Date: Issue: **2**Page: **64** 

### 11. DEBUG AND TEST FACILITIES

N/A

### 12. APPENDIX

N/A

DMS ID: 3268385