

**MAX98365** 

Click here to ask an associate for production status of specific part numbers.

# Tiny, Cost-Effective, 14V Plug-and-Play Digital Class-D Amplifier

### **General Description**

The MAX98365 is an easy-to-use, low-cost, digital input Class-D amplifier that provides industry-leading, Class-AB audio performance with Class-D efficiency. The digital audio interface automatically recognizes different PCM and TDM clocking schemes which eliminates the need for I<sup>2</sup>C programming: Simply supply power, LRCLK, BCLK, and digital audio to generate sound. Furthermore, a novel pinout allows customers to use the cost-effective wafer-level package (WLP) with no need for expensive in-pad vias. A wide 3V to 14V supply range allows the device to deliver 13.8W into an 8 $\Omega$  load.

The digital audio interface is highly flexible. The devices support I<sup>2</sup>S, left-justified, and 8-channel time division multiplexed (TDM) data formats. The digital audio interface accepts 8kHz, 16kHz, 32kHz, 44.1kHz, 48kHz, 88.2kHz, 96kHz, 176.4kHz, and 192kHz sample rates. Data words can be 16-bit, 24-bit, or 32-bit in I<sup>2</sup>S and left-justified modes and 16-bit or 32-bit in TDM mode.

Digital audio interface input thresholds are ideal for interfacing to 1.2V and 1.8V logic. The devices can tolerate logic input voltages up to 5.5V.

The MAX98365A and MAX98365B have fast 1ms turn-on times while the MAX98365C and MAX98365D ramp the volume over 13ms during turn-on and turn-off.

The devices eliminate the need for the external MCLK signal that is typically used for PCM communication. This reduces EMI and possible board coupling issues in addition to reducing the size and pin count. The devices also feature a very high wideband jitter tolerance (12ns, typ) on BCLK and LRCLK to provide robust operation.

Active emissions-limiting, edge-rate limiting, and overshoot control circuitry greatly reduce EMI. A filterless spread-spectrum modulation scheme eliminates the need for output filtering found in traditional Class-D devices and reduces the component count of the solution.

The devices are specified over the -40°C to +85°C temperature range.

### **Applications**

- Smart Speakers
- Notebook Computers
- IoT Devices
- Gaming Devices (Audio and Haptics)
- Smartphones
- Tablets
- Cameras

### **Benefits and Features**

- Simple Plug-and-Play Design
- Wide Amplifier Supply Range (3V to 14V)
- 13.8W Output Power into 8Ω at 14V
- 17.6W Output Power into 6Ω at 14V
- 30mW Quiescent Power
- 1ms Turn-On Time (for MAX98365A and MAX98365B)
- 92.7% Efficiency (7.0W into  $R_1 = 8\Omega$ , PVDD = 12V)
- 22µV<sub>RMS</sub> Output Noise
- 111.5dB Dynamic Range
- -85dB THD+N at 1kHz
- No MCLK Required
- Sample Rates of 8kHz to 192kHz
- Supports Left, Right, or (Left/2 + Right/2) Output in I<sup>2</sup>S and Left-Justified Modes
- Sophisticated Edge Rate Control Enables Filterless Class-D Outputs
- Low 0.5µA Shutdown Current
- Low RF Susceptibility Rejects TDMA Noise from GSM Radios
- Class-D Switching Frequency Trimmed to 6% for Better EMI Planning
- Extensive Click-and-Pop Reduction Circuitry
- Robust Short-Circuit and Thermal Protection
- Available in Space-Saving Package: 12 Bump, WLP (1.21mm x 1.78mm, 0.4mm Pitch)

### **Simplified Block Diagram**



### **TABLE OF CONTENTS**

| General Description                                                         | 1  |
|-----------------------------------------------------------------------------|----|
| Applications                                                                | 1  |
| Benefits and Features                                                       | 1  |
| Simplified Block Diagram                                                    | 2  |
| Absolute Maximum Ratings                                                    | 7  |
| Package Information                                                         | 7  |
| WLP                                                                         | 7  |
| Electrical Characteristics                                                  |    |
| Typical Operating Characteristics                                           | 14 |
| Pin Configuration                                                           | 22 |
| WLP                                                                         | 22 |
| Pin Description                                                             | 23 |
| Detailed Description                                                        | 24 |
| EN and Shutdown Mode                                                        | 24 |
| Standby Mode                                                                | 24 |
| Digital Audio Interface (DAI) Configuration (Patent Pending)                | 25 |
| Valid Clock Frequencies                                                     | 25 |
| MCLK Elimination                                                            | 26 |
| BCLK Jitter Tolerance                                                       | 26 |
| BCLK Polarity                                                               | 26 |
| LRCLK Polarity in I <sup>2</sup> S/Left-Justified Mode                      | 27 |
| I <sup>2</sup> S and Left-Justified Mode                                    | 27 |
| TDM Mode                                                                    | 31 |
| Gain Selection                                                              |    |
| DC Blocking Filter                                                          |    |
| DAC Digital Filters                                                         |    |
| Class-D Amplifier                                                           | 34 |
| Class-D Output Short-Circuit Protection                                     | 34 |
| Turn-On and Turn-Off Volume Ramping                                         | 34 |
| Click-and-Pop Suppression                                                   | 34 |
| Ultra-Low EMI Filterless Output Stage                                       | 34 |
| Applications Information                                                    |    |
| Filterless Class-D Operation                                                |    |
| Layout and Grounding                                                        |    |
| WLP GAIN_SLOT Routing                                                       |    |
| Typical Application Circuits                                                | 39 |
| I <sup>2</sup> S/Left-Justified Left-Channel Operation with 21.5 dBV Output | 39 |
| I <sup>2</sup> S/Left-Justified Left-Channel Operation with 18.5dBV Output  | 39 |
| I <sup>2</sup> S/Left-Justified Left-Channel Operation with 15.5dBV Output  | 40 |

# TABLE OF CONTENTS (CONTINUED)I2S/Left-Justified Right-Channel Operation with 21.5dBV Output40I2S/Left-Justified Left/2 + Right/2 Operation with 18.5dBV Output41I2S/Left-Justified Stereo Operation with 18.5dBV Output42TDM Operation (Gain Fixed at 21.5dB)43Ordering Information44Revision History45

### LIST OF FIGURES

| Figure 1. DAI Connections                                                                                          | 25 |
|--------------------------------------------------------------------------------------------------------------------|----|
| Figure 2. MAX98365A and MAX98365C I <sup>2</sup> S Protocol, 16-Bit Resolution                                     | 28 |
| Figure 3. MAX98365A and MAX98365C I <sup>2</sup> S Protocol, 32-Bit Resolution                                     | 28 |
| Figure 4. MAX98365B and MAX98365D Left-Justified Protocol, 16-Bit Resolution                                       | 29 |
| Figure 5. MAX98365B and MAX98365D Left-Justified Protocol, 32-Bit Resolution                                       | 29 |
| Figure 6. I <sup>2</sup> S Timing Diagram (MAX98365A and MAX98365C)                                                | 30 |
| Figure 7. Left-Justified Timing Diagram (MAX98365B and MAX98365D)                                                  | 30 |
| Figure 8. MAX98365A and MAX98365C TDM Protocol, 16-Bit Resolution                                                  | 31 |
| Figure 9. MAX98365A and MAX98365C TDM Protocol, 32-Bit Resolution                                                  | 32 |
| Figure 10. MAX98365B and MAX98365D TDM Protocol, 16-Bit Resolution                                                 | 32 |
| Figure 11. MAX98365B and MAX98365D TDM Protocol, 32-Bit Resolution                                                 | 33 |
| Figure 12. TDM Timing Diagrams—BCLK Rising Edge (MAX98365A/C) and BCLK Falling Edge (MAX98365B/D)                  | 33 |
| Figure 13. Solution Size                                                                                           | 36 |
| Figure 14. GAIN_SLOT Connected to V <sub>DD</sub> (Output is 15.5dBV in I <sup>2</sup> S and Left-Justified Modes) | 37 |
| Figure 15. GAIN_SLOT Unconnected (Output is 18.5dBV in I <sup>2</sup> S and Left-Justified Modes)                  | 37 |
| Figure 16. GAIN SLOT Connected to GND (Output is 21.5dBV in I <sup>2</sup> S and Left-Justified Modes)             | 38 |

### MAX98365

# Tiny, Cost-Effective, 14V Plug-and-Play Digital Class-D Amplifier

| LIST OF TABLES                              |      |
|---------------------------------------------|------|
| Table 1. MAX98365 Versions                  |      |
| Table 2. DAI Configurations                 | . 25 |
| Table 3. Valid Resolutions and Frame Widths | . 26 |
| Table 4. Valid BCLK Frequencies (kHz)       | . 26 |
| Table 5. BCLK Polarity                      | . 26 |

Table 6. LRCLK Polarity in I2S/Left-Justified Mode27Table 7. Channel Selection in I2S and Left-Justified Modes27Table 8. TDM Mode Channel Selection31Table 9. Gain Selection for I2S/Left-Justified Mode33

### **Absolute Maximum Ratings**

| PVDD to GND0.3V to +16V                                      | , |
|--------------------------------------------------------------|---|
| V <sub>DD</sub> , EN, DAI0, DAI1, and DAI2 to GND0.3V to +6V | 1 |
| OUTP, OUTN to GND0.3V to V <sub>PVDD</sub> + 0.3V            | 1 |
| GAIN_SLOT to GND0.3V to V <sub>VDD</sub> + 0.3V              | 1 |
| Continuous current in or out of PVDD, GND, OUTP, or          | - |
| OUTN3.5A to +3.5A                                            |   |
| Continuous input current (all other pins)20mA to +20mA       | L |
| Duration of OUTP or OUTN short circuit to GND or             | - |
| V <sub>DD</sub>                                              |   |

| Duration of OUTP short to OUTN. |                                    |
|---------------------------------|------------------------------------|
| Continuous power dissipation (  | $(T_A = +70^{\circ}C)$ WLP (derate |
| 20.83mW/°C above +70°C)         | 1.67mW                             |
| Junction temperature            | +150°C                             |
| Operating temperature range     | 40°C to +85°C                      |
| Storage temperature range       | 65°C to +150°C                     |
| Soldering temperature (reflow)  | +260°C                             |
|                                 |                                    |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

### **WLP**

| Package Code                                           | W121D1+1                       |
|--------------------------------------------------------|--------------------------------|
| Outline Number                                         | <u>21-100536</u>               |
| Land Pattern Number                                    | Refer to Application Note 1891 |
| Thermal Resistance, Four-Layer Board:                  |                                |
| Junction-to-Ambient (θ <sub>JA</sub> )                 | 48°C/W                         |
| Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | N/A                            |

For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

### **Electrical Characteristics**

 $(V_{PVDD} = 12V, V_{VDD} = 1.8V, V_{GND} = 0V, gain = 21.5dB, f_{BCLK} = 3.072MHz, f_{LRCLK} = 48kHz, Z_{SPK} = \infty \ between \ OUTP \ and \ OUTN, AC \ Measurement \ Bandwidth = 20Hz \ to \ 20kHz, T_A = T_{MIN} \ to \ T_{MAX}, typical values are at T_A = +25^{\circ}C) \ (Note 1)$ 

| PARAMETER                               | SYMBOL                  | CONDITIONS                                                                                                                   | MIN  | TYP  | MAX  | UNITS |
|-----------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| SYSTEM                                  | •                       |                                                                                                                              |      |      |      |       |
| PVDD Supply Voltage<br>Operating Range  | V <sub>PVDD</sub>       | Guaranteed by PSRR test                                                                                                      | 3.0  |      | 14   | V     |
| PVDD Supply Voltage                     | V <sub>PVDD</sub>       | Device is functional but parametric performance is not guaranteed                                                            | 2.3  |      |      | V     |
| V <sub>DD</sub> Supply Voltage<br>Range | V <sub>DD</sub>         | Guaranteed by PSRR test                                                                                                      | 1.71 |      | 5.5  | V     |
| PVDD Undervoltage                       | V/                      | V <sub>PVDD</sub> rising                                                                                                     | 2.15 |      | 2.4  | V     |
| Lockout                                 | V <sub>UVLO</sub>       | V <sub>PVDD</sub> falling                                                                                                    | 1.85 |      | 2.1  | 7 V   |
| V <sub>DD</sub> Undervoltage            |                         | V <sub>DD</sub> rising                                                                                                       | 1.3  |      | 1.6  | V     |
| Lockout                                 | V <sub>UVLO</sub>       | V <sub>DD</sub> falling                                                                                                      | 1.2  |      | 1.5  | ] V   |
| Quiescent Power                         |                         | T <sub>A</sub> = +25°C                                                                                                       |      | 30   |      | mW    |
| PVDD Shutdown<br>Current                | I <sub>PVDD_SHDN</sub>  | EN = 0V, T <sub>A</sub> = +25°C                                                                                              |      | 0.52 | 2.8  | μА    |
| V <sub>DD</sub> Shutdown Current        | IVDD_SHDN               | EN = 0V, T <sub>A</sub> = +25°C                                                                                              |      | 0.02 | 0.3  | μA    |
| PVDD Standby Current                    | I <sub>PVDD_STNDB</sub> | EN = 1.8V, $T_A$ = +25°C, all DAIn pins at 0V                                                                                |      | 0.52 | 2.8  | - μΑ  |
|                                         |                         | EN = 1.8V, T <sub>A</sub> = +25°C, no toggling on DAIn pins                                                                  |      |      | 2.8  |       |
| V Otanada - Ormani                      |                         | EN = 1.8V, $T_A$ = +25°C, all DAIn pins at 0V                                                                                |      | 1.8  | 10.7 |       |
| V <sub>DD</sub> Standby Current         | VDD_STNDBY              | EN = 1.8V, T <sub>A</sub> = +25°C, no toggling on DAIn pins                                                                  |      |      | 80   | μΑ    |
|                                         |                         | Time from shutdown or standby to full gain audio out, MAX98365A and MAX98365B                                                |      |      | 1.0  |       |
| Turn-On Time                            | t <sub>ON</sub>         | Time from shutdown or standby to full gain audio out, MAX98365A and MAX98365B, f <sub>S</sub> = 8kHz, f <sub>S</sub> = 16kHz |      |      | 2.1  | ms    |
|                                         |                         | Time from shutdown or standby to full gain audio out, MAX98365C and MAX98365D                                                |      |      | 12.2 |       |
| Thermal Shutdown<br>Temperature         |                         |                                                                                                                              |      | 154  |      | °C    |
| Thermal Shutdown<br>Recovery Hysteresis |                         |                                                                                                                              |      | 20   |      | °C    |
| CLASS-D AMPLIFIER                       |                         |                                                                                                                              | •    |      |      | •     |
| Output Offset Voltage                   | V <sub>OS</sub>         | T <sub>A</sub> = +25°C                                                                                                       | -3.0 | ±0.3 | +3.0 | mV    |

 $(V_{PVDD} = 12V, V_{VDD} = 1.8V, V_{GND} = 0V, gain = 21.5dB, f_{BCLK} = 3.072MHz, f_{LRCLK} = 48kHz, Z_{SPK} = \infty \ between \ OUTP \ and \ OUTN, AC \ Measurement \ Bandwidth = 20Hz \ to \ 20kHz, T_A = T_{MIN} \ to \ T_{MAX}, typical values are at \ T_A = +25^{\circ}C) \ (Note \ 1)$ 

| PARAMETER                              | SYMBOL                                  | CONE                                                                                                                                                                          | DITIONS                                                                                                                                                     | MIN | TYP | MAX   | UNITS |
|----------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|-------|
| Click-and-Pop Level                    | K <sub>CP</sub>                         | Peak voltage, A-weighted, 32 samples per second, digital silence used for input signal, $Z_{SPK}$ = $8\Omega$ + $33\mu H$ or $4\Omega$ + $33\mu H$ , into Standby or Shutdown |                                                                                                                                                             |     | -70 |       | dBV   |
| Cilck-aliu-Pop Level                   | КСР                                     | per second, digital s                                                                                                                                                         | A-weighted, 32 samples ital silence used for input $8\Omega + 33\mu H$ or $4\Omega + 33\mu H$ , or Shutdown                                                 |     |     | - dBV |       |
| PVDD Supply Rejection DC               | PSRR                                    | DC, digital silence u<br>Z <sub>SPK</sub> = ∞, V <sub>PVDD</sub> =                                                                                                            |                                                                                                                                                             | 68  | 85  |       | dB    |
| PVDD Supply Rejection<br>AC PSRR       |                                         | $f_{RIPPLE}$ = 217Hz,<br>digital silence used<br>for input signal,<br>$Z_{SPK}$ = 8 $\Omega$ + 33 $\mu$ H<br>or 4 $\Omega$ + 33 $\mu$ H                                       |                                                                                                                                                             | 85  |     |       |       |
|                                        | PSRR                                    | V <sub>RIPPLE</sub> = 200mV <sub>PP</sub>                                                                                                                                     | $f_{RIPPLE}$ = 1kHz,<br>digital silence used<br>for input signal,<br>$Z_{SPK}$ = 8Ω + 33μH<br>or 4Ω + 33μH                                                  |     | 85  |       | dB    |
|                                        |                                         |                                                                                                                                                                               | $f_{RIPPLE}$ = 10kHz,<br>digital silence used<br>for input signal,<br>$Z_{SPK}$ = 8 $\Omega$ + 33 $\mu$ H<br>or 4 $\Omega$ + 33 $\mu$ H                     |     | 76  |       |       |
| V <sub>DD</sub> Supply Rejection<br>DC | PSRR                                    | $T_A = +25$ °C, digital s<br>signal, $Z_{SPK} = \infty$ , D<br>5.5V                                                                                                           | silence used for input<br>C, V <sub>DD</sub> = 2.5V to                                                                                                      | 94  | 100 |       | dB    |
| V <sub>DD</sub> Supply Rejection PSRR  | $T_A = +$ silence input s $= 8\Omega +$ | PSRR VRIPPLE = 200mVpp                                                                                                                                                        | $f_{RIPPLE}$ = 217Hz,<br>$T_{A}$ = +25°C, digital<br>silence used for<br>input signal, $Z_{SPK}$<br>= 8 $\Omega$ + 33 $\mu$ H or 4 $\Omega$<br>+ 33 $\mu$ H |     | 100 |       |       |
|                                        | PSRR                                    |                                                                                                                                                                               | $f_{RIPPLE}$ = 1kHz, $T_{A}$ = +25°C, digital silence used for input signal, $Z_{SPK}$ = 8 $\Omega$ + 33 $\mu$ H or 4 $\Omega$ + 33 $\mu$ H                 |     | 100 |       | dB    |
|                                        |                                         |                                                                                                                                                                               | $f_{RIPPLE}$ = 10kHz,<br>$T_A$ = +25°C, digital<br>silence used for<br>input signal, $Z_{SPK}$<br>= 8 $\Omega$ + 33 $\mu$ H or 4 $\Omega$<br>+ 33 $\mu$ H   |     | 100 |       |       |

 $(V_{PVDD} = 12V, V_{VDD} = 1.8V, V_{GND} = 0V, gain = 21.5dB, f_{BCLK} = 3.072MHz, f_{LRCLK} = 48kHz, Z_{SPK} = \infty \ between \ OUTP \ and \ OUTN, AC \ Measurement \ Bandwidth = 20Hz \ to \ 20kHz, T_A = T_{MIN} \ to \ T_{MAX}, typical values are at \ T_A = +25^{\circ}C) \ (Note \ 1)$ 

| PARAMETER                                | SYMBOL           | COND                                                                                               | ITIONS                                                                                 | MIN       | TYP           | MAX  | UNITS             |  |
|------------------------------------------|------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------|---------------|------|-------------------|--|
| Power-Supply                             |                  | T <sub>A</sub> = +25°C, f <sub>IN</sub> =<br>1kHz, P <sub>OUT</sub> =<br>400mW, Z <sub>SPK</sub> = | PVDD f <sub>RIPPLE</sub> = 217Hz, V <sub>RIPPLE</sub> = 100mV <sub>PP</sub>            |           | -80           |      | - dB              |  |
| Intermodulation                          |                  | 8Ω + 33μH or 4Ω +<br>33μH                                                                          | V <sub>DD</sub> f <sub>RIPPLE</sub> = 217Hz, V <sub>RIPPLE</sub> = 100mV <sub>PP</sub> |           | -80           |      | ив                |  |
|                                          |                  | V <sub>PVDD</sub> = 11V, THD+<br>+ 33μH                                                            | $N \le 10\%$ , $Z_{SPK} = 4\Omega$                                                     |           | 14.7          |      |                   |  |
|                                          |                  | V <sub>PVDD</sub> = 12V, THD+<br>+ 33μH                                                            | $N \le 10\%$ , $Z_{SPK} = 8\Omega$                                                     |           | 10.3          |      |                   |  |
| Outrast Davier                           | D                | V <sub>PVDD</sub> = 14V, THD+<br>+ 33μH                                                            | $N \le 10\%$ , $Z_{SPK} = 8\Omega$                                                     |           | 13.8          |      | 100               |  |
| Output Power                             | P <sub>OUT</sub> | V <sub>PVDD</sub> = 12V, THD+<br>+ 33μH                                                            | N ≤ 1%, Z <sub>SPK</sub> = 4Ω                                                          |           | 14            |      | W                 |  |
|                                          |                  | V <sub>PVDD</sub> = 12V, THD+<br>+ 33μH                                                            | ·N ≤ 1%, Z <sub>SPK</sub> = 8Ω                                                         |           | 8.2           |      |                   |  |
|                                          |                  | V <sub>PVDD</sub> = 14V, THD+<br>+ 33μH                                                            | ·N ≤ 1%, Z <sub>SPK</sub> = 8Ω                                                         |           | 11.2          |      |                   |  |
| Total Harmonic Distortion + Noise        |                  | f = 1kHz, T <sub>A</sub> =<br>+25°C                                                                | $P_{OUT}$ = 1W, $Z_{SPK}$<br>= 8Ω + 33μH                                               |           | -85           | -76  | dB                |  |
|                                          |                  |                                                                                                    | $P_{OUT}$ = 6W, $Z_{SPK}$<br>= 8Ω + 33μH                                               |           | -85           |      |                   |  |
|                                          |                  |                                                                                                    | $P_{OUT}$ = 8W, $Z_{SPK}$<br>= 4Ω + 33μH                                               |           | -85           |      |                   |  |
| Intermodulation<br>Distortion            | IMD              | ITU-R, 19kHz/20kHz<br>Z <sub>SPK</sub> = 8Ω + 33μH                                                 | , 1:1, V <sub>IN</sub> = -3dBFS,                                                       |           | -63           |      | dB                |  |
| Dynamic Range                            | DR               | A-weighted, Z <sub>SPK</sub> = 1kHz output signal, r scale (THD+N = 1%)                            | normalized to full                                                                     |           | 111.5         |      | dB                |  |
| Output Noise                             | e <sub>Nd</sub>  | A-weighted, 24-bit or                                                                              | 32-bit data                                                                            |           | 22            |      | μV <sub>RMS</sub> |  |
|                                          |                  |                                                                                                    | I <sup>2</sup> S or left-justified mode with GAIN_SLOT = GND, or TDM mode (Note 3)     |           | 1.1 21.5 21.9 | 21.9 |                   |  |
| Full-Scale Output<br>Voltage             |                  | I <sup>2</sup> S or left-justified mode with GAIN_SLOT = unconnected                               |                                                                                        | 18.1 18.5 | 18.9          |      |                   |  |
|                                          | FS               | I <sup>2</sup> S or left-justified m<br>GAIN_SLOT = V <sub>DD</sub>                                | ode with                                                                               | 15.1      | 15.5          | 15.9 | dBV               |  |
|                                          |                  | I <sup>2</sup> S or left-justified mode with GAIN_SLOT = $V_{DD}$ through 100kΩ                    |                                                                                        | 12.1      | 12.5          | 12.9 |                   |  |
|                                          |                  | I <sup>2</sup> S or left-justified m<br>GAIN_SLOT = GND                                            |                                                                                        | 9.1       | 9.5           | 9.9  |                   |  |
| Output Current Limit                     | I <sub>LIM</sub> |                                                                                                    |                                                                                        | 3.5       |               |      | А                 |  |
| Output Current Limit<br>Autorestart Time |                  |                                                                                                    |                                                                                        |           | 27            |      | ms                |  |

 $(V_{PVDD}$  = 12V,  $V_{VDD}$  = 1.8V,  $V_{GND}$  = 0V, gain = 21.5dB,  $f_{BCLK}$  = 3.072MHz,  $f_{LRCLK}$  = 48kHz,  $Z_{SPK}$  =  $\infty$  between OUTP and OUTN, AC Measurement Bandwidth = 20Hz to 20kHz,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ , typical values are at  $T_A$  = +25°C) (Note 1)

| PARAMETER                            | SYMBOL           | CONDITIONS                                                                                                     | MIN                        | TYP  | MAX                   | UNITS   |
|--------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------|----------------------------|------|-----------------------|---------|
|                                      |                  | $Z_{SPK} = 8\Omega + 33\mu H, P_{OUT} = 7W, f = 1kHz$                                                          |                            | 92.7 |                       |         |
| Efficiency                           | η                | $Z_{SPK} = 8\Omega + 33\mu H$ , $P_{OUT} = 1W$ , $f = 1kHz$                                                    |                            | 88.9 |                       | %       |
|                                      |                  | $Z_{SPK} = 4\Omega + 33\mu H$ , $P_{OUT} = 1W$ , $f = 1kHz$                                                    |                            | 84.8 |                       |         |
| Frequency Response                   |                  |                                                                                                                | -0.25                      |      | +0.3                  | dB      |
| Class-D Switching<br>Frequency       | fsw              |                                                                                                                | 282                        | 300  | 318                   | kHz     |
| Spread-Spectrum<br>Bandwidth         | f <sub>SSM</sub> |                                                                                                                |                            | ±4   |                       | kHz     |
| Output Stage On-<br>Resistance       | R <sub>ON</sub>  | PMOS + NMOS (Full H-Bridge), T <sub>A</sub> = +25°C                                                            |                            | 0.33 |                       | Ω       |
|                                      |                  | PVDD >12V                                                                                                      |                            | 3.7  |                       |         |
| Minimum Load<br>Resistance           | RL               | 8.4V < PVDD < 12V                                                                                              |                            | 3.1  |                       | Ω       |
|                                      |                  | PVDD ≤ 8.4V                                                                                                    |                            | 2.1  |                       |         |
| Maximum Device to Device Phase Error |                  | Output phase shift between multiple devices from 20Hz to 20kHz across all sample rates and DAI operating modes |                            | 3    |                       | deg     |
| DAC DIGITAL FILTER (L                | RCLK < 50kHz)    |                                                                                                                |                            |      |                       |         |
| Passband Cutoff                      | f <sub>PLP</sub> | Ripple < δ <sub>P</sub>                                                                                        | 0.455 x<br>f <sub>S</sub>  |      |                       | Hz      |
| r assband Cuton                      |                  | Droop < -3dB                                                                                                   | 0.459 x<br>f <sub>S</sub>  |      |                       | Hz      |
| Passband Ripple                      | δρ               | f < f <sub>PLP</sub> , referenced to signal level at 1kHz                                                      | -0.1                       |      | +0.1                  | dB      |
| Stopband Cutoff                      | f <sub>SLP</sub> | Attenuation > δ <sub>S</sub>                                                                                   |                            |      | 0.49 x f <sub>S</sub> | Hz      |
| Stopband Attenuation                 | $\delta_{S}$     | f > f <sub>SLP</sub>                                                                                           | 75                         |      |                       | dB      |
| Group Delay                          |                  | f = 1kHz                                                                                                       |                            | 5    |                       | samples |
| DAC DIGITAL FILTER (L                | RCLK > 50kHz     |                                                                                                                |                            |      |                       |         |
|                                      | f <sub>PLP</sub> | Ripple $< \delta_P$ , 88.2kHz $\le f_S \le 96$ kHz                                                             | 0.227 x<br>f <sub>S</sub>  |      |                       | Hz      |
| Passband Cutoff                      |                  | Droop < -3dB, $88.2kHz \le f_S \le 96kHz$                                                                      | 0.314 x<br>f <sub>S</sub>  |      |                       | Hz      |
| Passband Culon                       | f <sub>PLP</sub> | Ripple $< \delta_P$ , 176.4kHz $\le f_S \le 192$ kHz                                                           | 0.1135 x<br>f <sub>S</sub> |      |                       | Hz      |
|                                      |                  | Droop < -3dB cutoff, 176.4kHz ≤ f <sub>S</sub> ≤ 192kHz                                                        | 0.232 x<br>f <sub>S</sub>  |      |                       | Hz      |
| Passband Ripple                      | δρ               | f < f <sub>PLP</sub> , referenced to signal level at 1kHz                                                      | -0.25                      |      | +0.25                 | dB      |
| Stopband Cutoff                      | f <sub>SLP</sub> | Attenuation < δ <sub>S</sub>                                                                                   |                            |      | 0.49 x f <sub>S</sub> | Hz      |
| Stopband Attenuation                 | δ <sub>S</sub>   | f > f <sub>SLP</sub>                                                                                           | 75                         |      |                       | dB      |
| Max Group Delay                      |                  | f = 1kHz                                                                                                       |                            | 5.5  |                       | samples |
| DAC DIGITAL FILTERS/                 | DIGITAL DC BL    | OCKING FILTER                                                                                                  | •                          |      |                       |         |
| DC Attenuation                       |                  |                                                                                                                | 80                         |      |                       | dB      |

 $(V_{PVDD} = 12V, V_{VDD} = 1.8V, V_{GND} = 0V, gain = 21.5dB, f_{BCLK} = 3.072MHz, f_{LRCLK} = 48kHz, Z_{SPK} = \infty \ between \ OUTP \ and \ OUTN, AC \ Measurement \ Bandwidth = 20Hz \ to \ 20kHz, T_A = T_{MIN} \ to \ T_{MAX}, typical values are at \ T_A = +25^{\circ}C) \ (Note \ 1)$ 

| PARAMETER                                          | SYMBOL                            | CONDITIONS                                                                                              | MIN    | TYP      | MAX   | UNITS |  |
|----------------------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------|--------|----------|-------|-------|--|
| DC Blocking Filter -3dB<br>Cutoff Frequency        | f <sub>C</sub>                    | For f <sub>S</sub> = 8kHz, 16kHz, 32kHz, 48kHz, 96kHz, and 192kHz                                       |        | 1.872    |       | Hz    |  |
| Cuton Frequency                                    | -                                 | For f <sub>S</sub> = 44.1kHz, 88.2kHz, and 176.4kHz                                                     |        | 1.72     |       |       |  |
| DIGITAL I/O                                        |                                   |                                                                                                         |        |          |       |       |  |
| LRCLK tolerance                                    |                                   |                                                                                                         |        | 2.5      |       | %     |  |
| Desclution                                         |                                   | I <sup>2</sup> S/left-justified mode                                                                    |        | 16/24/32 |       | Dito  |  |
| Resolution                                         |                                   | TDM mode                                                                                                |        | 16/32    |       | Bits  |  |
| BCLK Frequency Range                               | fBCLK                             | BCLK frequency required for DAI<br>Configuration and unmuting (Note 2)                                  | 0.2496 |          | 25.19 | MHz   |  |
| BCLK Duty Cycle                                    | DC                                |                                                                                                         | 40     |          | 60    | %     |  |
| Maximum High<br>Frequency BCLK and<br>LRCLK Jitter |                                   | Maximum allowable jitter before a -60dBFS, 20kHz input has a 1dB reduction in THD+N, RMS jitter > 40kHz |        | 12       |       | ns    |  |
| Maximum Low<br>Frequency BCLK and<br>LRCLK Jitter  |                                   | Maximum allowable jitter before a -20dBFS, 20kHz input has a 1dB reduction in THD+N, RMS jitter ≤ 40kHz |        | 0.5      |       | ns    |  |
| Input High Voltage                                 | V.                                | DAI0, DAI1, DAI2                                                                                        | 0.84   |          |       | V     |  |
| Input High Voltage                                 | $V_{IH}$                          | EN                                                                                                      | 0.84   |          |       | ]     |  |
| Input Low Voltage                                  | V                                 | DAI0, DAI1, DAI2                                                                                        |        |          | 0.54  | V     |  |
| Input Low Voltage                                  | $V_{IL}$                          | EN                                                                                                      |        |          | 0.2   | ]     |  |
| Input Hyotorooia                                   | V                                 | DAI0, DAI1, DAI2                                                                                        | 55     |          |       | mV    |  |
| Input Hysteresis                                   | $V_{HYS}$                         | EN                                                                                                      |        | 25       |       | IIIV  |  |
|                                                    |                                   | V <sub>IN</sub> = 0V, T <sub>A</sub> = +25°C, DAI0, DAI1, DAI2                                          | -1     |          |       |       |  |
| Input Leakage Current                              | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>IN</sub> = 5.5V, T <sub>A</sub> = +25°C, DAI0, DAI1, DAI2                                        |        |          | +4    | μΑ    |  |
| Input Capacitance                                  | C <sub>IN</sub>                   |                                                                                                         |        | 3        |       | pF    |  |
| DIN to BCLK Setup<br>Time                          | tSETUP                            |                                                                                                         | 4      |          |       | ns    |  |
| LRCLK to BCLK Setup<br>Time                        | <sup>t</sup> SYNCSET              |                                                                                                         | 4      |          |       | ns    |  |
| DIN to BCLK Hold Time                              | tHOLD                             |                                                                                                         | 4      |          |       | ns    |  |
| LRCLK to BCLK Hold<br>Time                         | tsynchold                         |                                                                                                         | 4      |          |       | ns    |  |

 $(V_{PVDD} = 12V, V_{VDD} = 1.8V, V_{GND} = 0V, gain = 21.5dB, f_{BCLK} = 3.072MHz, f_{LRCLK} = 48kHz, Z_{SPK} = \infty \ between \ OUTP \ and \ OUTN, AC \ Measurement \ Bandwidth = 20Hz \ to \ 20kHz, T_A = T_{MIN} \ to \ T_{MAX}, typical values \ are \ at \ T_A = +25^{\circ}C) \ (Note \ 1)$ 

| PARAMETER                                    | SYMBOL                 | CONDITIONS                                                                                                 | MIN                       | TYP | MAX                       | UNITS |  |
|----------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------|---------------------------|-----|---------------------------|-------|--|
| GAIN_SLOT COMPARATOR TRIP POINTS             |                        |                                                                                                            |                           |     |                           |       |  |
| GAIN_SLOT Comparator Trip Points  VGAIN_SLOT |                        | 15.5dBV output setting in I <sup>2</sup> S and left-<br>justified modes, channel 1, 3, or 7 in TDM<br>mode | 0.9 x<br>V <sub>DD</sub>  |     | $V_{DD}$                  |       |  |
|                                              |                        | 12.5dBV output setting in I <sup>2</sup> S and left-<br>justified modes                                    | 0.65 x<br>V <sub>DD</sub> |     | 0.85 x<br>V <sub>DD</sub> |       |  |
|                                              | V <sub>GAIN_SLOT</sub> | 18.5dBV output setting in I <sup>2</sup> S and left-<br>justified modes, channel 2 or 6 in TDM<br>mode     | 0.4 x<br>V <sub>DD</sub>  |     | 0.6 x<br>V <sub>DD</sub>  | V     |  |
|                                              |                        | 9.5dBV output setting in I <sup>2</sup> S and left-<br>justified modes                                     | 0.15 x<br>V <sub>DD</sub> |     | 0.35 x<br>V <sub>DD</sub> |       |  |
|                                              |                        | 21.5dBV output setting in I <sup>2</sup> S and left-<br>justified modes, channel 0, 4, or 5 in TDM<br>mode | 0                         |     | 0.1 x<br>V <sub>DD</sub>  |       |  |

Note 1: Limits are 100% tested at  $T_A = +25$ °C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.

Note 2: See the <u>Digital Audio Interface Configuration</u> and <u>Valid Clock Frequencies</u> sections for more information.

Note 3: PVDD level limits the achievable output swing due to clipping.

### **Typical Operating Characteristics**

 $(V_{PVDD}$  = 12V,  $V_{DD}$  = 1.8V,  $V_{GND}$  = 0V; Gain = 21.5dB,  $Z_{SPK}$  =  $\infty$  between OUTP and OUTN, AC Measurement Bandwidth = 20Hz to 20kHz,  $f_S$  = 48kHz, 24-bit data,  $f_{BCLK}$  = 3.072MHz. Typical values are at  $T_A$  = +25 $^{\circ}$ C)



 $(V_{PVDD}$  = 12V,  $V_{DD}$  = 1.8V,  $V_{GND}$  = 0V; Gain = 21.5dB,  $Z_{SPK}$  =  $\infty$  between OUTP and OUTN, AC Measurement Bandwidth = 20Hz to 20kHz,  $f_S$  = 48kHz, 24-bit data,  $f_{BCLK}$  = 3.072MHz. Typical values are at  $T_A$  = +25 $^{\circ}$ C)



 $(V_{PVDD}$  = 12V,  $V_{DD}$  = 1.8V,  $V_{GND}$  = 0V; Gain = 21.5dB,  $Z_{SPK}$  =  $\infty$  between OUTP and OUTN, AC Measurement Bandwidth = 20Hz to 20kHz,  $f_S$  = 48kHz, 24-bit data,  $f_{BCLK}$  = 3.072MHz. Typical values are at  $T_A$  = +25 $^{\circ}$ C)



 $(V_{PVDD}$  = 12V,  $V_{DD}$  = 1.8V,  $V_{GND}$  = 0V; Gain = 21.5dB,  $Z_{SPK}$  =  $\infty$  between OUTP and OUTN, AC Measurement Bandwidth = 20Hz to 20kHz,  $f_S$  = 48kHz, 24-bit data,  $f_{BCLK}$  = 3.072MHz. Typical values are at  $T_A$  = +25 $^{\circ}$ C)



 $(V_{PVDD}$  = 12V,  $V_{DD}$  = 1.8V,  $V_{GND}$  = 0V; Gain = 21.5dB,  $Z_{SPK}$  =  $\infty$  between OUTP and OUTN, AC Measurement Bandwidth = 20Hz to 20kHz,  $f_S$  = 48kHz, 24-bit data,  $f_{BCLK}$  = 3.072MHz. Typical values are at  $T_A$  = +25°C)



SMALL SIGNAL INBAND OUTPUT SPECTRUM

f<sub>BCLK</sub> = 512kHz

- f<sub>LRCLK</sub> = 8kHz-Z<sub>SPK</sub> = 8Ω + 33μH

20

0

-20

-40

-60

-80

-100

-140

0

AMPLITUDE (dBV)











www.analog.com Analog Devices | 18

10

FREQUENCY (kHz)

 $(V_{PVDD}$  = 12V,  $V_{DD}$  = 1.8V,  $V_{GND}$  = 0V; Gain = 21.5dB,  $Z_{SPK}$  =  $\infty$  between OUTP and OUTN, AC Measurement Bandwidth = 20Hz to 20kHz,  $f_S$  = 48kHz, 24-bit data,  $f_{BCLK}$  = 3.072MHz. Typical values are at  $T_A$  = +25 $^{\circ}$ C)



 $(V_{PVDD}$  = 12V,  $V_{DD}$  = 1.8V,  $V_{GND}$  = 0V; Gain = 21.5dB,  $Z_{SPK}$  =  $\infty$  between OUTP and OUTN, AC Measurement Bandwidth = 20Hz to 20kHz,  $f_S$  = 48kHz, 24-bit data,  $f_{BCLK}$  = 3.072MHz. Typical values are at  $T_A$  = +25 $^{\circ}$ C)



 $(V_{PVDD}$  = 12V,  $V_{DD}$  = 1.8V,  $V_{GND}$  = 0V; Gain = 21.5dB,  $Z_{SPK}$  =  $\infty$  between OUTP and OUTN, AC Measurement Bandwidth = 20Hz to 20kHz,  $f_S$  = 48kHz, 24-bit data,  $f_{BCLK}$  = 3.072MHz. Typical values are at  $T_A$  = +25 $^{\circ}$ C)



 $(V_{PVDD}$  = 12V,  $V_{DD}$  = 1.8V,  $V_{GND}$  = 0V; Gain = 21.5dB,  $Z_{SPK}$  =  $\infty$  between OUTP and OUTN, AC Measurement Bandwidth = 20Hz to 20kHz,  $f_S$  = 48kHz, 24-bit data,  $f_{BCLK}$  = 3.072MHz. Typical values are at  $T_A$  = +25°C)



### **Pin Configuration**

### **WLP**



# **Pin Description**

| PIN    | NAME            | FUNCTION                                                                                                                                                                                                                                                                                    | REF<br>SUPPLY                                               | TYPE             |
|--------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------|
| A3     | EN              | Hardware Enable Pin. Pull EN low, to place the the device in Shutdown mode.                                                                                                                                                                                                                 | _                                                           | Digital Input    |
| B1, C1 | PVDD            | Amplifier Power Supply Input. Bypass to GND with a 1μF and 10μF capacitor placed as close as possible.                                                                                                                                                                                      | _                                                           | Supply           |
| С3     | V <sub>DD</sub> | Power Supply Input. Bypass to GND with a 1µF capacitor placed as close as possible.                                                                                                                                                                                                         | _                                                           | Supply           |
| A1     | OUTP            | Positive Class-D Amplifier Output                                                                                                                                                                                                                                                           | PVDD                                                        | Analog<br>Output |
| A4     | DAI2            | Digital Audio Interface Pin 2. Internally pulled down to GND through a $3M\Omega$ resistor.                                                                                                                                                                                                 | _                                                           | Digital Input    |
| В3     | GAIN_SLOT       | Gain and Channel Selection. Determines amplifier output voltage in I <sup>2</sup> S and left-justified modes ( <i>Gain Selection</i> ). Used for channel selection along with DAI Configuration in TDM mode ( <u>Table 8</u> ). In TDM mode, full-scale output voltage is fixed at 21.5dBV. | V <sub>DD</sub>                                             | Digital Input    |
| A2     | OUTN            | Negative Class-D Amplifier Output                                                                                                                                                                                                                                                           | PVDD                                                        | Analog<br>Output |
| C4     | DAI0            | Digital Audio Interface Pin 0. Internally pulled down to GND through a 3MΩ resistor.                                                                                                                                                                                                        |                                                             | Digital Input    |
| B2, C2 | GND             | Ground                                                                                                                                                                                                                                                                                      | _                                                           | Supply           |
| B4     | DAI1            | Digital Audio Interface Pin 1. Internally pulled down to GND through a $3M\Omega$ resistor.                                                                                                                                                                                                 | igital Audio Interface Pin 1. Internally pulled down to GND |                  |

### **Detailed Description**

The MAX98365A/B/C/D are digital PCM input Class-D power amplifiers. When the LRCLK duty cycle is 50%, the MAX98365A and MAX98365C accept standard I<sup>2</sup>S data while the MAX98365B and MAX98365D accept left-justified data. When LRCLK is a frame sync pulse (LRCLK is high for 3 BCLK periods or less), the device accepts 16-bit or 32-bit TDM data with eight channels. The digital audio interface eliminates the need for an external MCLK signal that is typically required for I<sup>2</sup>S data transmission.

The MAX98365A and MAX98365B have a fast 1ms turn-on time. The MAX98365C and MAX98365D ramp the audio volume over 13ms upon EN going high or low.

Table 1. MAX98365 Versions

|           | TURN-ON AND TURN-OFF<br>VOLUME RAMP | TURN-ON<br>TIME (ms) | DATA FORMAT WHEN LRCLK<br>DUTY CYCLE IS 50%     | DATA FORMAT WHEN LRCLK<br>IS A SYNC PULSE |
|-----------|-------------------------------------|----------------------|-------------------------------------------------|-------------------------------------------|
| MAX98365A | Disabled                            | 1                    | I <sup>2</sup> S data valid on BCLK rising edge | TDM data valid on BCLK rising edge        |
| MAX98365B | Disabled                            | 1                    | Left-justified data valid on BCLK rising edge   | TDM data valid on BCLK falling edge       |
| MAX98365C | Enabled                             | 13                   | I <sup>2</sup> S data valid on BCLK rising edge | TDM data valid on BCLK rising edge        |
| MAX98365D | Enabled                             | 13                   | Left-justified data valid on BCLK rising edge   | TDM data valid on BCLK falling edge       |

Gain and channel selection are configured by a combination of GAIN\_SLOT pin settings and connecting digital audio source signals to different DAIn pins.

The MAX98365A/B/C/D features low quiescent current, comprehensive click-and-pop suppression, and excellent RF immunity. The amplifier offers Class-AB audio performance with Class-D efficiency in a minimal board-space solution. The Class-D amplifier features spread-spectrum modulation with edge-rate and overshoot control circuitry that offers significant improvements in switch-mode amplifier radiated emissions. The amplifier features click-and-pop suppression that reduces audible transients during turn-on and turn-off. The amplifier includes thermal-overload and short-circuit protection.

#### **EN and Shutdown Mode**

The device features a low-power shutdown mode, drawing I<sub>SHDN</sub> current. During shutdown, all internal blocks are turned off including setting the amplifier output stage to a Hi-Z state. Drive EN low to put the device into shutdown.

The device exits the shutdown mode when the EN pin is asserted high and transitions into UVLO mode.

### **Standby Mode**

When the PVDD and  $V_{DD}$  supplies are above their respective UVLO thresholds and EN pin is high and there is no toggling on the DAIn pins, the device automatically enters Standby mode. In Standby mode, the Class-D amplifier is off and the outputs are in a Hi-Z state. Standby mode has reduced current consumption from normal operation ( $I_{STNDBY}$ ), but not as low as full shutdown when the EN pin is low ( $I_{SHDN}$ ). Standby mode can be used to reduce power consumption when no host GPIO is available to control the EN pin.

Note that volume is not ramped down when entering standby. For optimal click-and-pop performance on MAX98365A and MAX98365B, ramp down the digital audio amplitude on data presented to DIN before removing clocks. For optimal click-and-pop performance on MAX98365C and MAX98365D, either ramp down the digital audio amplitude on data presented to DIN before removing clocks or keep clocks valid for at least 13ms after pulling EN low to allow time for turn-off volume ramping.

While in standby, any toggling of the DAIn pins causes the part to exit Standby mode and enter DAI Configuration.

### Digital Audio Interface (DAI) Configuration (Patent Pending)

Different operating modes can be selected by connecting the digital audio bit clock (BCLK), the digital audio frame clock (LRCLK), and the digital audio data (DIN) to different DAIn pins.

The DAI detects BCLK by monitoring the switching frequencies at the DAIn pins. Detection starts when EN is toggled from low to high, when V<sub>DD</sub> rises from UVLO to operating range while EN is held high, and when exiting Standby mode by applying clocks. The DAIn pin with the highest frequency is selected as the BCLK input. Once the BCLK input pin is identified, the LRCLK and DIN pin locations are assumed, as shown in Table 2.

If the clocks are valid for four consecutive LRCLK periods, the DAI Configuration is latched and the amplifier turn on sequence is allowed to proceed. Otherwise, if there is still toggling on the DAIn pins, the detection routine is restarted; if there is no toggling on the DAIn pins, the device enters Standby mode.

Once a DAI Configuration has been latched, it does not change unless EN is toggled,  $V_{DD}$  falls below  $V_{UVLO}$ , DAI Configuration restarts due to invalid clocks, or the DAIn pins stop toggling and the part goes into Standby mode. Shutdowns due to thermal protection or Class-D Current Limit do not trigger a new round of BCLK detection.

While the amplifier is on, clock validity is continually checked. If clocks become invalid, the Class-D amplifier is immediately turned off (no volume ramping) and the outputs go into a Hi-Z state. If there is still toggling on the DAIn pins, the detection routine is restarted; if there is no toggling on the DAIn pins, the device enters Standby mode.

DAI Configurations other than those shown in Table 2 are not valid.

### **Table 2. DAI Configurations**

| DAI CONFIGURATION | BCLK CONNECTION | LRCLK CONNECTION | DIN CONNECTION |
|-------------------|-----------------|------------------|----------------|
| A                 | DAI0            | DAI1             | DAI2           |
| В                 | DAI1            | DAI2             | DAI0           |
| С                 | DAI2            | DAI0             | DAI1           |



Figure 1. DAI Connections

#### Valid Clock Frequencies

When LRCLK has a 50% duty cycle, MAX98365A and MAX98365C are automatically configured for I<sup>2</sup>S mode, while MAX98365B and MAX98365D are automatically configured for left-justified mode. When a frame sync pulse is used for LRCLK (LRCLK is high for 3 BCLK periods or less), the device is automatically configured for TDM mode.

Valid sample rates are 8kHz,16kHz, 32kHz, 44.1kHz, 48kHz, 88.2kHz, 96kHz, 176.4kHz, and 192kHz. (LRCLK clocks at 11.025kHz, 12kHz, 22.05kHz and 24kHz are **NOT** supported.)

In I<sup>2</sup>S/left-justified mode, valid resolutions are 16-, 24-, and 32-bits per channel. There are 2 channels per LRCLK period. Therefore, the valid numbers of BCLK periods per LRCLK period in I<sup>2</sup>S/left-justified mode are exactly 32 BCLK periods per LRCLK period, 48 BCLK periods per LRCLK period, and 64 BCLK periods per LRCLK period.

In TDM mode, valid resolutions are 16-bits per channel and 32-bits per channel. The valid numbers of BCLK periods per LRCLK period in TDM mode are 125, 128, 250, and 256, so there are 8 channels per LRCLK period when the BCLK periods per LRCLK period is 128 or 256. When there are 125 or 250 BCLK periods per LRCLK period, there are 7 channels per LRCLK period.

An invalid number of BCLKs per LRCLK other than those shown in Table 3 results in an unpredictable output waveform.

**Table 3. Valid Resolutions and Frame Widths** 

| SAMPLE RESOLUTION (BITS) | BCLK PERIODS PER LRCLK IN I <sup>2</sup> S/LEFT-JUSTIFIED MODE | BCLK PERIODS PER LRCLK IN TDM<br>MODE |
|--------------------------|----------------------------------------------------------------|---------------------------------------|
| 16                       | 32                                                             | 125, 128                              |
| 24                       | 48                                                             | NOT VALID                             |
| 32                       | 64                                                             | 250, 256                              |

### **Table 4. Valid BCLK Frequencies (kHz)**

|                     | I <sup>2</sup> S/LEFT-JUSTIFIED MODE |                       | TDM MODE              |                        |                        |                        |                        |
|---------------------|--------------------------------------|-----------------------|-----------------------|------------------------|------------------------|------------------------|------------------------|
|                     | 32 BCLKs<br>PER LRCLK                | 48 BCLKs<br>PER LRCLK | 64 BCLKs<br>PER LRCLK | 125 BCLKs<br>PER LRCLK | 128 BCLKs<br>PER LRCLK | 250 BLCKs<br>PER LRCLK | 256 BCLKs<br>PER LRCLK |
| LRCLK =<br>8kHz     | 256                                  | 384                   | 512                   | N/A                    | 1024                   | N/A                    | 2048                   |
| LRCLK =<br>16kHz    | 512                                  | 768                   | 1024                  | N/A                    | 2048                   | N/A                    | 4096                   |
| LRCLK =<br>32kHz    | 1024                                 | 1536                  | 2048                  | N/A                    | 4096                   | N/A                    | 8192                   |
| LRCLK =<br>44.1kHz  | 1411.2                               | 2116.8                | 2822.4                | N/A                    | 5644.8                 | N/A                    | 11289.6                |
| LRCLK =<br>48kHz    | 1536                                 | 2304                  | 3072                  | 6000                   | 6144                   | 12000                  | 12288                  |
| LRCLK =<br>88.2kHz  | 2822.4                               | 4233.6                | 5644.8                | N/A                    | 11289.6                | N/A                    | 22579.2                |
| LRCLK =<br>96kHz    | 3072                                 | 4608                  | 6144                  | 12000                  | 12288                  | 24000                  | 24576                  |
| LRCLK =<br>176.4kHz | 5644.8                               | 8467.2                | 11289.6               | 22579.2                | N/A                    | N/A                    | N/A                    |
| LRCLK =<br>192kHz   | 6144                                 | 9216                  | 12288                 | 24000                  | 24576                  | N/A                    | N/A                    |

### **MCLK Elimination**

The MAX98365 eliminates the need for the external MCLK signal that is typically used for PCM communication. This reduces EMI and possible board coupling issues in addition to reducing the size and pin-count.

### **BCLK Jitter Tolerance**

The MAX98365 features a high BCLK jitter tolerance while maintaining a high dynamic range (see the <u>Electrical</u> <u>Characteristics</u> table).

### **BCLK Polarity**

In  $I^2S$  and left-justified mode, incoming serial data is always clocked-in on the rising-edge of BCLK. In TDM mode, the MAX98365A and MAX98365C clock-in serial data on the rising edge of BCLK while the MAX98365B and MAX98365D clock in serial data on the falling edge of BCLK (<u>Table 5</u>).

### **Table 5. BCLK Polarity**

| MODE             | PART NUMBERS | BCLK POLARITY |
|------------------|--------------|---------------|
| I <sup>2</sup> S | MAX98365A/C  | Rising edge   |
| Left-justified   | MAX98365B/D  | Rising edge   |
| TDM              | MAX98365A/C  | Rising edge   |

### **Table 5. BCLK Polarity (continued)**

| MODE | PART NUMBERS | BCLK POLARITY |
|------|--------------|---------------|
| TDM  | MAX98365B/D  | Falling edge  |

### LRCLK Polarity in I<sup>2</sup>S/Left-Justified Mode

In I<sup>2</sup>S and left-justified mode, LRCLK specifies whether left-channel data or right-channel data is currently being read by the digital audio interface. The MAX98365A and MAX98365C indicate the left-channel word when LRCLK is low, and the MAX98365B and MAX98365D indicate the left-channel word when LRCLK is high (<u>Table 6</u>).

### Table 6. LRCLK Polarity in I<sup>2</sup>S/Left-Justified Mode

| PART NUMBER | LRCLK POLARITY (LEFT CHANNEL) |  |
|-------------|-------------------------------|--|
| MAX98365A/C | Low                           |  |
| MAX98365B/D | High                          |  |

### I<sup>2</sup>S and Left-Justified Mode

When the LRCLK duty cycle is 50%, the MAX98365A and MAX98365C follow standard I<sup>2</sup>S timing by allowing a delay of one BCLK cycle after the LRCLK transition before the beginning of a new data word (<u>Figure 2</u> and <u>Figure 3</u>). The MAX98365B and MAX98365D follow the left-justified timing specification by aligning the LRCLK transitions with the beginning of a new data word (<u>Figure 4</u> and <u>Figure 5</u>).

In I<sup>2</sup>S and left-justified modes, the audio channel that is sent to the amplifier output is chosen by the DAI Configuration (see <u>Table 2</u>). Use DAI Configuration A to select the left word of the stereo input data. Use DAI Configuration B to select the right word of the stereo input data. Use DAI Configuration C to select both the left and right words of the stereo input data (left/2 + right/2).

### Table 7. Channel Selection in I<sup>2</sup>S and Left-Justified Modes

| DAI CONFIGURATION | CHANNEL          |
|-------------------|------------------|
| A                 | Left             |
| В                 | Right            |
| С                 | Left/2 + Right/2 |



Figure 2. MAX98365A and MAX98365C I<sup>2</sup>S Protocol, 16-Bit Resolution



Figure 3. MAX98365A and MAX98365C I<sup>2</sup>S Protocol, 32-Bit Resolution



Figure 4. MAX98365B and MAX98365D Left-Justified Protocol, 16-Bit Resolution



Figure 5. MAX98365B and MAX98365D Left-Justified Protocol, 32-Bit Resolution



Figure 6. I<sup>2</sup>S Timing Diagram (MAX98365A and MAX98365C)



Figure 7. Left-Justified Timing Diagram (MAX98365B and MAX98365D)

### **TDM Mode**

When a frame sync pulse is used for LRCLK (LRCLK is high for 3 BCLK periods or less), the device is automatically configured for TDM mode.

In TDM mode, the device accepts 7 or 8 channels of 16-bit or 32-bit formatted data. When there are 125 (16-bit mode) or 250 (32-bit mode) BCLK cycles per frame, the device accepts 7 channels. When BCLK cycles per frame is 128 (16-bit mode) or 256 (32-bit mode), the device accepts 8 channels of data.

DAI Configuration and GAIN\_SLOT are used to select which channel is sent to the amplifier (see <u>Table 8</u> and <u>Table 2</u>).

On the MAX98365A and MAX98365C, data is valid on the BCLK rising edge (see <u>Figure 8</u> and <u>Figure 9</u>). On the MAX98365B and MAX98365D, data is valid on the BCLK falling edge (see <u>Figure 10</u> and <u>Figure 11</u>).

| Table 0   | TDM | BALL IN |         | O . I     |
|-----------|-----|---------|---------|-----------|
| i abie 8. |     | Mode    | Channel | Selection |

| CHANNEL<br>SELECTION | DAI<br>CONFIGURATION | GAIN_SLOT CONNECTION |
|----------------------|----------------------|----------------------|
| 0                    | A                    | GND                  |
| 1                    | A                    | V <sub>DD</sub>      |
| 2                    | A                    | Unconnected          |
| 3                    | В                    | $V_{DD}$             |
| 4                    | В                    | GND                  |
| 5                    | С                    | GND                  |
| 6                    | С                    | Unconnected          |
| 7                    | С                    | V <sub>DD</sub>      |



Figure 8. MAX98365A and MAX98365C TDM Protocol, 16-Bit Resolution



Figure 9. MAX98365A and MAX98365C TDM Protocol, 32-Bit Resolution



Figure 10. MAX98365B and MAX98365D TDM Protocol, 16-Bit Resolution



Figure 11. MAX98365B and MAX98365D TDM Protocol, 32-Bit Resolution



Figure 12. TDM Timing Diagrams—BCLK Rising Edge (MAX98365A/C) and BCLK Falling Edge (MAX98365B/D)

### **Gain Selection**

In  $I^2S$  and left-justified modes, use the information in <u>Table 9</u> to connect the GAIN\_SLOT pin for the desired maximum output voltage level (dBV). In TDM mode, the gain is automatically set at a fixed output voltage level of 21.5dBV.

Table 9. Gain Selection for I<sup>2</sup>S/Left-Justified Mode

| FULL SCALE OUTPUT VOLTAGE LEVEL (dBV) | GAIN_SLOT CONNECTION                                  |
|---------------------------------------|-------------------------------------------------------|
| 21.5                                  | Connect to GND                                        |
| 18.5                                  | Unconnected                                           |
| 15.5                                  | Connect to V <sub>DD</sub>                            |
| 12.5                                  | Connect to V <sub>DD</sub> through 100kΩ ±5% resistor |
| 9.5                                   | Connect to GND through 100kΩ ±5% resistor             |

#### DC Blocking Filter

The digital audio interface includes a DC blocking filter with a -3dB cutoff at f<sub>C</sub> (see the *Electrical Characteristics* table).

### **DAC Digital Filters**

The DAC features a digital lowpass filter that is automatically configured based on the sample rate that is used. This filter eliminates the effect of aliasing and any other high-frequency noise that might otherwise be present. See the DAC Digital Filters section of the Electrical Characteristics table.

### **Class-D Amplifier**

The filterless Class-D amplifier offers much higher efficiency than Class-AB amplifiers. The high efficiency of a Class-D amplifier is due to the switching operation of the output stage transistors. Any power loss associated with the Class-D output stage is mostly due to the I<sup>2</sup>R loss of the MOSFET on-resistance and quiescent current overhead.

### **Class-D Output Short-Circuit Protection**

If the output current limit of the Class-D amplifier (I<sub>LIM</sub>) is exceeded (see the <u>Electrical Characteristics</u> table), the outputs are disabled for approximately 27ms. At the end of the 27ms, the outputs are re-enabled. If the fault condition still exists, the outputs continue to disable and reenable until the fault condition is removed.

### Turn-On and Turn-Off Volume Ramping

The MAX98365A and MAX98365B have a fast 1ms turn-on time. For optimal click-and-pop performance, ramp down the digital audio amplitude on data presented to DIN before shutting down, removing clocks, or removing power.

The MAX98365C and MAX98365D ramp the audio signal from mute to full-scale over 13ms after DAI Configuration. When turned off by pulling EN low, gain is ramped down to mute over 13ms. Turn-off ramping only occurs if BCLK and LRCLK remain valid and  $V_{PVDD}$  and  $V_{DD}$  supplies remain within their operating ranges for at least 13ms after EN goes low. If either clock becomes invalid or if  $V_{PVDD}$  or  $V_{DD}$  falls below their respective UVLO thresholds, audio stops immediately without ramping.

### **Click-and-Pop Suppression**

The speaker amplifier features Analog Devices' comprehensive click-and-pop suppression. During turn-on, the click-and-pop suppression circuitry reduces audible transient sources internal to the device. When entering shutdown or standby, the differential speaker outputs simultaneously go to Hi-Z.

The comprehensive click-and-pop suppression of the MAX98365 is unaffected by power-up or power-down sequencing. Applying or removing the clocks before or after the transition of EN yields the same click-and-pop performance. However, note that for MAX98365C and MAX98365D clocks and  $V_{DD}$  must remain valid for 13ms after EN goes low to allow for volume ramping to complete for best click-and-pop performance.

#### **Ultra-Low EMI Filterless Output Stage**

Traditional Class-D amplifiers require the use of external LC filters or shielding to meet EN55022B electromagnetic interference (EMI) regulation standards. Analog Devices' active emissions-limiting, edge-rate control circuitry, and spread-spectrum modulation reduce EMI emissions while maintaining high efficiency.

Analog Devices' spread-spectrum modulation mode flattens wideband spectral components while proprietary techniques ensure that the cycle-to-cycle variation of the switching period does not degrade audio reproduction or efficiency. The device's spread-spectrum modulator randomly varies the switching frequency by  $f_{SSM}$  around the center frequency ( $f_{SW}$ ). Above 10MHz, the wideband spectrum looks like noise for EMI purposes.

### **Applications Information**

### **Filterless Class-D Operation**

Traditional Class-D amplifiers require an output filter to recover the audio signal from the amplifier's output. The filter adds cost, size, and decreases efficiency and THD+N performance. The amplifier's filterless modulation scheme does not require an output filter. The device relies on the inherent inductance of the speaker coil and the natural filtering of both the speaker and the human ear to recover the audio component of the square-wave output.

Because the switching frequency of the amplifier is well beyond the bandwidth of most speakers, voice coil movement due to the switching frequency is very small. Use a speaker with a series inductance >  $10\mu$ H. Typical  $8\Omega$  speakers exhibit series inductances in the  $20\mu$ H to  $100\mu$ H range.

### **Layout and Grounding**

Proper layout and grounding are essential for optimum performance. Good grounding improves audio performance and prevents switching noise from coupling into the audio signal.

For best EMI and audio performance, it is essential that the V<sub>PVDD</sub> decoupling capacitor be placed as close as possible to the MAX98365 to minimize the supply loop inductance.

Use wide, low-resistance output traces. As load impedance decreases, the current drawn from the device outputs increases. At higher current, the resistance of the output traces decreases the power delivered to the load. For example, if 2W is delivered from the speaker output to a  $4\Omega$  load through  $100m\Omega$  of total speaker trace, 1.95W is being delivered to the speaker. If power is delivered through  $10m\Omega$  of total speaker trace, 1.99W is delivered to the speaker. Wide output, supply, and ground traces also improve the power dissipation of the device.

Parasitic capacitance on the output traces cause higher quiescent current by  $V_{PVDD} \times f_{SW} \times C_{PARASITIC}$ . For example, at  $V_{PVDD} = 12V$  and a total parasitic capacitance of 100pF (50pF on each output trace), the increase in quiescent current is  $12V \times 300kHz \times 100pF = 360\mu A$ .

The device is inherently designed for excellent RF immunity. For best performance, add ground fills around all signal traces on top or bottom PCB planes.

In many applications, only three capacitors are required, which results in a small solution size of 7.84mm<sup>2</sup>.



Figure 13. Solution Size

### WLP GAIN\_SLOT Routing

The intended use for the GAIN\_SLOT pin is to either fix the desired gain in I<sup>2</sup>S and left-justified modes or to select the channel in TDM mode. GAIN\_SLOT should not be changed during audio playback as it could result in audible clicks or pops.

Most modes are selectable without using a via or routing out the center bump of the WLP. This simplifies the layout and allows for inexpensive PCB fabrication.

In I<sup>2</sup>S and left-justified modes, 15.5dBV, 18.5dBV, and 21.5dBV gain settings do not require GAIN\_SLOT to be routed out (see <u>Gain Selection</u>). In TDM mode, all channels can be selected without routing out GAIN\_SLOT (see <u>Table 8</u>). This is possible because of the GAIN\_SLOT pin's placement in relation to the  $V_{DD}$  and GND pins.



Figure 14. GAIN\_SLOT Connected to V<sub>DD</sub> (Output is 15.5dBV in I<sup>2</sup>S and Left-Justified Modes)



Figure 15. GAIN\_SLOT Unconnected (Output is 18.5dBV in I<sup>2</sup>S and Left-Justified Modes)



Figure 16. GAIN\_SLOT Connected to GND (Output is 21.5dBV in I<sup>2</sup>S and Left-Justified Modes)

If using I<sup>2</sup>S or left-justified modes and a 12.5dBV or 9.5dBV gain setting is required, the GAIN\_SLOT pin must be routed to a  $100k\Omega$  resistor that is connected to either V<sub>DD</sub> or GND (See <u>Gain Selection</u>). Some routing options are:

- Mechanically drilled via: cheaper if PCB volumes are low
- · Laser-drilled alternative: cheaper if PCB volumes are high
- Blind and buried vias with dog-boning
- Trace on the top layer: this must be a minimal pitch trace

PCB fabrication technology is constantly evolving, so check with your PCB manufacturer to see what option can work best for your design.

### **Typical Application Circuits**

### I<sup>2</sup>S/Left-Justified Left-Channel Operation with 21.5 dBV Output



### I<sup>2</sup>S/Left-Justified Left-Channel Operation with 18.5dBV Output



### I<sup>2</sup>S/Left-Justified Left-Channel Operation with 15.5dBV Output



### I<sup>2</sup>S/Left-Justified Right-Channel Operation with 21.5dBV Output



### I<sup>2</sup>S/Left-Justified Left/2 + Right/2 Operation with 18.5dBV Output



### I<sup>2</sup>S/Left-Justified Stereo Operation with 18.5dBV Output



### **TDM Operation (Gain Fixed at 21.5dB)**



# **Ordering Information**

| PART NUMBER    | TEMP RANGE     | PIN-PACKAGE | TOP MARKING |
|----------------|----------------|-------------|-------------|
| MAX98365AEWC+  | -40°C to +85°C | 12 WLP      | AEQ         |
| MAX98365AEWC+T | -40°C to +85°C | 12 WLP      | AEQ         |
| MAX98365BEWC+  | -40°C to +85°C | 12 WLP      | AER         |
| MAX98365BEWC+T | -40°C to +85°C | 12 WLP      | AER         |
| MAX98365CEWC+  | -40°C to +85°C | 12 WLP      | AES         |
| MAX98365CEWC+T | -40°C to +85°C | 12 WLP      | AES         |
| MAX98365DEWC+  | -40°C to +85°C | 12 WLP      | AET         |
| MAX98365DEWC+T | -40°C to +85°C | 12 WLP      | AET         |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

### **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION                                                                                                                                                                                                                               | PAGES<br>CHANGED                               |
|--------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| 0                  | 10/21         | Initial release                                                                                                                                                                                                                           | _                                              |
| 1                  | 1/22          | Updated General Description, Benefits and Features, Absolute Maximum Ratings, Electrical Characteristics table, Typical Operating Characteristics, Valid Clock Frequencies, Table 4, Layout and Grounding, and Ordering Information table | 1, 8, 11, 12, 17,<br>18, 20, 24, 25,<br>34, 43 |

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Analog Devices Inc.:

MAX98365AEWC+ MAX98365CEWC+T MAX98365BEWC+T MAX98365DEWC+T MAX98365AEWC+T