# Technical Information Manual

Revision n. 10 July 3<sup>rd</sup>, 2018

MOD. V1718 • VX1718

SERIES

VME - USB 2.0 BRIDGE

MANUAL REV. 10

NPO: 00106/03:V1718.MUTx/10

CAEN S.p.A. Via Vetraia, 11 55049 Viareggio (LU) - ITALY Tel. +39.0584.388.398 Fax +39.0584.388.959 info@caen.it www.caen.it © CAEN SpA – 2018

\_. . .

#### Disclaimer

No part of this manual may be reproduced in any form or by any means, electronic, mechanical, recording, or otherwise, without the prior written permission of CAEN SpA.

The information contained herein has been carefully checked and is believed to be accurate; however, no responsibility is assumed for inaccuracies. CAEN SpA reserves the right to modify its products specifications without giving any notice; for up to date information please visit <a href="https://www.caen.it">www.caen.it</a>.

**MADE IN ITALY:** We remark that all our boards have been designed and assembled in Italy. In a challenging environment where a competitive edge is often obtained at the cost of lower wages and declining working conditions, we proudly acknowledge that all those who participated in the production and distribution process of our devices were reasonably paid and worked in a safe environment (this is true for the boards marked "MADE IN ITALY", while we cannot guarantee for third-party manufactures).





# TABLE OF CONTENTS

| 1. | GE   | NERAL DESCRIPTION                              | 7  |
|----|------|------------------------------------------------|----|
|    | 1.1. | Overview                                       | 7  |
|    | 1.2. | BLOCK DIAGRAM                                  | 8  |
|    |      |                                                |    |
| 2. | VM   | IE INTERFACE                                   | 9  |
|    | 2.1. | VME BUS REQUESTER                              | 9  |
|    | 2.1. | 1. Fair and Demand Request modes               | 10 |
|    | 2.1. | 2. VME bus Release                             | 10 |
|    | 2.2. | ADDRESSING CAPABILITIES                        | 10 |
|    | 2.3. | DATA TRANSFER CAPABILITIES                     | 11 |
|    | 2.4. | INTERRUPT CAPABILITIES                         |    |
|    | 2.5. | CYCLE TERMINATIONS                             |    |
|    | 2.6. | SLAVE                                          |    |
|    | 2.7. | LOCATION MONITOR                               | 13 |
|    | 2.8. | VME BUS FIRST SLOT DETECTOR                    | 13 |
|    | 2.9. | SYSTEM CONTROLLER FUNCTIONS.                   |    |
|    | 2.9. | 1. System Clock Driver                         |    |
|    |      | 2. Arbitration Module                          |    |
|    |      | 2.9.2.1. Fixed Priority Arbitration Mode (PRI) |    |
|    |      | 2.9.2.2. Round Robin Arbitration Mode (RRS)    |    |
|    |      | BUS TIMER                                      |    |
|    |      | IACK DAISY CHAIN DRIVER                        |    |
|    |      | VME64X CYCLES NOT YET IMPLEMENTED              |    |
|    |      | INTERNAL REGISTERS                             |    |
|    | 2.13 | 6                                              |    |
|    | 2.13 |                                                |    |
|    | 2.13 |                                                |    |
|    | 2.13 |                                                |    |
|    | 2.13 |                                                |    |
|    | 2.13 |                                                |    |
|    | 2.13 |                                                |    |
|    | 2.13 | 1 6                                            |    |
|    |      | 3.10. Input Multiplexer Set register           |    |
|    |      | 3.11. Input Multiplexer Clear register         |    |
|    |      | 3.12. Output Multiplexer Set register          |    |
|    |      | 3.13. Output Multiplexer Clear register        |    |
|    |      | 3.14. LED Polarity set register                |    |
|    |      | 3.15. LED polarity clear register              |    |
|    |      | 3.16. Pulser A 0 register                      |    |
|    |      | 3.17. Pulser A 1 register                      |    |
|    |      | 3.18. Pulser B 0 register                      |    |
|    |      | 3.19. Pulser B 1 register                      |    |
|    |      | 3.20. Scaler 0 register                        |    |
|    |      | 3.21. Scaler 1 register                        |    |
|    |      | 3.22. Display Address Low register             |    |
|    |      | 3.23. Display Address High register            |    |
|    | 2.13 | 3.24. Display Data Low register                | 26 |
|    |      | 3.25. Display Data High register               |    |

#### Title: Mod. V1718 VME USB Bridge

**Revision date:** 03/07/2018

**Revision:** 10

|                  | 5. Display Control Left register                             |     |
|------------------|--------------------------------------------------------------|-----|
| 2.13.27          | 7. Display Control Right register                            | 27  |
| 2.13.28          | Location Monitor Address Low register                        | 27  |
| 2.13.29          | Location Monitor Address High register                       | 28  |
| 2.13.30          | ). Location Monitor Control register                         | 28  |
|                  | . BA Rotary Switches Status register                         |     |
|                  |                                                              |     |
| 3. TECHI         | NICAL SPECIFICATIONS                                         | 29  |
| 2.1 D.           | a grue graya                                                 | 20  |
|                  | ACKAGING<br>OWER REQUIREMENTS                                |     |
|                  | OWER REQUIREMENTS                                            |     |
|                  |                                                              |     |
|                  | XTERNAL COMPONENTS                                           |     |
| 3.4.1.<br>3.4.2. | 1                                                            |     |
|                  | TERNAL HARDWARE COMPONENTS                                   |     |
|                  |                                                              |     |
| 3.5.1.<br>3.5.2. | SwitchesFirmware jumpers                                     |     |
|                  | ROGRAMMABLE INPUT/OUTPUT                                     |     |
| 3.6.1.           | Timer & Pulse Generator                                      |     |
| 3.6.2.           | Scaler Scaler                                                |     |
| 3.6.3.           | Coincidence                                                  |     |
| 3.6.4.           | Input/Output Register                                        |     |
|                  | 2 INTERNAL CONNECTIONS                                       |     |
|                  | ME DATAWAY DISPLAY                                           |     |
|                  |                                                              |     |
|                  | RMWARE UPGRADE                                               |     |
| 3.10. TE         | ECHNICAL SPECIFICATIONS TABLE                                | 41  |
| 4 COPTY          | VADE OVERVIEW                                                | 4.0 |
| 4. SOFTV         | VARE OVERVIEW                                                | 42  |
| 4.1. Sc          | OFTWARE USER INTERFACE                                       | 42  |
| 4.1.1.           | Software User Interface: Installation                        | 42  |
| 4.1              | .1.1. Hardware Installation                                  | 43  |
| 4.1.2.           | Software User Interface: The Main Menu                       | 43  |
| 4.1.3.           | Software User Interface: I/O Setting Menu – VME Settings     |     |
| 4.1.4.           | Software User Interface: I/O Setting Menu – Pulser           | 44  |
| 4.1.5.           | Software User Interface: I/O Setting Menu – Scaler           |     |
| 4.1.6.           | Software User Interface: I/O Setting Menu – Location Monitor |     |
| 4.1.7.           | Software User Interface: I/O Setting Menu – Input            | 45  |
| 4.1.8.           | Software User Interface: I/O Setting Menu – Output           | 46  |
| 4.1.9.           | Software User Interface: I/O Setting Menu – Display          | 46  |
| 4.1.10.          |                                                              |     |
| 4.2. C           | AENVMELIB INTRODUCTION                                       |     |
|                  | AENVMELIB 2.x description                                    |     |
| 4.3.1.           | CAENVME_SWRelease                                            |     |
| 4.3.2.           | CAENVME_Init                                                 |     |
| 4.3.3.           | CAENVME_BoardFWRelease                                       |     |
| 4.3.4.           | CAENVME_End                                                  |     |
| 4.3.5.           | CAENVME_ReadCycle                                            |     |
| 4.3.6.           | CAENVME RMWCycle                                             |     |
| 4.3.7.           | CAENVME_WriteCycle                                           |     |
| 4.3.8.           | CAENVME_BLTReadCycle                                         |     |
| 4.3.9.           | CAENVME_MBLTReadCycle                                        |     |
| 4.3.10.          | _ •                                                          |     |
| 4.3.11.          | · · · · · · · · · · · · · · · · · · ·                        |     |
| 4.3.12.          | · · · · · · · · · · · · · · · · · · ·                        |     |

| 4.3.13.     | CAENVME_ADOHCycle                        |    |
|-------------|------------------------------------------|----|
| 4.3.14.     | CAENVME_IACKCycle                        |    |
| 4.3.15.     | CAENVME_IRQCheck                         |    |
| 4.3.16.     | CAENVME_SetPulserConf                    | 53 |
| 4.3.17.     | CAENVME_SetScalerConf                    | 54 |
| 4.3.18.     | CAENVME_SetOutputConf                    | 55 |
| 4.3.19.     | CAENVME_SetInputConf                     | 55 |
| 4.3.20.     | CAENVME_GetPulserConf                    | 56 |
| 4.3.21.     | CAENVME_GetScalerConf                    |    |
| 4.3.22.     | CAENVME_ReadRegister                     |    |
| 4.3.23.     | CAENVME_SetOutputRegister                |    |
| 4.3.24.     | CAENVME_ClearOutputRegister              |    |
| 4.3.25.     | CAENVME_PulseOutputRegister              |    |
| 4.3.26.     | CAENVME_ReadDisplay                      |    |
| 4.3.27.     | CAENVME_SetArbiterType                   |    |
| 4.3.28.     | CAENVME_SetRequesterType                 |    |
| 4.3.29.     | CAENVME_SetReleaseType                   |    |
| 4.3.30.     | CAENVME_SetBusReqLevel                   |    |
| 4.3.31.     | CAENVME_SetTimeout                       |    |
| 4.3.32.     | CAENVME_SetFIFOMode                      |    |
| 4.3.33.     | CAENVME_GetArbiterType                   |    |
| 4.3.34.     | CAENVME_GetRequesterType                 |    |
| 4.3.35.     | CAENVME_GetReleaseType                   |    |
| 4.3.36.     | CAENVME_GetBusReqLevel                   |    |
| 4.3.37.     | CAENVME_GetTimeout                       |    |
| 4.3.38.     | CAENVME_GetFIFOMode                      |    |
| 4.3.39.     | CAENVME_SystemReset                      |    |
| 4.3.40.     | CAENVME_ResetScalerCount                 |    |
| 4.3.41.     | CAENVME_EnableScalerGate                 |    |
| 4.3.42.     | CAENVME_DisableScalerGate                |    |
| 4.3.43.     | CAENVME_StartPulser                      |    |
| 4.3.44.     | CAENVME_StopPulser                       |    |
| 4.3.45.     | CAENVME_IRQEnable                        |    |
| 4.3.46.     | CAENVME_IRQDisable                       |    |
| 4.3.47.     | CAENVME_IRQWait                          |    |
| 4.3.48.     | CAENVME_ReadFlashPage                    |    |
| 4.3.49.     | CAENVME_WriteFlashPage                   |    |
| 4.3.50.     | CAENVME_SetInputConf                     |    |
| 4.3.51.     | CAENVME_SetLocationMonitor               |    |
|             | CAENVME_SetOutputRegister                |    |
| 4.3.53.     | CAENVME_WriteRegister                    |    |
| IST (       | OF FIGURES                               |    |
|             | of TIGURES                               |    |
| FIG. 1.1: M | MOD. V1718 BLOCK DIAGRAM                 | 8  |
|             | NTERNAL ARBITRATION FOR VME BUS REQUESTS |    |
|             | 71718 SLAVE OPERATION                    |    |
|             | 'HE LOCATION MONITOR                     |    |
|             | TATUS REGISTER                           |    |
|             | CONTROL REGISTER.                        |    |
|             | TRMWARE REVISION REGISTER                |    |
|             | RQ STATUS REGISTER                       |    |
|             | NPUT REGISTER                            |    |
|             |                                          |    |
| 110. 2.9. C | OUTPUT SET REGISTER                      |    |

#### Title:

User's Manual (MUT) Mod. V1718 VME USB Bridge

| Revision  | date |
|-----------|------|
| 03/07/201 | 8    |

Revision: 10

| Fig. 2.10: Output set register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 19 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Fig. 2.11: Input Multiplexer register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 20 |
| Fig. 2.12: Input Multiplexer register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 21 |
| Fig. 2.13: Output Multiplexer Set register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 22 |
| Fig. 2.14: Output Multiplexer Set register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 23 |
| Fig. 2.15: LED Polarity set register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 23 |
| Fig. 2.16: LED POLARITY CLEAR REGISTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 23 |
| Fig. 2.17: Pulser A 0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 24 |
| Fig. 2.18: Pulser A 1 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 24 |
| Fig. 2.19: Pulser B 0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 24 |
| Fig. 2.20: Pulser B 1 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 25 |
| Fig. 2.21: Scaler 0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 25 |
| Fig. 2.22: Scaler 1 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 25 |
| Fig. 2.23: Display Address Low register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 26 |
| Fig. 2.24: Display Address High register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 26 |
| Fig. 2.25: Display Address Low register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 26 |
| Fig. 2.26: Display Data High register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |
| Fig. 2.27: Display Control Left register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
| Fig. 2.28: Display Control Left register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 27 |
| Fig. 2.29: Location Monitor Address Low register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 27 |
| Fig. 2.30: Location Monitor Address Low register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 28 |
| FIG. 2.31: LOCATION MONITOR CONTROL REGISTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 28 |
| Fig. 2.32: BA Rotary Switches Status register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 28 |
| FIG. 3.1: MOD. V1718/V1718LC FRONT PANEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 30 |
| Fig. 3.2: PROG_3 SWITCH SETTING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 33 |
| FIG. 3.3: COMPONENT LOCATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 34 |
| FIG. 3.4: INPUT/OUTPUT CONNECTIONS SCHEME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 37 |
| FIG. 3.5: DATAWAY DISPLAY LAYOUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 38 |
| FIG. 3.6: FIRMWARE REVISION ON THE DATAWAY DISPLAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 40 |
| FIG. 4.1: THE SOFTWARE & DOCUMENTATION PACK CD INTRODUCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 42 |
| Fig. 4.2: The Main Menu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    |
| Fig. 4.3: The I/O Setting Menu – VME Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 44 |
| Fig. 4.4: The I/O Setting Menu – Pulser                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 44 |
| Fig. 4.5: The I/O Setting Menu – Scaler                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 45 |
| FIG. 4.6: THE I/O SETTING MENU – LOCATION MONITOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 45 |
| FIG. 4.7: THE I/O SETTING MENU – INPUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 45 |
| FIG. 4.8: THE I/O SETTING MENU – INPUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 46 |
| FIG. 4.9: THE I/O SETTING MENU – DISPLAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 46 |
| FIG. 4.10: THE I/O SETTING MENU – DISPLAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 46 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
| LIST OF TABLES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    |
| ISI OI IADLES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |    |
| The second of the second secon | -  |
| TABLE 1.1: AVAILABLE VERSIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
| TABLE 2.2: REGISTERS MAP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
| TABLE 3.1: FPGA AVAILABLE FUNCTIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    |
| TABLE 3.2: MOD. V1718 TECHNICAL SPECIFICATIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    |
| TABLE 4.1: SOURCE SELECTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 55 |

Revision:

Page:

# 1. General description

#### 1.1. Overview

The Mod. V1718 is a 1-unit wide VME master module which can be operated from the USB port of a standard PC, which represents the "intelligent" section of the system. The module is capable of performing all the cycles foreseen by the VME64X specifications<sup>1</sup>.

The Mod. VX1718 is the VME64X mechanics version of the module; in the present manual the "generic" term "V1718" refers to all versions, except as otherwise specified.

The module can work in a "multimaster" system with the possibility of operating as a system controller, in this case (which is the default option as the board is inserted in the slot 1), it works as Bus Arbiter, Sysclock Driver, IACK Daisy Chain Driver, etc.

The module features a LED display<sup>2</sup> which allows to monitor the VME bus activity in detail. The front panel features 5 TTL/NIM programmable outputs<sup>3</sup> on LEMO 00 connectors (default assignment is: DS, AS, DTACK, BERR signals and the output of a programmable Location Monitor) and two programmable TTL/NIM inputs<sup>4</sup> (on LEMO 00 connectors).

Operation as a Slave module is available for reading the Dataway display and the Internal Test RAM.

The V1718 – PC interface is USB 2.0 compliant; previous issues are also supported. USB data transfer takes place through the High Speed Bulk Transaction protocol. The VME Bus data transfer does not require to be strictly synchronised to the USB transfer thanks to a 128 kbyte local buffer.

The Module drivers, which support the use with the most common PC platforms (Windows 98/2000/XP/VISTA, Linux), are available at the web page <a href="http://www.caen.it/nuclear/software\_download.php">http://www.caen.it/nuclear/software\_download.php</a>

useful example programs are provided as well. Future firmware upgrade is possible via USB; only tools developed by CAEN must be used for the firmware upgrade.

Table 1.1: Available versions

| Code         | Description                   | LED display | TTL/NIM I/Os | Form factor |
|--------------|-------------------------------|-------------|--------------|-------------|
| WV1718XAAAAA | V1718 - VME-USB 2.0 Bridge    | yes         | yes          | VME6U       |
| WV1718LCXAAA | V1718LC - VME-USB 2.0 Bridge  | no          | no           | VME6U       |
| WVX1718XAAAA | VX1718 - VME-USB 2.0 Bridge   | yes         | yes          | VME64X      |
| WVX1718LCXAA | VX1718LC - VME-USB 2.0 Bridge | no          | no           | VME64X      |

<sup>&</sup>lt;sup>1</sup> 2eVME cycles and 3U boards cycles are not implemented yet.

 NPO:
 Filename:
 Number of pages:

 00106/03:V1718.MUTx/10
 V1718\_REV10.DOC
 67

<sup>&</sup>lt;sup>2</sup> Not available on Mod. V/VX1718LC versions

<sup>&</sup>lt;sup>3</sup> Not available on Mod. V/VX1718LC versions

<sup>&</sup>lt;sup>4</sup> Not available on Mod. V/VX1718LC versions

# 1.2. Block diagram



Fig. 1.1: Mod. V1718 block diagram

The FPGA (Field Programmable Gate Array) is the module's core; it implements the USB communication protocol, the LED display and I/O connectors management on the front side and the VME Master on the backside.

A 128 kbyte buffer allows to provide a temporary data storage during VME cycles: the VME data rate is therefore decoupled from the USB rate and may take place at full speed.

Revision:

# 2. VME Interface

The V1718 provides all of the addressing and data transfer modes documented in the VME64 specification (except A64 and those intended to improve 3U applications, i.e. A40 and MD32). The V1718 is also compatible with all VME bus modules compliant to pre-VME64 specifications. As VME bus master, the V1718 supports Read-Modify-Write (RMW), and Address-Only-with-Handshake (ADOH) but does not accept RETRY\* as a termination from the VME bus slave. The ADOH cycle is used to implement the VME bus Lock command allowing the PC Host to lock VME bus resources.

#### 2.1. VME bus Requester



Fig. 2.1: Internal Arbitration for VME bus Requests

When the V1718 operates as *VME bus Requester*, the functional sequence is the following:

- The USB sends a VME bus access request
- The Master asserts DWB (Device Want Bus), and waits for DGB (Device Grant Bus)
- The Requester requests the bus to the Arbiter, via VME (whether the Arbiter is the V1718 itself or not); when the Arbiter has granted the bus, the Requester asserts DGB and BBSY (on the bus)
- The Master performs the the VME cycle, then releases DWB
- If REL\_TYPE is RWD (Release When Done), then the Requester releases BBSY

 NPO:
 Filename:
 Number of pages:
 Page:

 00106/03:V1718.MUTx/10
 V1718\_REV10.DOC
 67
 9

Revision:

#### 2.1.1. Fair and Demand Request modes

The V1718 produces requests on all VME bus request levels: BR3\*, BR2\*, BR1\*, and BR0\*. The default setting is for level 3 VME bus request. The request level is a global programming option set through the Bus Request field in the Control register (see § 2.13.2).

The programmed request level is used by the VME bus Master Interface regardless of the channel currently accessing the VME bus Master Interface.

The Requester may be programmed for either Fair or Demand mode. The request mode is a global programming option set through the Requester Type bit in the Control register. In *Fair mode*, the V1718 does not request the VME bus until there are no other VME bus requests pending at its programmed level. This mode ensures that every requester on an equal level has access to the bus.

In *Demand mode*, the requester asserts its bus request regardless of the state of the BRn\* line. By requesting the bus frequently, requesters far down the daisy chain may be prevented from ever obtaining bus ownership. This is referred to as "starving" those requesters. Note that in order to achieve fairness, all bus requesters in a VME bus system must be set to Fair mode.

#### 2.1.2. VME bus Release

The Requester can be configured as either RWD (release when done) or ROR (release on request) using the Release Type bit in the Control register. The default setting is for RWD: the bus is released as soon as the VME access is terminated; in case of BLT/MBLT cycles, the access is terminated either when the N required bytes are transferred (although the cycle is divided into several blocks according to the VME boundaries) or when BERR\* is asserted. ROR means the master releases BBSY\* only if a bus request is pending from another VMEbus master and once the channel that is the current owner of the VME bus Master Interface is done. Ownership of the bus may be assumed by another channel without re-arbitration on the bus if there are no pending requests on any level on the VME bus.

# 2.2. Addressing capabilities

V1718 generates A16, A24, A32, CR/CSR and LCK address phases on the VME bus. Address Modifiers of any kind (supervisor/non-privileged and program/data) are also programmed through the USB: the V1718 does not handle the AM: the PC Host passes them via USB as VME cycle parameters. The AM broadcasting depends on the PC drivers.

The master generates ADdress-Only-with-Handshake (ADOH) cycles in support of lock commands for A16, A24, and A32 spaces.

Supported addressing:

A16, A24, A32, CR/CSR for R/W, RMW, ADO and ADOH

A16, A24, A32 for BLT A16, A24, A32 for MBLT

ADO Address Only

ADOH Address Only with Handshake

**NPO:** 00106/03:V1718.MUTx/10

**Filename:** V1718\_REV10.DOC

Number of pages:

## 2.3. Data transfer capabilities

The V1718 supports the following cycles:

Cycle Type

R/W Single Read/Write
RMW Read Modify Write
BLT Block Transfer

MBLT Multiplexed Block Transfer

Data sizing

D08(EO), D16, D32 for R/W, RMW, BLT<sup>5</sup>

D64 for MBLT

- BLT/MBLT cycles may be performed with either address increment or with fixed address (FIFO mode)
- BLT/MBLT cycles are split at hardware level when the boundary (BLT = Nx256 bytes; MBLT = Nx2 Kbytes) is met: AS is released and then re-asserted, the VME bus is not re-arbitered. The boundaries are neglected in FIFO operating mode.
- Non aligned accesses are not supported

### 2.4. Interrupt capabilities

The USB does not allow transferring an interrupt to the PC, so the communication between the PC and the V1718 is always started by the PC. The VME interrupts are activated by reading the IRQ lines status from the PC and, if one line is active, then a IACK cycle can be executed. The V1718 supports the following IACK cycles:

IACK: D08, D16, D32

# 2.5. Cycle terminations

The V1718 accepts BERR\* or DTACK\* as cycle terminations. BERR\* is handled as cycle termination whether it is produced by the V1718 itself or by another board. The Status word broadcasted as the cycle is acknowledged, informs the PC HOST about the cycle termination type (BERR\* or DTACK\*).

<sup>5</sup> BLT08 not implemented

**NPO:** 00106/03:V1718.MUTx/10

**Filename:** V1718\_REV10.DOC

Number of pages: Page:

User's Manual (MUT)

The V1718 can be operated as slave for debugging purposes. It responds to VME cycles (which must be initiated by <u>another module</u>, i.e. a V1718 cannot *address itself* as a slave) for accessing the Dataway Display internal registers and a Test RAM (32 x 16). The V1718 is accessed both with A32 and A24 base address (see § 3.5.1); the module is provided with only two rotary switches for board addressing, so the addressing mode is selected via the dip switch 3 (A24 $\rightarrow$  PROG\_3 = OFF; A32 $\rightarrow$  PROG\_3 = ON), see § 0. The Address map for V1718 is listed in Table 2.1. All register addresses are referred to the Base Address of the board, i.e. the addresses reported in the Tables are the offsets to be added to the board Base Address.

Table 2.1: Address Map for the Model V1718

| ADDRESS            | REGISTER/CONTENT | ADDR_MODE | DATA_MODE        | R/W        |
|--------------------|------------------|-----------|------------------|------------|
| Base + %0000÷%00FC | Test RAM         | A24/A32   | D32, BLT32, MBLT | Read/Write |
| Base + %1000       | Display Address  | A24/A32   | D32              | Read only  |
| Base + %1004       | Display Data     | A24/A32   | D32              | Read only  |
| Base + %1008       | Display Control  | A24/A32   | D32              | Read only  |



Fig. 2.2: V1718 Slave operation

**NPO:** 00106/03:V1718.MUTx/10

Filename: V1718\_REV10.DOC

Number of pages:

Page:

Revision:

#### 2.7. Location Monitor

The V1718 monitors the cycles on the bus, whether they are held by itself or by other masters, and produces a Trigger Out LMON signal as soon as a particular cycle is performed (see Fig. 3.3). The LMON out is available by default as front panel signal.



Fig. 2.3: The Location Monitor

#### 2.8. VME bus First Slot Detector

The First Slot Detector module samples BG3IN\* immediately after reset to determine whether the V1718 resides in slot 1. The VME bus specification requires that BG[3:0]\* lines be driven high during reset. This means that if a board is preceded by another board in the VME bus system, it will always sample BG3IN\* high after reset. BG3IN\* can only be sampled low after reset by the first board in the crate (there is no preceding board to drive BG3IN\* high). If BG3IN\* is sampled at logic low immediately after reset (due to the master internal pull-down), then the V1718 is in slot 1 and becomes SYSTEM CONTROLLER: otherwise, the SYSTEM CONTROLLER module is disabled. This mechanism may be overridden via dip switch setting: the SYSTEM CONTROLLER bit is "forced" to one by setting to ON PROG\_0, and is "forced" to zero by setting to ON PROG\_1; note that such switches must always be in "opposite" positions (see § 3.5.1).

Page:

Revision:

### 2.9. System Controller Functions

When located in Slot 1 of the VME crate, the V1718 assumes the role of SYSTEM CONTROLLER and sets the SYSTEM CONTROLLER status bit in the STATUS register. In accordance with the VME64 specification, as SYSTEM CONTROLLER the V1718 provides:

- a system clock driver,
- an arbitration module,
- an IACK Daisy Chain Driver (DCD)
- a bus timer.

#### 2.9.1. System Clock Driver

The V1718 provides a 16 MHz SYSCLK signal when configured as System Controller.

#### 2.9.2. Arbitration Module

When the V1718 is SYSTEM CONTROLLER, the Arbitration Module is enabled. The Arbitration

Module supports the following arbitration modes:

- Fixed Priority Arbitration Mode (PRI),
- Round Robin Arbitration Mode (RRS) (default setting).

These are set with the ARBITER bit in the STATUS register

#### 2.9.2.1. <u>Fixed Priority Arbitration Mode (PRI)</u>

In this mode, the order of priority is BR [3], BR [2], BR [1], and BR [0] as defined by the VME64 specification. The Arbitration Module issues a Bus Grant (BGO [3:0]) to the highest requesting level.

If a Bus Request of higher priority than the current bus owner becomes asserted, the Arbitration Module asserts BCLR until the owner releases the bus (BBSY is negated).

#### 2.9.2.2. Round Robin Arbitration Mode (RRS)

This mode arbitrates all levels in a round robin mode, repeatedly scanning from levels 3 to 0.

Only one grant is issued per level and one owner is never forced from the bus in favor of another requester (BCLR is never asserted).

Since only one grant is issued per level on each round robin cycle, several scans will be required to service a queue of requests at one level.

#### 2.10. Bus Timer

A programmable bus timer allows users to select a VMEbus time-out period. The time-out

period is programmed through the Bus Timeout bit in the Control register (= 0  $\rightarrow$  timeout = 50  $\mu$ s; = 1  $\rightarrow$  timeout = 400 $\mu$ s). The VMEbus Timer module asserts BERR if a VMEbus transaction times out (indicated by one of the VMEbus data strobes remaining asserted beyond the time-out period).

**NPO:** 00106/03:V1718.MUTx/10

**Filename:** V1718\_REV10.DOC

Number of pages:

# 2.11. IACK Daisy Chain Driver

The V1718 can operate as IACK Daisy Chain Driver: it drives low the IACKOUT line of the first slot, thus starting the chain propagation, as soon as it detects an Interrupt Acknowledge cycle by an Interrupt Handler (that could be the V1718 itself).

#### 2.12. VME64X Cycles not yet implemented

Presently the module does not implement the following functions, foreseen by the VME64X:

Unaligned Transfer (UAT) MD32 cycles 2eVME cycles BLT08 cycles A64 addresing Cycles terminated with RETRY

## 2.13. Internal registers

Table 2.2: Registers map

| NAME      | ADDRESS | Type       | Nbit | Function                                |
|-----------|---------|------------|------|-----------------------------------------|
| STATUS    | 00      | read       | 16   | Status register                         |
| VME_CTRL  | 01      | read/write | 16   | VME control register                    |
| FW_REV    | 02      | read only  | 16   | Firmware revision                       |
| FW_DWNLD  | 03      | read/write | 8    | Firmware download                       |
| FL_ENA    | 04      | read/write | 1    | Flash enable                            |
| IRQ_STAT  | 05      | read only  | 7    | IRQ status                              |
| IN_REG    | 08      | read/write | 7    | Front panel input register              |
| OUT_REG_S | 0A      | read/write | 11   | Front panel output register set         |
| IN_MUX_S  | 0B      | read/write | 12   | Input multiplexer set                   |
| OUT_MUX_S | 0C      | read/write | 15   | Output multiplexer set                  |
| LED_POL_S | 0D      | read/write | 7    | LED polarity set                        |
| OUT_REG_C | 10      | write only | 11   | Front panel output register clear       |
| IN_MUX_C  | 11      | write only | 12   | Input multiplexer clear                 |
| OUT_MUX_C | 12      | write only | 15   | Output multiplexer clear                |
| LED_POL_C | 13      | write only | 7    | LED polarity clear                      |
| PULSEA_0  | 16      | read/write | 16   | Period and width of pulser A            |
| PULSEA_1  | 17      | read/write | 10   | # pulses and range of pulser A          |
| PULSEB_0  | 19      | read/write | 16   | Period and width of pulser B            |
| PULSEB_1  | 1A      | read/write | 10   | # pulses and range of pulser B          |
| SCALER0   | 1C      | read/write | 11   | End Count Limit and Autores of scaler   |
| SCALER1   | 1D      | read only  | 10   | Counter value of scaler                 |
| DISP_ADL  | 20      | read only  | 16   | Display AD [15:0]                       |
| DISP_ADH  | 21      | read only  | 16   | Display AD [31:16]                      |
| DISP_DTL  | 22      | read only  | 16   | Display DT [15:0]                       |
| DISP_DTH  | 23      | read only  | 16   | Display DT [31:16]                      |
| DISP_PC1  | 24      | read only  | 12   | Display control left bar                |
| DISP_PC2  | 25      | read only  | 12   | Display control right bar               |
| LM_ADL    | 28      | read/write | 16   | Local monitor AD [15:0]                 |
| LM_ADH    | 29      | read/write | 16   | Local monitor AD [31:16]                |
| LM_C      | 2C      | read/write | 9    | Local monitor controls                  |
| B_ID      | 36      | read       | 8    | Status of the 2 rotary switches for the |
| İ         |         |            |      | board VME base address                  |

Mod. V1718 VME USB Bridge

**Revision date:** 03/07/2018

**Revision:** 

#### 2.13.1. Status register

(+ 0x00, D16, read/write)

This register contains information on the status of the module.



Fig. 2.4: Status Register

SYSTEM RESET: 0 = Inactive

1 = Active

SYSTEM CONTROL: 0 = Disabled

1 = Enabled

DTACK: 1 = Last cycle terminated with DTACK

0 = Any other case

BERR: 1 = Last cycle terminated with BERR

0 = Any other case

DIP SWITCH [4:0]: 0 = Switch set to OFF

1 = Switch set to ON

**USB TYPE:** 0 =Full speed

1 = High speed

#### 2.13.2. Control register

(+ 0x01, D16, read/write)

This register allows performing some general settings of the module.



Fig. 2.5: Control Register

Arbiter Type: 0 = Fixed Priority

1 = Round Robin

Requester Type: 0 = Fair

1 = Demand

Release Type: 0 = Release when done

1 = Release on request

Bus Timeout:  $0 = 50 \mu s$ 

 $1 = 1400 \, \mu s$ 

Address Increment: 0 = Enabled

1 = Disabled (FIFO mode)

#### 2.13.3. Firmware Revision register

(+ 0x02, D16, read only)

This register contains the firmware revision number coded on 16 bit. For example the REV. X.Y would feature:

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| X  |    |    |    |    |    |   |   |   |   | ` | Y |   |   |   |   |

Fig. 2.6: Firmware Revision Register

 NPO:
 Filename:
 Number of pages:
 Page:

 00106/03:V1718.MUTx/10
 V1718\_REV10.DOC
 67
 17

Revision: 10

#### 2.13.4. Firmware Download register

(+ 0x03, D16, read/write)

This register is reserved for internal use only.

#### 2.13.5. Flash Enable register

(+ 0x04, D16, read/write)

This register is reserved for internal use only.

#### 2.13.6. IRQ Status register

(+ 0x05, D16, read only)

This register allows to monitor the IRQ lines status (1 = Active, 0 = Inactive).



Fig. 2.7: IRQ Status register

### 2.13.7. Input register

(+ 0x08, D16, read/write)

This register carries the input register pattern.



Fig. 2.8: Input register

 NPO:
 Filename:
 Number of pages:
 Page:

 00106/03:V1718.MUTx/10
 V1718\_REV10.DOC
 67
 18

#### 2.13.8. **Output set register**

(+ 0x0A, D16, read/write)

This register allows to set the output register pattern: 1 = set; 0 = leave previous setting



Fig. 2.9: Output set register

#### 2.13.9. **Output clear register**

(+ 0x10, D16, write only)

This register allows to clear the output register pattern (1 = Clear, 0 = Leave previous setting).



Fig. 2.10: Output set register

Page:

#### 2.13.10. Input Multiplexer Set register

(+ 0x0B, D16, read/write)

This register allows to set the IN\_0 and IN\_1 polarity as well as the source of Pulsers/Scaler Signals: 1 = set; 0 = leave previous setting



Fig. 2.11: Input Multiplexer register

INPUT POLARITY: 0 = Direct

1 = Inverted

PULSER START SOURCE: 00 = SYSRES Button (short pressure) or Software

 $01 = IN_0$  $10 = IN_1$ 

11 = IN\_0 OR IN\_1

PULSER A RESET SOURCE: 0 = Output register

1 = Input 0

PULSER B RESET SOURCE: 0 = Output register

1 = Input 1

SCALER GATE SOURCE: 0 = Output register

1 = Input 1

SCALER HIT SOURCE: 0 = Output register

1 = Input 0

SCALER RESET SOURCE: 0 = Output register

1 = Input 1

Title: Mod. V1718 VME USB Bridge **Revision date:** 03/07/2018

Revision: 10

# 2.13.11. Input Multiplexer Clear register

(+ 0x11, D16, write only)

This register allows to clear the Input Multiplexer settings (1 = Clear, 0 = Leave previous setting).



Fig. 2.12: Input Multiplexer register

User's Manual (MUT)

Title: Mod. V1718 VME USB Bridge **Revision date:** 03/07/2018

Revision: 10

Page:

22

#### 2.13.12. Output Multiplexer Set register

(+ 0x0C, D16, read/write)

This register allows to set the OUT[4..0] polarity as well as the source of such signals: 1 = set; 0 = leave previous setting



Fig. 2.13: Output Multiplexer Set register

OUTPUT\_0 SOURCE: 00 = Data Strobe

01 = Input 0 AND Input 1 10 = Pulser A Output 11 = Output Register

OUTPUT\_1 SOURCE: 00 = Address Strobe

01 = Input 0 AND Input 1 10 = Pulser A Output 11 = Output Register

OUTPUT\_2 SOURCE: 00 = Data Acknowledge

01 = Input 0 AND Input 1 10 = Pulser B Output 11 = Output Register

OUTPUT\_3 SOURCE: 00 = Bus Error

01 = Input 0 AND Input 1 10 = Pulser B Output 11 = Output Register

OUTPUT\_4 SOURCE: 00 = Location Monitor

01 = Input 0 AND Input 1 10 = Scaler End Count 11 = Output Register

OUTPUT POLARITY: 0 = Direct

1 = Inverted

#### 2.13.13. Output Multiplexer Clear register

(+ 0x12, D16, write only)

This register allows to clear the Output Multiplexer settings (1 = Clear, 0 = Leave previous setting)



Fig. 2.14: Output Multiplexer Set register

# 2.13.14. LED Polarity set register

(+ 0x0D, D16, read/write)

This register allows to set the LED polarity status (1 = set; 0 = leave previous setting).



Fig. 2.15: LED Polarity set register

# 2.13.15. LED polarity clear register

(+ 0x13, D16, write only)

This register allows to clear the LED polarity set via the LED Polarity set register (1 = Clear, 0 = Leave previous setting).



Fig. 2.16: LED polarity clear register

 NPO:
 Filename:
 Number of pages:
 Page:

 00106/03:V1718.MUTx/10
 V1718\_REV10.DOC
 67
 23

User's Manual (MUT)

Title: Mod. V1718 VME USB Bridge **Revision date:** 03/07/2018

**Revision:** 

Page:

24

### 2.13.16. Pulser A 0 register

(+ 0x16, D16, read/write)

This register allows to set the period and width of the relevant Pulser, measured in range steps (see § 2.13.17).



Fig. 2.17: Pulser A 0 register

### 2.13.17. Pulser A 1 register

(+ 0x17, D17, read/write)

This register allows to set the number of pulses and the range of the relevant Pulser.



Fig. 2.18: Pulser A 1 register

RANGE:  $00 \rightarrow 25 \text{ ns}$ 

 $\begin{array}{c} 01 \rightarrow 1.6 \; \mu s \\ 10 \rightarrow 400 \; \mu s \\ 11 \rightarrow 104 \; ms \end{array}$ 

#### 2.13.18. Pulser B 0 register

(+ 0x19, D16, read/write)

This register allows to set the period and width of the relevant Pulser, measured in range steps (see § 2.13.19).



Fig. 2.19: Pulser B 0 register

Revision:

#### 2.13.19. Pulser B 1 register

(+ 0x1A, D16, read/write)

This register allows to set the number of pulses and the range of the relevant Pulser.



Fig. 2.20: Pulser B 1 register

RANGE:  $00 \rightarrow 25 \text{ ns}$ 

 $01 \rightarrow 1.6 \,\mu s$   $10 \rightarrow 400 \,\mu s$  $11 \rightarrow 104 \,m s$ 

#### 2.13.20. Scaler 0 register

(+ 0x1C, D16, read/write)

This register allows to set the Scaler END\_COUNT\_LIMIT and to enable the AUTO\_RESET option (1 = enabled).



Fig. 2.21: Scaler 0 register

#### 2.13.21. Scaler 1 register

(+ 0x1D, D16, read only)

This register allows to monitor the hits accumulated by the Scaler.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6    | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|------|-----|----|---|---|---|---|
|    |    |    |    |    |    |   |   |   | HITS | COU | NT |   |   |   |   |

Fig. 2.22: Scaler 1 register

Revision:

#### 2.13.22. Display Address Low register

(+ 0x20, D16, read only)

This register allows to monitor the LED Display Address bits[15..0].



Fig. 2.23: Display Address Low register

### 2.13.23. Display Address High register

(+ 0x21, D16, read only)

This register allows to monitor the LED Display Address bits[31..16].



Fig. 2.24: Display Address High register

#### 2.13.24. Display Data Low register

(+ 0x22, D16, read only)

This register allows to monitor the LED Display Data bits[15..0].



Fig. 2.25: Display Address Low register

#### 2.13.25. Display Data High register

(+ 0x23, D16, read only)

This register allows to monitor the LED Display Data bits[31..16].



Fig. 2.26: Display Data High register

#### 2.13.26. Display Control Left register

(+ 0x24, D16, read only)

This register allows to monitor the LED Display Control Left bar.



Fig. 2.27: Display Control Left register

#### 2.13.27. Display Control Right register

(+ 0x25, D16, read only)



Fig. 2.28: Display Control Left register

#### 2.13.28. Location Monitor Address Low register

(+ 0x28, D16, read/write)

This register allows to set/monitor the Location monitor Address bits[15..0]; see § 2.7.



Fig. 2.29: Location Monitor Address Low register

 NPO:
 Filename:
 Number of pages:
 Page:

 00106/03:V1718.MUTx/10
 V1718\_REV10.DOC
 67
 27

#### 2.13.29. Location Monitor Address High register

(+ 0x29, D16, read/write)

This register allows to set/monitor the Location monitor Address bits[31..16]; § 2.7.



Fig. 2.30: Location Monitor Address Low register

#### 2.13.30. Location Monitor Control register

(+ 0x2C, D16, read/write)

This register allows to set/monitor the Location monitor control parameters; see § 2.7



Fig. 2.31: Location Monitor control register

#### 2.13.31. BA Rotary Switches Status register

(Base Address + 0x36, D16, read)

This register is available from firmware revision 2.17 on. It allows to read the value of the 2 on-board rotary switches (see § **2.6** and § **3.5.1**). This information can be used to identify multiple Bridges connected to a single PC.



Fig. 2.32: BA Rotary Switches Status register

**Revision:** 

# 3. Technical specifications

# 3.1. Packaging

The Model V1718 is a 1-unit wide 6U high VME module.

# 3.2. Power requirements

| Crate Power Supply | Current                                                                     |
|--------------------|-----------------------------------------------------------------------------|
| +12 V              | 0 A (connected but not used)                                                |
| -12 V              | 150mA (all NIM outputs active);<br>40mA (TTL outputs or outputs not active) |
| +5 V               | 800 mA                                                                      |

### 3.3. Front Panel

User's Manual (MUT)



Fig. 3.1: Mod. V1718/V1718LC front panel

# 3.4. External components

#### 3.4.1. Front panel connectors

The location of the connectors is shown in Fig. 2.1. Their electromechanical specifications are listed here below.

USB PORT<sup>6</sup>: Mechanical specifications:

B type USB connector Electrical specifications: USB 2.0 compliant

PROGRAMMABLE In/Out: Mechanical specifications:

LEMO 00 connectors Electrical specifications:

standard NIM/TTL signals (dip switch

selectable), 50  $\Omega$  impedance

#### **3.4.2. Buttons**

**SYSRES pushbutton**: *Long touch* (>2 s) for SYSRES generation

Short touch for Manual START of Pulsers (see § 3.6.1)

<sup>6</sup> Two Leds indicate the Link activity: green = connection active, yellow = data transfer

**NPO:** 00106/03:V1718.MUTx/10

**Filename:** V1718\_REV10.DOC

Number of pages:

**Revision:** 

# 3.5. Internal hardware components

In the following some hardware setting components, located on the boards, are listed. See Fig. 3.5 for their exact location on the PCB and their settings.

3.5.1. Switches

**ROTARY SWITCHES:** *Type:* 2 rotary switches.

Function: they allow to select the VME base address of the module, when it operates in slave mode. Besides, they can be used as board indentifier (Board ID) by reading their status through the register

address 0x36 (see § 2.13.31).

**PROG\_0**<sup>7</sup>: *Type:* DIP switch.

Function: Forces the System Controller to be

enabled, regardless the 1<sup>st</sup> Slot detection **ON**: SYSTEM CONTROLLER enabled

OFF: don't care

**PROG\_1:** *Type:* DIP switch.

Function: Forces the System Controller to be

disabled, regardless the 1st Slot detection **ON**: SYSTEM CONTROLLER disabled

OFF: don't care

**PROG\_2:** *Type:* DIP switch.

Function: When this switch is ON, the master initiates the VME cycles without waiting the Bus Grant from the arbiter; this setting must be used only for test purposes, since conflicts may occur when more VME

masters are present.

ON: Requester bypassed

OFF: don't care

PROG\_3: Type: DIP switch.

Function: Selects between A24 and A32 mode for the

SLAVE addressing (see Fig. 2.2)

ON: The board responds only to A32 cycles (bits

[31..24] b.a., bits [23..16] don't care)

OFF: The board responds only to A24 cycles (bits

[31..24] b.a., bits [23..16] don't care)

<sup>7</sup> If PROG\_0 is set to ON, then PROG\_1 must be set to OFF and vice versa.

**NPO:** 00106/03:V1718.MUTx/10

Filename: V1718\_REV10.DOC Number of pages: Page:

33



Fig. 3.2: PROG\_3 Switch setting

PROG\_4: Type: DIP switch.

Function: not used

I/O: Type: DIP switch.

Function: it allows the selection between NIM and

TTL I/O signals RIGHT: TTL LEFT: NIM

Refer to Fig. 3.3 for localize the components on the motherboard.

Revision: 10

# 3.5.2. Firmware jumpers

One jumper allows to select whether the "Standard" or the "Back up" firmware must be loaded at power on; jumper position is shown in **Fig. 3.3**.



Fig. 3.3: Component Location

Revision:

#### 3.6. Programmable Input/Output

The V1718 front panel houses 7 LEMO 00 type connectors, 5 outputs and 2 inputs; signals can be either NIM or TTL (dip-switch selectable). Seven green LEDs (one per connector) light up as the relevant signal is active. All the signals can perform several functions, default setting of the output signals is:

DS (either DS0 or DS1)

AS

**DTACK** 

**BERR** 

LMON (output of Location Monitor)

All the signals, whose detailed description is reported in § 2, may be connected to other logic functions; the available functions are listed in the following table:

Availability Input Output Register **Timer & Pulse Generator** 2 2 3 1 2 Scaler 1 3 1 Coincidence 1 2 1 0 Input Register 1 2 1 **Output Register** 1 5 1 **Location Monitor** 1 VME bus 1

Table 3.1: FPGA available functions

#### 3.6.1. Timer & Pulse Generator

It is an unit which produces a burst of N pulses (N can be infinite, i.e. the pulses are countinuously generated), whose period T and duration W are programmable (see § 2.13.16, § 2.13.17, § 2.13.18 and § 2.13.19). The burst START can be sent either as input signal (on one LEMO input connector) or as manual/software command. A RESET can interrupt the sequence and set to zero the outputs. These modules can be used, for example, as:

- Clock Generator
- Burst Generator
- Monostable
- Gate and Delay Generator
- Set-Reset Flip-Flop

#### 3.6.2. Scaler

It is a counter with the GATE input for enabling the counter and the counter RESET input. The counter has the programmable END\_COUNT\_LIMIT parameter; LIMIT can be set in the  $0 \div 1023$  range; if LIMIT = 0, the scaler counts countinuously and produces an END\_CNT\_PULSE every 1024 hits (each time ZERO is met); the scaler can be halt via the RESET input. If END\_COUNT\_LIMIT = N (N  $\neq$  0), the scaler counts up to N hits, then produces END\_CNT\_PULSE; if AUTORES is enabled, the scaler, after N hits, returns to zero and can accept new hits to count, otherwise it halts.

 NPO:
 Filename:
 Number of pages:
 Page:

 00106/03:V1718.MUTx/10
 V1718\_REV10.DOC
 67
 35

#### 3.6.3. Coincidence

It is a two input OR port. Since each input and output can be negated, it can operate also as AND. The Coincidence output can be connected either to other units input or to an output connector.

#### 3.6.4. Input/Output Register

The output signals can be programmed via an Output Register, while the input signals can be monitored via an Input Register.

**Revision date:** 03/07/2018

**Revision:** 10

## 3.7. I/O internal connections



Fig. 3.4: Input/Output connections scheme

Filename: 00106/03:V1718.MUTx/10 V1718\_REV10.DOC

## 3.8. VME Dataway Display



Fig. 3.5: Dataway Display layout

The V1718 is provided with a 88 LED Dataway Display; such LEDs report the VME Bus status (address, data and control lines) related to the latest cycle.

ADDR[31:0], AM[5:0], IACK, WRITE and LWORD: These LEDs are freezed on the AS leading edge and remain stable until the next cycle.

**DATA[31:0]**: These LEDs are freezed either on the DS leading edge during the write cycles, or on the DTACK (or BERR) leading edge during the read cycles. The datum remains stable until the next cycle. In case of BLT cycles, the last read datum remains visible.

**DS0** and **DS1**: These LEDs turn on as the signal is active during the cycle just executed; they remain stable until the next cycle.

**AS**: This LED flashes on the AS leading edge; it is used for signalling a cycle execution.

**NPO:** 00106/03:V1718.MUTx/10

Filename: V1718\_REV10.DOC Number of pages:

Page: 38

Mod. V1718 VME USB Bridge

**Revision date:** 03/07/2018

Revision:

BGR: This LED flashes as any Bus Grant line (BG[3:0]) is active.

BRQ: This LED flashes as any Bus Request line (BR[3:0]) is active.

**SRES**: This LED flashes as the SYSRES is active.

**DTK**: This LED turns on if the cycle just executed was terminated with a DTACK asserted by a slave; it remains on until the next cycle.

**BERR**: This LED turns on if the cycle just executed was terminated with a BERR; it remains on until the next cycle.

The LEDs status can be monitored also via the relevant registers (0x20 through 0x25), when the module operates as slave; in this case the VME cycle executed for the LED display readout does not cause the display update: the display shows the status related to the previous cycle.

**Revision date:** 03/07/2018

Revision:

## 3.9. Firmware upgrade

The V1718, can store two firmware versions, called STD and BKP respectively; at Power On, a microcontroller reads the Flash Memory and programs the modules with the firmware version selected via the relevant jumper (see § 3.5.2), which can be placed either on the STD position, or in the BKP position. It is possible to upgrade the board firmware via USB, by writing the Flash.

The latest update of the firmware file is free downloadable at the V1718 web page (Login required).

The file name is standardly:

V1718VUB RevX.Y.rbf

For upgrading the firmware, the CAENUpgrader software tool is provided. After installation, run the software, select the "Bridge" tab, the "Upgrade Firmware" function and then select "V1718" as model, point to the firmware file on your PC, choose "USB as communication type and finally press the "Upgrade" botton. Reboot the Bridge after the upgrading process is completed.

If an error occurs during the upgrading, turn off and then on the board (it might be necessary to shift the dedicated jumper in order to launch the non-corrupted resident firmware) and then try again.

N.B.: it is strongly suggested to upgrade ONLY one of the stored firmware revisions (generally the STD one): if both revision are simoultaneously updated, and a failure occurs, it will not be possible to upload the firmware via USB again! At Power On (or after pushing the SYSRES button for 2 s at least) the A00..A15 leds show the running firmware revision, as shown in Fig. 3.6.



Fig. 3.6: Firmware revision on the Dataway Display

**Revision date:** 03/07/2018

**Revision:** 10

# 3.10. Technical specifications table

Table 3.2: Mod. V1718 technical specifications

| Packaging                  | 1-unit wide and 6U high VME module                                          |  |  |  |
|----------------------------|-----------------------------------------------------------------------------|--|--|--|
| PC Interface               | uSB 2.0 compliant                                                           |  |  |  |
| Transfer rate <sup>8</sup> | sfer rate <sup>8</sup> ~ 30 MByte/s                                         |  |  |  |
| Addressing                 | A16, A24, A32, CR/CSR, LCK; ADO, ADOH cycles                                |  |  |  |
| Data cycles                | D08, D16, D32 for R/W and RMW, D16, D32 for BLT D64 for MBLT                |  |  |  |
| Interrupt cycles           | D08, D16, D32, IACK cycles (IRQ[7:1] software monitored through the USB)    |  |  |  |
| LED display                | Data bus, address bus, address modifier, interrupt request, control signals |  |  |  |
| Panel outputs              | utputs 5 NIM/TTL, programmable (default: DSn, AS, DTACK, BERR, LMON)        |  |  |  |
| Panel inputs               | 2 NIM/TTL, programmable                                                     |  |  |  |

<sup>&</sup>lt;sup>8</sup> Transfer rate supported in MBLT read cycles (block size = 32 kb), using a PC host with Windows XP or Linux and High Speed USB.

**Revision date:** 03/07/2018

Revision:

# 4. Software overview

### 4.1. Software User Interface

An user friendly interface has been developed for the module's control, the following sub sections will show the features of the software, which is, anyway, mostly self explanatory.

#### 4.1.1. Software User Interface: Installation

The following instructions will help through the module installation; the package includes:

- V1718
- Software & Documentation Pack CD
- User Manual

Before you begin, be sure that:

- the V1718 is not connected to your computer;
- the V1718 supports your operating system.

Place the CD in the CD tray in your PC, then the following window will open:



Fig. 4.1: The Software & Documentation Pack CD introduction

 Click on "Install CAEN VME Demo" in order to install the provided user friendly interface which allows an easy and immediate control of the module (see § 4.1.2)

**NPO:** 00106/03:V1718.MUTx/10

Filename: V1718\_REV10.DOC Number of pages:

67

**Revision date:** 03/07/2018

Revision:

 Click on "Programmer's Interface" in order to install the provided Software Library which allows experienced developers to build their own applications for the module control (see § 4.2); a C example program file is installed too.

#### 4.1.1.1. <u>Hardware Installation</u>

- Connect the USB cable's A-type connector to an available USB port on your PC.
- 2. Connect the USB cable's B-type connector to the USB port on your V1718.
- 3. Turn ON the VME bus crate.
- 4. Now the V1718 is ready for operation.

#### 4.1.2. Software User Interface: The Main Menu

The Main Menu allows to perform and monitor the supported Data and IRQ cycles. **Data cycles**:

Once the address mode and the data width are selected, the User has to write the address where the cycle must be performed and the eventual datum to be written; then the VME Operation buttons allows to select the desired cycle. The operation results are shown in the relevant field.

The last row allows to detect eventual errors on the bus.

IRQ cycles: Seven boxes allow to detect an input request on the bus, by clicking on the



"Check" button; the remaining fields allow to broadcast an interrupt acknowledge CYCLE.

Fig. 4.2: The Main Menu

#### 4.1.3. Software User Interface: I/O Setting Menu – VME Settings

The VME Settings Menu allows to perform the VME general settings of the V1718; the VME Settings are explained in detail in § 2. *Board type* must be set to V1718, *Board number* is the used USB port and *Link* must be set to 0.



Fig. 4.3: The I/O Setting Menu – VME Settings

## 4.1.4. Software User Interface: I/O Setting Menu - Pulser

The Pulser Setting Menu allows to perform the settings of the V1718 built in pulsers (see § 3.7). The V1718 features two internal pulsers (Pulser A and Pulser B); the output pulses are provided in the following way: Out\_0 or Out\_1 for Pulser A, Out\_2 or Out\_3 for Pulser B. The programmable parameters are the step units, the period, width and number of produced pulses. Start can be sent via software, via the SYSRES button (short pressure) or via the Input\_0/Input\_1 signals. Stop can be sent either via software or via the Input\_0 (Pulser A) and Input\_1 (Pulser B). The pulsers can be reset via the front panel SYSRES button (long pressure). Refer also to § 2.13.10.



Fig. 4.4: The I/O Setting Menu – Pulser

#### 4.1.5. Software User Interface: I/O Setting Menu - Scaler

The Scaler Setting Menu allows to perform the settings of the V1718 built in scaler (see § 3.7). The V1718 features an internal scaler, which counts hits arriving on the enabled front panel input (Input\_0 or Input\_1). Gate and Reset signals can be sent either on the unused input connector or software generated; an End\_Count\_Pulse is eventually available on Out 4. The End Count field allows to set the number of hits to be stored (End\_Count\_Limit); Auto Reset and Loop options can be either enabled or disabled independently. The lowest field allows to read the stored hits. Refer also to § 2.13.20.



Fig. 4.5: The I/O Setting Menu – Scaler

### 4.1.6. Software User Interface: I/O Setting Menu - Location Monitor

The Location Monitor Setting Menu allows to produce an output signal when a particular VME cycle, at a particular base address, is detected; see § 2.7 for details.



Fig. 4.6: The I/O Setting Menu – Location Monitor

### 4.1.7. Software User Interface: I/O Setting Menu – Input

The Input Setting Menu allows to set the polarity of Input\_0, Input\_1 and of the relevant LEDs see also § 2.13.10 and § 2.13.14.



Fig. 4.7: The I/O Setting Menu – Input

00106/03:V1718.MUTx/10

Filename: V1718\_REV10.DOC

Page: Number of pages:

45

### 4.1.8. Software User Interface: I/O Setting Menu - Output

The Output Setting Menu allows to set the polarity of Output [0;4] and of the relevant LEDs, as well as to select the output source and to produce an output pulse at will, see also § 2.13.12.



Fig. 4.8: The I/O Setting Menu – Input

### 4.1.9. Software User Interface: I/O Setting Menu - Display

The Display Setting Menu allows actually to monitor the status of the Display corresponding to a serviced cycle, see also § 2.13.22 through § 2.13.27.



Fig. 4.9: The I/O Setting Menu – Display

## 4.1.10. Software User Interface: I/O Setting Menu – About

The About Setting Menu allows to detect the revision number of the running software.



Fig. 4.10: The I/O Setting Menu – Display

**NPO:** 00106/03:V1718.MUTx/10

**Filename:** V1718\_REV10.DOC

Number of pages:

Page:

46

**Revision date:** Revision: 03/07/2018 10

### 4.2. CAENVMELib introduction

This section describes the CAENVMELib library and its implemented functions. CAENVMELib is a set of ANSI C functions which permits an user program the use and the configuration of the V1718.

The present description refers to CAENVMELib Rel. 2.x, available in the following formats:

- Win32 DLL (CAEN provides the CAENVMELib.lib stub for Microsoft Visual C++ 6.0)
- Linux dynamic library

CAENVMELib is logically located between an application like the samples provided and the lower layer software libraries.

# 4.3. CAENVMELib 2.x description

#### 4.3.1. CAENVME SWRelease

Parameters:

[out] SwRel: Returns the software release of the library.

Returns:

An error code about the execution of the function.

Description:

Permits to read the software release of the library.

CAENVME\_API

CAENVME\_SWRelease(char \*SwRel);

#### 4.3.2. CAENVME\_Init

Parameters:

[in] BdType : The model of the bridge (V2718).

[in] Link : not used.

[in] BdNum : The board number in the link.

[out] Handle : The handle that identifies the device.

Returns:

An error code about the execution of the function.

Description:

The function generates an opaque handle to identify a module attached to the PC. It must be specified only the module index (BdNum) because the link is PCI.

CAENVME API

CAENVME\_Init(CVBoardTypes BdType, short Link, short BdNum, long \*Handle);

Title: Mod. V1718 VME USB Bridge **Revision date:** 03/07/2018

Revision:

## 4.3.3. CAENVME\_BoardFWRelease

Parameters:

[in] Handle : The handle that identifies the device.
[out] FWRel : Returns the firmware release of the device.

Returns:

An error code about the execution of the function.

Description:

Permits to read the firmware release loaded into the device.

CAENVME\_API

CAENVME\_BoardFWRelease(long Handle, char \*FWRel);

### 4.3.4. CAENVME\_End

Parameters:

[in] Handle: The handle that identifies the device.

Returns:

An error code about the execution of the function.

Description:

Notifies the library about the end of work and free the allocated resources.

CAENVME API

CAENVME\_End(long Handle);

### 4.3.5. CAENVME\_ReadCycle

Parameters:

[in] Handle : The handle that identifies the device.

[in] Address : The VME bus address.

[out] Data : The data read from the VME bus.

[in] AM : The address modifier (see CVAddressModifier enum).

[in] DW : The data width.(see CVDataWidth enum).

Returns:

An error code about the execution of the function.

Description:

The function performs a single VME read cycle.

CAENVME\_API

CAENVME\_ReadCycle(long Handle, unsigned long Address, void \*Data,

CVAddressModifier AM, CVDataWidth DW);

Title: Mod. V1718 VME USB Bridge **Revision date:** 03/07/2018

Revision:

## 4.3.6. CAENVME\_RMWCycle

#### Parameters:

[in] Handle: The handle that identifies the device.

[in] Address: The VME bus address.

[in/out] Data: The data read and then written to the VME bus.

[in] AM: The address modifier (see CVAddressModifier enum).

[in] DW: The data width.(see CVDataWidth enum).

#### Returns:

An error code about the execution of the function.

#### Description:

The function performs a Read-Modify-Write cycle. The Data parameter is bidirectional: it is used to write the value to the VME bus and to return the value read.

#### CAENVME API

CAENVME\_RMWCycle(long Handle, unsigned long Address, unsigned long \*Data, CVAddressModifier AM, CVDataWidth DW);

### 4.3.7. CAENVME\_WriteCycle

#### Parameters:

[in] Handle : The handle that identifies the device.

[in] Address : The VME bus address.

[in] Data : The data written to the VME bus.

[in] AM : The address modifier (see CVAddressModifier enum).

[in] DW : The data width.(see CVDataWidth enum).

#### Returns:

An error code about the execution of the function.

#### Description:

The function performs a single VME write cycle.

#### CAENVME API

CAENVME\_WriteCycle(long Handle, unsigned long Address, void \*Data, CVAddressModifier AM, CVDataWidth DW);

### 4.3.8. CAENVME\_BLTReadCycle

Parameters:

[in] Handle : The handle that identifies the device.

[in] Address : The VME bus address.

[out] Buffer : The data read from the VME bus. [in] Size : The size of the transfer in bytes.

[in] AM : The address modifier (see CVAddressModifier enum).

[in] DW : The data width.(see CVDataWidth enum).

[out] count : The number of bytes transferred.

Returns:

Mod. V1718 VME USB Bridge

**Revision date:** 03/07/2018

**Revision:** 

07/2018

An error code about the execution of the function.

### Description:

The function performs a VME block transfer read cycle. It can be used to perform MBLT transfers using 64 bit data width.

#### CAENVME\_API

CAENVME\_BLTReadCycle(long Handle, unsigned long Address, unsigned char \*Buffer, int Size, CVAddressModifier AM, CVDataWidth DW, int \*count);

## 4.3.9. CAENVME\_MBLTReadCycle

Parameters:

[in] Handle : The handle that identifies the device.

[in] Address : The VME bus address.

[out] Buffer : The data read from the VME bus. [in] Size : The size of the transfer in bytes.

[in] AM : The address modifier (see CVAddressModifier enum).

[out] count : The number of bytes transferred.

#### Returns:

An error code about the execution of the function.

#### Description:

The function performs a VME multiplexed block transfer read cycle.

#### CAENVME API

CAENVME\_MBLTReadCycle(long Handle, unsigned long Address, unsigned char \*Buffer, int Size, CVAddressModifier AM, int \*count);

### 4.3.10. CAENVME\_BLTWriteCycle

Parameters:

[in] Handle : The handle that identifies the device.

[in] Address : The VME bus address.

[in] Buffer : The data to be written to the VME bus.

[in] Size : The size of the transfer in bytes.

[in] AM : The address modifier (see CVAddressModifier enum).

[in] DW : The data width.(see CVDataWidth enum).

[out] count : The number of bytes tranferred.

#### Returns:

An error code about the execution of the function.

#### Description:

The function performs a VME block transfer write cycle.

#### CAENVME API

CAENVME\_BLTWriteCycle(long Handle, unsigned long Address, unsigned char \*Buffer, int size, CVAddressModifier AM, CVDataWidth DW, int \*count);

**Document type:** Title:
User's Manual (MUT) Mod. V1718 VME USB Bridge

**Revision date:** 03/07/2018

Revision: 10

### 4.3.11. CAENVME\_MBLTWriteCycle

Parameters:

[in] Handle : The handle that identifies the device.

[in] Address : The VME bus address.

[in] Buffer : The data to be written to the VME bus.

[in] Size : The size of the transfer in bytes.

[in] AM : The address modifier (see CVAddressModifier enum).

[out] count : The number of bytes tranferred.

Returns:

An error code about the execution of the function.

Description:

The function performs a VME multiplexed block transfer write cycle.

CAENVME API

CAENVME\_MBLTWriteCycle(long Handle, unsigned long Address, unsigned char \*Buffer, int size, CVAddressModifier AM, int \*count);

### 4.3.12. CAENVME\_ADOCycle

Parameters:

[in] Handle : The handle that identifies the device.

[in] Address : The VME bus address.

[in] AM : The address modifier (see CVAddressModifier enum).

Returns:

An error code about the execution of the function.

Description:

The function performs a VME address only.

CAENVME API

CAENVME\_ADOCycle(long Handle, unsigned long Address, CVAddressModifier AM);

### 4.3.13. CAENVME\_ADOHCycle

Parameters:

[in] Handle : The handle that identifies the device.

[in] Address : The VME bus address.

[in] AM : The address modifier (see CVAddressModifier enum).

Returns:

An error code about the execution of the function.

Description:

The function performs a VME address only with handshake cycle.

CAENVME\_API

CAENVME\_ADOHCycle(long Handle, unsigned long Address, CVAddressModifier AM);

Mod. V1718 VME USB Bridge

**Revision date:** 03/07/2018

Revision: 10

## 4.3.14. CAENVME\_IACKCycle

Parameters:

[in] Handle : The handle that identifies the device.

[in] Level : The IRQ level to aknowledge (see CVIRQLevels enum).

[in] DW : The data width.(see CVDataWidth enum).

Returns:

An error code about the execution of the function.

Description:

The function performs a VME interrupt acknowledge cycle.

CAENVME\_API

 ${\tt CAENVME\_IACKCycle(long\ Handle,\ CVIRQLevels\ Level,\ void\ *Vector,\ CVDataWidth}$ 

DW);

### 4.3.15. CAENVME\_IRQCheck

Parameters:

[in] Handle : The handle that identifies the device.
[out] Mask : A bit-mask indicating the active IRQ lines.

Returns:

An error code about the execution of the function.

Description:

The function returns a bit mask indicating the active IRQ lines.

CAENVME API

CAENVME\_IRQCheck(long Handle, byte \*Mask);

Title:
Mod. V1718 VME USB Bridge

**Revision date:** 03/07/2018

Revision:

#### 4.3.16. CAENVME\_SetPulserConf

Parameters:

[in] Handle : The handle that identifies the device.

[in] PulSel : The pulser to configure (see CVPulserSelect enum).

[in] Period : The period of the pulse in time units. [in] Width : The width of the pulse in time units.

[in] Unit : The time unit for the pulser configuration (see

CVTimeUnits enum).

[in] PulseNo : The number of pulses to generate (0 = infinite). [in] Start : The source signal to start the pulse burst (see

CVIOSources enum).

[in] Reset : The source signal to stop the pulse burst (see

CVIOSources enum).

#### Returns:

An error code about the execution of the function.

#### Description:

The function permits to configure the pulsers. All the timing parameters are expressed in the time units specified. The start signal source can be one of: front panel button or software (cvManualSW), input signal 0 (cvInputSrc0),input signal 1 (cvInputSrc1) or input coincidence (cvCoincidence). The reset signal source can be: front panel button or software (cvManualSW) or, for pulser A the input signal 0 (cvInputSrc0), for pulser B the input signal 1 (cvInputSrc1).

#### CAENVME API

CAENVME\_SetPulserConf(long Handle, CVPulserSelect PulSel, unsigned char Period, unsigned char Width, CVTimeUnits Unit, unsigned char PulseNo, CVIOSources Start, CVIOSources Reset);

**Title:** Mod. V1718 VME USB Bridge

**Revision date:** 03/07/2018

Revision: 10

### 4.3.17. CAENVME\_SetScalerConf

Parameters:

[in] Handle : The handle that identifies the device. [in] Limit : The counter limit for the scaler.

[in] AutoReset : Enable/disable the counter auto reset.

[in] Hit : The source signal for the signal to count (see

CVIOSources enum).

[in] Gate : The source signal for the gate (see CVIOSources

enum).

[in] Reset : The source signal to stop the counter (see

CVIOSources enum).

#### Returns:

An error code about the execution of the function.

#### Description:

The function permits to configure the scaler. Limit range is 0 - 1024 (10 bit). The hit signal source can be: input signal 0 (cvInputSrc0) or input coincidence (cvCoincidence). The gate signal source can be: front panel button or software (cvManualSW) or input signal 1 (cvInputSrc1). The reset signal source can be: front panel button or software (cvManualSW) or input signal 1 (cvInputSrc1).

#### CAENVME API

CAENVME\_SetScalerConf(long Handle, short Limit, short AutoReset, CVIOSources Hit, CVIOSources Gate, CVIOSources Reset);

**NPO:** 00106/03:V1718.MUTx/10

Filename: V1718\_REV10.DOC

Number of pages:

Page: 54

Title: Mod. V1718 VME USB Bridge **Revision date:** 03/07/2018

Revision:

### 4.3.18. CAENVME\_SetOutputConf

Parameters:

[in] Handle : The handle that identifies the device.

[in] OutSel : The ouput line to configure (see CVOutputSelect enum).

[in] OutPol : The output line polarity (see CVIOPolarity enum).
[in] LEDPol : The output LED polarity (see CVLEDPolarity enum).
[in] Source : The source signal to propagate to the output line (see

CVIOSources enum).

Returns:

An error code about the execution of the function.

#### Description:

The function permits to configure the output lines of the module. It can be specified the polarity for the line and for the LED. The output line source depends on the line as figured out by the following table:

**Table 4.1: Source selection** 

| SOURCE SELECTION |   |              |               |               |            |  |  |
|------------------|---|--------------|---------------|---------------|------------|--|--|
|                  |   | cvVMESignals | cvCoincidence | cvMiscSignals | cvManualSW |  |  |
| OUTPUT           | 0 | DS           | Input Coinc.  | Pulser A      | Manual/SW  |  |  |
|                  | 1 | AS           | Input Coinc.  | Pulser A      | Manual/SW  |  |  |
|                  | 2 | DTACK        | Input Coinc.  | Pulser B      | Manual/SW  |  |  |
|                  | 3 | BERR         | Input Coinc.  | Pulser B      | Manual/SW  |  |  |
|                  | 4 | LMON         | Input Coinc.  | Scaler end    | Manual/SW  |  |  |

CAENVME\_API

CAENVME\_SetOutputConf(long Handle, CVOutputSelect OutSel, CVIOPolarity OutPol, CVLEDPolarity LEDPol, CVIOSources Source);

## 4.3.19. CAENVME\_SetInputConf

Parameters:

[in] Handle : The handle that identifies the device.

[in] InSel
[in] InPol
[in] LEDPol
: The input line to configure (see CVInputSelect enum).
: The input line polarity (see CVIOPolarity enum).
: The output LED polarity (see CVLEDPolarity enum).

Returns:

An error code about the execution of the function.

#### Description:

The function permits to configure the input lines of the module. It can be specified the polarity for the line and for the LED.

CAENVME API

CAENVME\_SetInputConf(long Handle, CVInputSelect InSel, CVIOPolarity InPol, CVLEDPolarity LEDPol);

**Document type:** Title:
User's Manual (MUT) Mod. V1718 VME USB Bridge

**Revision date:** 03/07/2018

Revision:

### 4.3.20. CAENVME\_GetPulserConf

Parameters:

[in] Handle : The handle that identifies the device.

[in] PulSel : The pulser to configure (see CVPulserSelect enum).

[out] Period : The period of the pulse in time units. [out] Width : The width of the pulse in time units.

[out] Unit : The time unit for the pulser configuration (see

CVTimeUnits enum).

[out] PulseNo : The number of pulses to generate (0 = infite). [out] Start : The source signal to start the pulse burst (see

CVIOSources enum).

[out] Reset : The source signal to stop the pulse burst (see

CVIOSources enum).

Returns:

An error code about the execution of the function.

Description:

The function permits to read the configuration of the pulsers.

CAENVME\_API

CAENVME\_GetPulserConf(long Handle, CVPulserSelect PulSel, unsigned char \*Period, unsigned char \*Width, CVTimeUnits \*Unit, unsigned char \*PulseNo, CVIOSources \*Start, CVIOSources \*Reset);

#### 4.3.21. CAENVME GetScalerConf

Parameters:

[in] Handle : The handle that identifies the device.[out] Limit : The counter limit for the scaler.[out] AutoReset : The auto reset configuration.

[out] Hit : The source signal for the signal to count (see

CVIOSources enum).

[out] Gate : The source signal for the gate (see CVIOSources enum).

[out] Reset : The source signal to stop the counter (see

CVIOSources enum).

Returns:

An error code about the execution of the function.

Description:

The function permits to read the configuration of the scaler.

CAENVME\_API

CAENVME\_GetScalerConf(long Handle, short \*Limit, short \*AutoReset, CVIOSources \*Hit, CVIOSources \*Gate, CVIOSources \*Reset);

**Revision date:** Revision: 03/07/2018 10

### 4.3.22. CAENVME\_ReadRegister

#### Parameters:

[in] Handle: The handle that identifies the device.

[in] Reg: The internal register to read (see CVRegisters enum).

[out] Data: The data read from the module.

#### Returns:

An error code about the execution of the function.

#### Description:

The function permits to read some internal registers: the input register, the output register and the status register. For the meaning and decoding of register bits see CVStatusRegisterBits, CVInputRegisterBits and CVOutputRegisterBits definitions and comments.

CAENVME API

CAENVME\_ReadRegister(long Handle, CVRegisters Reg, unsigned short \*Data);

### 4.3.23. CAENVME\_SetOutputRegister

Parameters:

[in] Handle : The handle that identifies the device.

[in] Mask : The lines to be set.

Returns:

An error code about the execution of the function.

#### Description:

The function sets the specified lines. Refer the CVOutputRegisterBits enum to compose and decode the bit mask.

CAENVME\_API

CAENVME\_SetOutputRegister(long Handle, unsigned short Mask);

## 4.3.24. CAENVME\_ClearOutputRegister

Parameters:

[in] Handle : The handle that identifies the device.

[in] Mask : The lines to be cleared.

Returns:

An error code about the execution of the function.

Description:

The function clears the specified lines. Refer the CVOutputRegisterBits enum to compose and decoding the bit mask.

CAENVME\_API

CAENVME\_ClearOutputRegister(long Handle, unsigned short Mask);

Mod. V1718 VME USB Bridge

**Revision date:** 03/07/2018

Revision:

10

### 4.3.25. CAENVME\_PulseOutputRegister

Parameters:

[in] Handle : The handle that identifies the device.

[in] Mask : The lines to be pulsed.

Returns:

An error code about the execution of the function.

Description:

The function produces a pulse on the specified lines by setting and then clearing them. Refer the CVOutputRegisterBits enum to compose and decode the bit mask.

CAENVME\_API

CAENVME\_PulseOutputRegister(long Handle, unsigned short Mask);

### 4.3.26. CAENVME\_ReadDisplay

Parameters:

[in] Handle : The handle that identifies the device.

[out] Value : The values read from the module (see CVDisplay enum).

Returns:

An error code about the execution of the function.

Description:

The function reads the VME data display on the front panel of the module. Refer to the CVDisplay data type definition and comments to decode the value returned.

CAENVME API

CAENVME\_ReadDisplay(long Handle, CVDisplay \*Value);

### 4.3.27. CAENVME\_SetArbiterType

Parameters:

[in] Handle: The handle that identifies the device.

[in] Value: The type of VME bus arbitration to implement (see

CVArbiterTypes enum).

Returns:

An error code about the execution of the function.

Description:

The function sets the behaviour of the VME bus arbiter on the module.

CAENVME\_API

CAENVME\_SetArbiterType(long Handle, CVArbiterTypes Value);

Title: Mod. V1718 VME USB Bridge **Revision date:** 03/07/2018

Revision:

## 4.3.28. CAENVME\_SetRequesterType

Parameters:

[in] Handle : The handle that identifies the device.

[in] Value : The type of VME bus requester to implement (see

CVRequesterTypes enum).

Returns:

An error code about the execution of the function.

Description:

The function sets the behaviour of the VME bus requester on the module.

CAENVME API

CAENVME\_SetRequesterType(long Handle, CVRequesterTypes Value);

### 4.3.29. CAENVME\_SetReleaseType

Parameters:

[in] Handle : The handle that identifies the device.

[in] Value : The type of VME bus release policy to implement (see

CVReleaseTypes enum).

Returns:

An error code about the execution of the function.

Description:

The function sets the release policy of the VME bus on the module.

CAENVME API

CAENVME SetReleaseType(long Handle, CVReleaseTypes Value);

#### 4.3.30. CAENVME\_SetBusReqLevel

Parameters:

[in] Handle : The handle that identifies the device.

[in] Value : The type of VME bus requester priority level to set

(see CVBusReqLevels enum).

Returns:

An error code about the execution of the function.

Description:

The function sets the specified VME bus requester priority level on the module.

CAENVME\_API

CAENVME\_SetBusReqLevel(long Handle, CVBusReqLevels Value);

 Title:
 Revision date:
 Revision:

 Mod. V1718 VME USB Bridge
 03/07/2018
 10

### 4.3.31. CAENVME\_SetTimeout

Parameters:

[in] Handle: The handle that identifies the device.

[in] Value: Value of VME bus timeout to set (see CVVMETimeouts enum).

Returns:

An error code about the execution of the function.

Description:

The function sets the specified VME bus timeout on the module.

CAENVME\_API

CAENVME\_SetTimeout(long Handle, CVVMETimeouts Value);

#### 4.3.32. CAENVME\_SetFIFOMode

Parameters:

[in] Handle : The handle that identifies the device. [in] Value : Enable/disable the FIFO mode.

Returns:

An error code about the execution of the function.

Description:

The function enables/disables the auto increment of the VME addresses during the block transfer cycles. With the FIFO mode enabled the addresses are not incremented.

CAENVME API

CAENVME SetFIFOMode(long Handle, short Value);

#### 4.3.33. CAENVME\_GetArbiterType

Parameters:

[in] Handle : The handle that identifies the device.

[out] Value : The type of VME bus arbitration implemented (see

CVArbiterTypes enum).

Returns:

An error code about the execution of the function.

Description:

The function get the type of VME bus arbiter implemented on the module.

CAENVME\_API

CAENVME\_GetArbiterType(long Handle, CVArbiterTypes \*Value);

Title: Mod. V1718 VME USB Bridge **Revision date:** R 03/07/2018 1

Revision:

### 4.3.34. CAENVME\_GetRequesterType

Parameters:

[in] Handle : The handle that identifies the device.

[out] Value : The type of VME bus requester implemented (see

CVRequesterTypes enum).

Returns:

An error code about the execution of the function.

Description:

The function get the type of VME bus requester implemented on the module.

CAENVME API

CAENVME\_GetRequesterType(long Handle, CVRequesterTypes \*Value);

### 4.3.35. CAENVME\_GetReleaseType

Parameters:

[in] Handle : The handle that identifies the device.

[out] Value : The type of VME bus release policy implemented

(see CVReleaseTypes enum).

Returns:

An error code about the execution of the function.

Description:

The function get the type of VME bus release implemented on the module.

CAENVME\_API

CAENVME GetReleaseType(long Handle, CVReleaseTypes \*Value);

#### 4.3.36. CAENVME\_GetBusReqLevel

Parameters:

[in] Handle : The handle that identifies the device.

[out] Value : The type of VME bus requester priority level

(see CVBusReqLevels enum).

Returns:

An error code about the execution of the function.

Description:

The function reads the VME bus requester priority level implemented on the module.

CAENVME\_API

CAENVME\_GetBusReqLevel(long Handle, CVBusReqLevels \*Value);

**Title:**Mod. V1718 VME USB Bridge

**Revision date:** Revision: 03/07/2018 10

### 4.3.37. CAENVME\_GetTimeout

Parameters:

[in] Handle : The handle that identifies the device.

[out] Value : The value of VME bus timeout (see CVVMETimeouts enum).

Returns:

An error code about the execution of the function.

Description:

The function reads the specified VME bus timeout setting of the module.

CAENVME\_API

CAENVME\_GetTimeout(long Handle, CVVMETimeouts \*Value);

#### 4.3.38. CAENVME\_GetFIFOMode

Parameters:

[in] Handle : The handle that identifies the device.

[out] Value : The FIFO mode read setting.

Returns:

An error code about the execution of the function.

Description:

The function reads whether the auto increment of the VME addresses during the block transfer cycles is enabled (0) or disabled (!=0).

CAENVME API

CAENVME\_GetFIFOMode(long Handle, short \*Value);

### 4.3.39. CAENVME\_SystemReset

Parameters:

[in] Handle : The handle that identifies the device.

Returns:

An error code about the execution of the function.

Description:

The function performs a system reset on the module.

CAENVME\_API

CAENVME\_SystemReset(long Handle);

Revision date: Revision: 03/07/2018 10

#### 4.3.40. CAENVME\_ResetScalerCount

Parameters:

[in] Handle : The handle that identifies the device.

Returns:

An error code about the execution of the function.

Description:

The function resets the counter of the scaler.

CAENVME\_API

CAENVME\_ResetScalerCount(long Handle);

#### 4.3.41. **CAENVME\_EnableScalerGate**

Parameters:

[in] Handle : The handle that identifies the device.

Returns:

An error code about the execution of the function.

Description:

The function enables the gate of the scaler.

CAENVME API

CAENVME\_EnableScalerGate(long Handle);

#### 4.3.42. **CAENVME\_DisableScalerGate**

Parameters:

[in] Handle : The handle that identifies the device.

Returns:

An error code about the execution of the function.

Description:

The function disables the gate of the scaler.

CAENVME\_API

CAENVME\_DisableScalerGate(long Handle);

 Title:
 Revision date:
 Revision:

 Mod. V1718 VME USB Bridge
 03/07/2018
 10

#### 4.3.43. CAENVME\_StartPulser

Parameters:

[in] Handle : The handle that identifies the device.

[in] PulSel : The pulser to configure (see CVPulserSelect enum).

Returns:

An error code about the execution of the function.

Description:

The function starts the generation of the pulse burst if the specified pulser is configured for manual/software operation.

CAENVME\_API

CAENVME\_StartPulser(long Handle, CVPulserSelect PulSel);

### 4.3.44. CAENVME\_StopPulser

Parameters:

[in] Handle : The handle that identifies the device.

[in] PulSel : The pulser to configure (see CVPulserSelect enum).

Returns:

An error code about the execution of the function.

Description:

The function stops the generation of the pulse burst if the specified pulser is configured for manual/software operation.

CAENVME API

CAENVME\_StopPulser(long Handle, CVPulserSelect PulSel);

## 4.3.45. CAENVME\_IRQEnable

Parameters:

[in] Handle : The handle that identifies the device. [in] Mask : A bit-mask indicating the IRQ lines.

Returns:

An error code about the execution of the function.

Description:

The function enables the IRQ lines specified by Mask.

CAENVME\_API

CAENVME\_IRQEnable(long dev, unsigned long Mask);

Mod. V1718 VME USB Bridge

**Revision date:** 03/07/2018

Revision: 10

### 4.3.46. CAENVME\_IRQDisable

Parameters:

[in] Handle : The handle that identifies the device.[in] Mask : A bit-mask indicating the IRQ lines.

Returns:

An error code about the execution of the function.

Description:

The function disables the IRQ lines specified by Mask.

CAENVME\_API

CAENVME\_IRQDisable(long dev, unsigned long Mask);

### 4.3.47. CAENVME\_IRQWait

Parameters:

[in] Handle : The handle that identifies the device.
[in] Mask : A bit-mask indicating the IRQ lines.

[in] Timeout : Timeout in milliseconds.

Returns:

An error code about the execution of the function.

Description:

The function waits the IRQ lines specified by Mask until one of them raise or timeout expires.

CAENVME API

CAENVME\_IRQWait(long dev, unsigned long Mask, unsigned long Timeout);

#### 4.3.48. CAENVME\_ReadFlashPage

Parameters:

[in] Handle : The handle that identifies the device.

[out] Data : The data to write.

[in] PageNum: The flash page number to write.

Returns:

An error code about the execution of the function.

Description:

The function reads the data from the specified flash page.

CAENVME\_API

CAENVME\_ReadFlashPage(long Handle, unsigned char \*Data, int PageNum);

**Title:** Mod. V1718 VME USB Bridge

**Revision date:** 03/07/2018

Revision: 10

### 4.3.49. CAENVME\_WriteFlashPage

Parameters:

[in] Handle : The handle that identifies the device.

[in] Data : The data to write.

[in] PageNum: The flash page number to write.

Returns:

An error code about the execution of the function.

Description:

The function writes the data into the specified flash page.

CAENVME\_API

CAENVME\_WriteFlashPage(long Handle, unsigned char \*Data, int

PageNum);

### 4.3.50. CAENVME\_SetInputConf

Parameters:

[in] Handle : The handle that identifies the device.

[in] InSel : The input line to configure (see CVInputSelect

enum).

[in] InPol : The input line polarity (see CVIOPolarity enum).

[in] LEDPol : The output LED polarity (see CVLEDPolarity enum).

Returns:

An error code about the execution of the function.

Description:

The function permits to configure the input lines of the module. It can

be specified the polarity for the line and for the LED.

CAENVME\_API

 ${\tt CAENVME\_SetInputConf(long\ Handle,\ CVInputSelect\ InSel,\ CVIOPolarity}$ 

InPol, CVLEDPolarity LEDPol);

### 4.3.51. CAENVME\_SetLocationMonitor

Parameters:

[in] Handle : The handle that identifies the device.

[in] Address : [in] Write :

[in] Lword

[in] lcak :

Returns:

An error code about the execution of the function.

Description:

The function sets the Location Monitor.

CAENVME\_API

**Revision date:** Revision: 03/07/2018 10

CAENVME\_SetLocationMonitor(long Handle, unsigned long Address, CVAddressModifier Am, short Write,short Lword, short lack);

### 4.3.52. CAENVME\_SetOutputRegister

Parameters:

[in] Handle : The handle that identifies the device.

[in] Mask : The lines to be set.

Returns:

An error code about the execution of the function.

Description:

The function sets the lines specified. Refer the CVOutputRegisterBits

enum to compose and decoding the bit mask.

CAENVME API

CAENVME\_SetOutputRegister(long Handle, unsigned short Mask);

### 4.3.53. CAENVME\_WriteRegister

Parameters:

[in] Handle: The handle that identifies the device.

[in] Reg : The internal register to read (see CVRegisters

enum).

[in] Data: The data to be written to the module.

Returns:

An error code about the execution of the function.

Description:

The function permits to write to all internal registers.

CAENVME\_API

CAENVME\_WriteRegister(long Handle, CVRegisters Reg, unsigned short

Data);