

### EE6094 CAD for VLSI Design





# PA4: Hardware Trojan

Andy, Yu-Guang Chen
Assistant Professor, Department of EE
National Central University
andyygchen@ee.ncu.edu.tw
Slides Credit: TA李宗穎



Andy Yu-Guang Chen





- **♦** Verilog Simulation
- **◆**Examples
- **♦**Cases







- **♦** Verilog Simulation
- **◆**Examples
- **♦**Cases







- ◆How to use the Verilog Simulation on workstation?
  - ➤ Step1: Key in the following source commands.
    source /usr/cad/synopsys/CIC/customexplorer.cshrc
    source /usr/cad/cadence/CIC/incisiv.cshrc
    source /usr/cad/synopsys/CIC/verdi.cshrc
    source /usr/cad/synopsys/CIC/synthesis.cshrc
    source /usr/cad/synopsys/CIC/vcs.cshrc

```
[109521121@eda359_forclass ~]$ source /usr/cad/synopsys/CIC/customexplorer.cshrc
[109521121@eda359_forclass ~]$ source /usr/cad/cadence/CIC/incisiv.cshrc
[109521121@eda359_forclass ~]$ source /usr/cad/synopsys/CIC/verdi.cshrc
[109521121@eda359_forclass ~]$ source /usr/cad/synopsys/CIC/synthesis.cshrc
Platform = amd64
[109521121@eda359_forclass ~]$ source /usr/cad/synopsys/CIC/vcs.cshrc
```







- ◆How to use the Verilog Simulation on workstation?
  - ➤ Step2: You need to add some program syntax for testbench to generate waveform.
    - \$fsdbDumpfile("your\_circuit.fsdb");
    - \$fsdbDumpvars(0, your\_circuit \_tb); 1 //Half Adder Full of timescale 1ns/1ns

```
1 //Half Adder Full Case Testbench
 4 module Half Adder full tb;
 6 reg x, y;
 7 wire sum, carry;
 9 Half Adder ha1( .x(x) , .y(y) , .sum(sum) , .carry(carry) );
11 initial
12 begin
    $fsdbDumpfile("Half Adder.fsdb");
    $fsdbDumpvars(0,Half Adder full tb)
        x=1'b0; y=1'b0;
17 #5 x=1'b0; y=1'b1;
    #5 x=1'b1; y=1'b0;
    #5 x=1'b1; y=1'b1;
    #5 $finish:
21
22 end
23
24 endmodule
```







- ◆How to use the Verilog Simulation on workstation?
  - > Step3: Key in the following command for your circuit and testbench.
    - ncverilog +access+r your\_circuit.v your\_circuit\_tb.v

[109521121@eda359\_forclass Half\_Adder]\$ ncverilog +access+r Half\_Adder.v Half\_Adder\_tb.v

- > Step4: Open wave viewer to check the waveform
  - wv&

[109521121@eda359\_forclass Half\_Adder]\$ wv& [1] 36277







- ◆How to use the Verilog Simulation on workstation?
  - > Step4: Open wave viewer to check the waveform
    - wv&









- ◆How to use the Verilog Simulation on workstation?
  - > Step4: Open wave viewer to check the waveform
    - wv&





2022/5/30





- ◆How to use the Verilog Simulation on workstation?
  - > Step5(Option): You can write some values from Verilog for c++/c to use for automated detection.
    - https://www.cnblogs.com/oomusou/archive/2008/02/11/1066839.html







- **♦** Verilog Simulation
- **◆**Examples
  - > Half Adder
  - > Full Adder
  - > Finite State Machine
- **♦**Cases







# Half Adder

#### ◆ Half Adder Correct Behavior

| Carry_in | Augend | Addend | Sum | Carry_out |
|----------|--------|--------|-----|-----------|
| 0        | 0      | 0      | 0   | 0         |
| 0        | 0      | 1      | 1   | 0         |
| 0        | 1      | 0      | 1   | 0         |
| 0        | 1      | 1      | 0   | 1         |
| 1        | 0      | 0      | 1   | 0         |
| 1        | 0      | 1      | 0   | 1         |
| 1        | 1      | 0      | 0   | 1         |
| 1        | 1      | 1      | 1   | 1         |





# Full Adder

#### ◆Full Adder Correct Behavior

| Х | Y | Sum | Carry |
|---|---|-----|-------|
| 0 | 0 | 0   | 0     |
| 0 | 1 | 1   | 0     |
| 1 | 0 | 1   | 0     |
| 1 | 1 | 0   | 1     |







### Finite State Machine

#### **♦** Finite State Machine Correct Behavior

|               | Nevt      | State     | out  |      |  |  |
|---------------|-----------|-----------|------|------|--|--|
| Current State |           |           |      |      |  |  |
|               | in=0      | in=1      | in=0 | in=1 |  |  |
| S0            | S0        | <b>S1</b> | 0    | 1    |  |  |
| <b>S1</b>     | <b>S3</b> | <b>S2</b> | 1    | 0    |  |  |
| <b>S2</b>     | <b>S2</b> | S0        | 0    | 1    |  |  |
| <b>S3</b>     | <b>S3</b> | <b>S1</b> | 0    | 1    |  |  |









- **♦** Verilog Simulation
- **♦**Example
- **◆**Cases
  - Case 1: Comparator 4-bit
  - Case 2: Decoder
  - Case 3: FSM 1
  - Case 4: FSM 2







# Comparator 4-bit

### **◆**Comparator

 $\rightarrow$  A<B  $\rightarrow$  Result: 100

 $\rightarrow$  A>B  $\rightarrow$  Result: 010

 $\rightarrow$  A=B  $\rightarrow$  Result: 001

| А     | В    | Result |
|-------|------|--------|
| 4'd3  | 4'd9 | 3'b100 |
| 4'd12 | 4'd5 | 3'b010 |
| 4'd7  | 4'd7 | 3'b001 |







### Decoder

#### **♦** Decoder Correct Behavior

|   | Sel | ect |   | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---|-----|-----|---|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| 0 | 0   | 0   | 0 | 1   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 0   | 0   | 1 | 0   | 1   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 0   | 1   | 0 | 0   | 0   | 1   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 0   | 1   | 1 | 0   | 0   | 0   | 1   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1   | 0   | 0 | 0   | 0   | 0   | 0   | 1   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1   | 0   | 1 | 0   | 0   | 0   | 0   | 0   | 1   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1   | 1   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1   | 1   | 1 | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 1 | 0   | 0   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 1 | 0   | 0   | 1 | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| 1 | 0   | 1   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 1 | 0   | 1   | 1 | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 1 | 1   | 0   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1 | 1   | 0   | 1 | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| 1 | 1   | 1   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| 1 | 1   | 1   | 1 | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |





# FSM<sub>1</sub>



#### **♦FSM 1** Correct Behavior

| Curren | t State | Input | Next | Outp<br>ut |     |
|--------|---------|-------|------|------------|-----|
| Α      | В       | in    | Α    | В          | out |
| 0      | 0       | 0     | 0    | 0          | 0   |
| 0      | 0       | 1     | 0    | 1          | 0   |
| 0      | 1       | 0     | 0    | 1          | 0   |
| 0      | 1       | 1     | 1    | 0          | 0   |
| 1      | 0       | 0     | 1    | 0          | 0   |
| 1      | 0       | 1     | 1    | 1          | 0   |
| 1      | 1       | 0     | 1    | 1          | 1   |
| 1      | 1       | 1     | 0    | 0          | 1   |











- **♦**FSM 2 Correct Behavior
  - > FSM 2 can be divided into two parts, the first is normal operation mode and the second is idle mode.
    - Normal mode:

| Current State | Next      | State     | out  |      |  |
|---------------|-----------|-----------|------|------|--|
| Current State | in=0      | in=1      | in=0 | in=1 |  |
| S0            | <b>S1</b> | <b>S3</b> | 1    | 1    |  |
| <b>S1</b>     | S0        | <b>S2</b> | 1    | 1    |  |
| <b>S2</b>     | <b>S3</b> | S0        | 0    | 1    |  |
| <b>S3</b>     | <b>S3</b> | <b>S1</b> | 0    | 0    |  |





### FSM 2

- **♦**FSM 2 Correct Behavior
  - > FSM 2 can be divided into two parts, the first is normal operation mode and the second is idle mode.
    - Idle mode:
      - After 10 clock periods of normal mode, the current state will remain for 6 clock periods, that is, idle mode.
    - Normal mode and idle mode will rotate with each other





2022/5/30