## MicroBlaze Processor Performance

MicroBlaze $^{\mathbb{M}}$  processor architecture balances execution performance against implementation size. Benchmark performance varies depending on the processor configuration, implementation tool results, targeted FPGA architecture, and device speed grade.

The performance numbers below are best case comparison numbers achieved under industry-standard conditions. The results do not represent typical system performance for general embedded applications. The maximum performance and maximum clock frequency vary from one design to another based on configuration options.

#### MicroBlaze Processor v7.0 Performance Benchmarks

The Dhrystone 2.1 industry standard benchmark measures the performance of a processor executing a specific distribution of operations. The performance is reported as the number of Dhrystone instructions executed per second (DMIPS).

The following tables represent the maximum Dhrystone performance the MicroBlaze processor v7.00 (in EDK 9.2) can deliver. The targeted system includes a UART and timer necessary for the benchmark. MicroBlaze is configured with a hard multiplier, barrel shifter and one FSL port. Execution is done from on-chip memory.

Buy MicroBlaze Development Kit -Spartan-3A DSP S3D1800A Edition

Buy Platform Studio and the EDK

Buy Embedded PowerPC/MicroBlaze Kit - Virtex-4 FX Edition

Quick Start Your Embedded Development with Linux and MicroBlaze

Register for Class

Contact Us

# Documentation

MicroBlaze
Processor
Reference Guide
MicroBlaze
Processor Sell
Sheet

MicroBlaze FAQ

### Webcasts

Quickstart Your Embedded Development with Linux and MicroBlaze Processor

### MicroBlaze Processor

Overview

Architecture

FPU

| MicroBlaze Processor Performance          |            |                 |               |                |
|-------------------------------------------|------------|-----------------|---------------|----------------|
| FPGA                                      | Size       | Clock Frequency | Dhrystone 2.1 | Performance    |
| Virtex®-5 (XC5VLX50)<br>No MMU<br>5-stage | 1,010 LUTs | 210 MHz         | 240 DMIPS     | 1.15 DMIPS/MHz |
| Spartan®-3<br>(XC3S1600E-5)<br>5-stage    | 1,842 LUTs | 100 MHz         | 115 DMIPS     | 1.15 DMIPS/MHz |
| Spartan-3<br>(XC3S1600E-5)<br>3-stage     | 1,357 LUTs | 100 MHz         | 92 DMIPS      | 0.92 DMIPS/MHz |

Return to Embedded Processing Solutions

http://archive.wikiwix.com/cache/display.php?url=http://www.xilinx.com/products/design\_res...

Jobs Events Webcasts News Investors Feedback Legal Sitemap

© 1994-2008 Xilinx, Inc. All Rights Reserved.