

| 3                                                                              |
|--------------------------------------------------------------------------------|
| (4.6.1) Pigelined                                                              |
| ID stage takes the longest (i.e. \$50ps)                                       |
| [: dod= cycle time = 350 ps]                                                   |
| Non-pipelined                                                                  |
| (IF+IO+ EX +MEM+WB)                                                            |
| clode agale time = (250 + 350+ 150+300+200)ps                                  |
| => [clock cycle fim c = 1250ps]                                                |
| (4.8.2) LW uses all stages                                                     |
| Non-pipelire d                                                                 |
| total latency = (250+ 350+150+300+200) ps                                      |
| => (total latency = 1250 ps)                                                   |
| Pipe-lited                                                                     |
| Through put is improved, and latency only                                      |
| Through put is improved, and latency only depends on the longest stage length. |
| => total latency = (5 stages). (ID stage)                                      |
| = (5)(350ps)                                                                   |
| =) total (atency = 1750 ps)                                                    |

5ince ID stage is the longest,

if you split its stage into two new

stages, the time for each of those stages
will be halved (ie. 350/2 = 175ps).

After the split, the new clock cycle time
will depend on the longest stage, which is

now MEM stage,

=> | New clocker cycle time after ID ght = 300ps

(4.8.4) Only "In" and "sw" instructions deal with data nemory.

Otilitation = IN + SW = (20 + 15) %

=>/Utilization = 35%

(4.8.5) Only "Iw" and "alu" instructions are utilized in this case.

Utilization = 1w + alu = (20 + 45) r.

=> (Utilization = 65%

Solution:

## 4.13.1

|    | Instruction Sequence                                        | Dependences             |
|----|-------------------------------------------------------------|-------------------------|
| a. | I1: SW R16,-100(R6)<br>I2: LW R4,8(R16)<br>I3: ADD R5,R4,R4 | RAW on R4 from I2 to I3 |

**4.13.2** In the basic five-stage pipeline WAR and WAW dependences do not cause any hazards. Without forwarding, any RAW dependence between an instruction and the next two instructions (if register read happens in the second half of the clock cycle and the register write happens in the first half). The code that eliminates these hazards by inserting NOP instructions is:

|    | Instruction Sequence                                          |                                            |
|----|---------------------------------------------------------------|--------------------------------------------|
| a. | SW R16,-100(R6)<br>LW R4,8(R16)<br>NOP<br>NOP<br>ADD R5,R4,R4 | Delay I3 to avoid RAW hazard on R4 from I2 |

**4.13.3** With full forwarding, an ALU instruction can forward a value to the EX stage of the next instruction without a hazard. However, a load cannot forward to the EX stage of the next instruction (but can to the instruction after that). The code that eliminates these hazards by inserting NOP instructions is:

|    | Instruction Sequence            |                                                                                  |
|----|---------------------------------|----------------------------------------------------------------------------------|
| a. | SW R16,-100(R6)<br>LW R4,8(R16) |                                                                                  |
|    | NOP<br>ADD R5,R4,R4             | Delay I3 to avoid RAW hazard on R4 from I2 Value for R4 is forwarded from I2 now |

**4.13.4** The total execution time is the clock cycle time times the number of cycles. Without any stalls, a three-instruction sequence executes in 7 cycles (5 to complete the first instruction, then one per instruction). The execution without forwarding must add a stall for every NOP we had in 4.13.2, and execution forwarding must add a stall cycle for every NOP we had in 4.13.3. Overall, we get:

|    | No Forwarding                    | With Forwarding                  | Speedup Due to Forwarding        |
|----|----------------------------------|----------------------------------|----------------------------------|
| a. | $(7 + 2) \times 250$ ps = 2250ps | $(7 + 1) \times 300$ ps = 2400ps | 0.94 (This is really a slowdown) |

**4.13.5** With ALU-ALU-only forwarding, an ALU instruction can forward to the next instruction, but not to the second-next instruction (because that would be forwarding from MEM to EX). A load cannot forward at all, because it determines the data value in MEM stage, when it is too late for ALU-ALU forwarding. We have:

Total ex. time = (9 cycles). (290ps)
[Total ex. time = 2610 ps)

No forwarding from before...

Total ex. time = .. = 2250 ps

=> speedup = 2250 ps = 0.86

it's slower now.