



# Accelerating Applications on Networks of FPGAs

Antonio Filgueras, Juan Miguel de Haro Ruiz, Carlos Álvarez Martínez, Daniel Jiménez-González, **Xavier Martorell** 

Summer School on Supercomputing & Al for Tech Entrepreneurs

Namal University, Mianwali

#### Introduction

- Heterogeneous systems are everywhere →HPC applications need more performance
- Besides GPUs, FPGAs are an interesting candidate
  - Highly flexible →very specialized code that can adapt to any type of workload
  - Fine-grained optimizations at the hardware level
  - Very power efficient
  - With the rise of High-Level Synthesis, they are closer than ever to non-FPGA experts
- However, managing FPGAs at a large scale is still quite new and they lack a mature ecosystem
  - Programmability is still an issue

We want to take advantage of FPGAs at large scale by providing an easy-to-use programming model and automatic tools to manage FPGA clusters



#### Introduction

**OmpS-2 task-based programming model** 

Cholesky source code

Task graph



#### Introduction

#### OmpSs@FPGA

- Extension to OmpSs-2 to offload tasks to FPGA accelerators using High-Level Synthesis (HLS).
- Framework that automatically extracts FPGA code from OmpSs pragmas and generates host executable + bitstream

Code processed by HLS tool, transformed to HW accelerator

#### FPGA task declaration



How can we distribute this code on an FPGA cluster?

# **FPGA** hardware

- ☐ FPGAs from 10000 feet...
- ☐ ... and getting closer
- ☐ FPGA components
- ☐ Generating FPGA configurations



The boards

Discrete (to be connected to PCIe)









source: docs.xilinx.com source: www.axiom-project.eu

The boards

#### Discrete (to be connected to PCIe)



source: docs.xilinx.com

#### Integrated (standalone)





source: www.axiom-project.eu

Alveo U200 card basic hardware blocks



Alveo U280 card basic hardware blocks





Alveo U55c card basic hardware blocks







Alveo V80 card basic hardware blocks







### **FPGAs: 10 inches view**

- U200 FPGA connectivity & layout
  - DDR -> Global memory (RAM)
  - QSFP -> Ethernet 100Gb.
  - PCle -> to host
  - USB -> serial line, jtag
  - Super Logic Regions (SLR)
    - Logic partitions of the area of the FPGA
    - Connectors attached to SLRs





## **FPGAs: 10 inches view**

- U280 FPGA connectivity & layout
  - DDR -> Global memory (RAM)
  - HBM -> Global memory (HBM)
  - QSFP -> Ethernet 100Gb.
  - PCle -> to host
  - USB -> serial line, jtag





#### FPGAs: 10 inches view

Axiom board connectivity and layout





# **Comparing FPGAs to GPUs**

• "Basically", replace the GPU compute device with the FPGA device







FPGA System

# **Comparing FPGAs to GPUs**

• "Basically", replace the GPU compute device with the FPGA device







# Inside the FPGA chip

- Interfaces
- Super Logic Regions (SLRs)
  - Only on big devices (Alveo)
- Components: Configurable Logic Blocks (CLBs)



FPGA chip



# **SLR** components

- CLB (Configurable Logic Block)
  - Carry chain (adder, counter, comparator...)
  - Multiplexer (8 / 16 to 1)
  - Shift register
  - Flip-flop
  - Look-up tables (6-input)
  - Distributed RAM
    - Recommended for 1 to 128 bits data
- Block RAM
- DSP (Digital Signal Processing)



- Look-up table (8 on a CLB)
  - 6 inputs (A6:1)
  - 2 outputs (O6:5)
  - 128 bits total



Available resources

ZU+: 274K

U200: 388K + 205K + 385K

U250: 420K + 205K + 407K + 424K



- D flip-flop / latch (16 on a CLB)
  - 1 bit memory
  - Can take output from LUT A

Available resources ZU+: 548K

U200: 776K + 410K + 770K

U250: 840K + 411K + 815K + 849K





20

- Block RAM
  - Dual-port 36Kb
  - Programmable FIFO
  - Configurable width
    - 32Kb x 1 ... 4Kb x 8 ... 1Kb x 36

Available resources

ZU+: 32Mbit

U200: 25Mb + 13Mb + 25Mb

U250: 18Mb \* 4

- Advise
  - Use as many blocks as possible to achieve data parallelism





- DSPs (48-bit)
  - Multiplier
  - Accumulator
  - Pre-adder
    - C + B\*(D+A) + Carryin
  - SIMD unit (+, only)
    - 2x24bit, 3x12bit
  - Logic unit
    - And, or, xor...
  - Pattern detector
    - Detect output pattern, or
    - C match with A\*B...





# Sample design

- Memory accesses are driven by the MIG (Memory Interface Generator)
- Interconnects are implemented with the AXI ports
- User logic contains the application





source: docs.xilinx.com

23

# **Generating FPGA configurations**

- High-level C/C++ programming
  - No Fortran support from vendors (as far as we know)
  - Compiled to Verilog/VHDL
- Design source files
  - Behavioral simulation
- Design synthesis, HDL to gates, generating FPGA netlists
  - Functional verification
- Design implementation, place & route
  - Static timing analysis
- Bitstream generation
  - Actual configuration for the FPGA



#### **Vendor tools**

- AMD Xilinx
  - Vivado HLS / Vitis HLS (from 2020)
  - Vivado / Vitis
    - GUI and batch tools
  - Compile C/C++ code and OpenCL kernels

- Intel Altera
  - Quartus HLS compiler
  - Quartus Prime Design Software
    - GUI and batch tools
  - Compile C/C++ code and OpenCL kernels
  - Also supports the oneAPI interface
    - Originated from Codeplay/Khronos SYCL
    - Kernels on C++ Lambda functions

#### No FORTRAN support to date

- Impacting the type and number of HPC applications that can be easily adapted



# Use case: The MareNostrum Experimental Exascale Platform (MEEP)



#### **MEEP cluster architecture**



- 96 Alveo U55C FPGAs
- 12 Intel Xeon Gold 6330 CPUs with 256GB RAM
- 2 Nvidia SN4600C 100GbE switches







## **Cluster architecture**

4 "synthesis" nodes
12 "compute" nodes
8 u55c PCle FPGA boards per node
2 switches
96 FPGAs
12 nodes

Private, "MPI" network
x48 Alveo u55C





# OmpSs@FPGA execution environment (single FPGA)



# **OmpSs@FPGA** execution environment

- x86\_64 / Arm64 architectures
- Linux (Host), QDMA driver
- Nanos/xtasks/xdma runtime system, managing tasks

Alveo U55c

Hw runtime on the FPGA, managing tasks



PCle

OmpSs@FPGA

Host



#### **OMPIF**

- MPI-like API called from the FPGA code → OmpSs MPI for FPGAs (OMPIF)
  - FPGA-to-FPGA communication
  - OmpSs hardware runtime handles calls to the API

 Distributed task: Special type of task used to start the application on all FPGAs.





#### OmpSs@FPGA+OMPIF example

```
#pragma oss task device(fpga) in(pbi[0], pbj[0]) inout(fb[0])
void calculate_forces(particles_t *pbi, particles_t *pbj, forces_t *fb);
#pragma oss task device(fpga) inout(fb[0], pb[0])
void update_particles(particles_t *pb, forces_t *fb);
                                                                 Distributed task declaration
#pragma oss task device(fpga) inout(p[0], f[0]) distributed -
void nbody(particles_t *p, forces_t *f, int nb, int steps)
   int r = OMPIF_Comm_rank();
   int nr = OMPIF_Comm_size();
   for (int k = 0; k < nt; k++) {
      for (int i = 0; i < nb; ++i)
         for (int j = nb/nr*r; j < nb/nr*r+nb/nr; ++j)
             calculate_forces(p+i, p+j, f+j);
      #pragma oss taskwait
      OMPIF_Allgather(f, fbs*sizeof(forces_t));
Similar to MPI Allgather collective, implicit barrier
      for (int i = 0; i < nb; ++i)
         update_particles(p+i, f+i);
```



#### OmpSs@FPGA IMP example

```
#pragma oss task device(fpga) in(pbi[0], pbj[0]) inout(fb[0])
void calculate_forces(particles_t *pbi, particles_t *pbj, forces_t *fb);
                                                                         All ranks run this task
#pragma oss task device(fpga) inout(fb[0], pb[0])
void update_particles(particles_t *pb, forces_t *fb);
#pragma oss task device(fpga) inout(p[0], f[0]) owner("all") \
                                                          Particles are sent to all nodes
  data_dist("all", p, nb*PBS)
  data_dist(BS, f, nb*FBS)
void nbody(particles_t *p, forces_t *f, int nb, int steps) {
Each rank owns a block of forces
   for (int k = 0; k < nt; k++) {
     for (int i = 0; i < nb; ++i)
        for (int j = 0; j < nb; ++j)
            calculate_forces(p+i, p+j, f+j);
     for (int i = 0; i < nb; ++i)
        update_particles(p+i, f+i);
   #pragma oss taskwait
                                      Taskwait before leaving "nbody"
                                        (parallelism between iterations)
```

No OMPIF calls



#### **IMP** model

- Task graph is distributed between FPGAs
- Data movements are automatically generated based on data dependencies and ownership





# Alveo U55C OmpSs@FPGA design





# Message send process







# Message receive process

Incoming OMPIF packets are stored in an intermediate buffer because final address is unknown





#### **Software stack**

Deployment & management



#### Application execution





# ompifrun

#### Cluster JSON description

```
"fpga": 1, "node": 1, "bitstream": "path/to/bitstream" },
"fpga": 2, "node": 2, "bitstream": "path/to/bitstream" },
"fpga": 2, "node": 1, "bitstream": "path/to/bitstream" }
```

- **ompifrun** is a tool that automatically prepares all FPGAs in a cluster allocated by the user:
- 1. Load the bitstream

entro Nacional de Supercomputación

- 2. Wait for the Ethernet IP to align with the switch
- 3. Enable TX/RX controllers, ARP/ICMP servers, and check that the Ethernet IP is aligned and synchronized correctly
- 4. Setup IP/MAC addresses and OMPIF rank/size registers
- 5. Initialize QDMA queues, needed for memory transfers through PCIe





# Results



# **Evaluation: Explicit vs. Implicit Message Passing**

- IMP provide overall better scalability than explicit (OMPIF) message passing
- Collectives (implying global synchronization) are removed in IMP
  - Data transfers are automatically generated
- Easier to overlap computation and communication





# **Evaluation: Performance Scalability (IMP)**

• We used CPU-only Mare Nostrum 4 (MN4) to compare with the FPGA implementation.





# **Evaluation: Performance and power efficiency**

#### 64 nodes



Performance (higher better)





Performance/KW (higher better)

#### **Conclusions**

- MPI-like programming model with tasking support for FPGA clusters IMP
- We propose a model that allows Implicit communications based on directives
  - Built on top of the OMPIF infrastructure
- Three benchmarks evaluated, which show very good scalability up to 64 FPGAs
- Compared to a CPU-only cluster (MN4), we have better scalability and performance per power for N-body and Heat







# Accelerating Applications on Networks of FPGAs

Contact: xavier.martorell@bsc.es

ompss-fpga-support@bsc.es

https://pm.bsc.es/ompss-at-fpga

