# UCLID5: Multi-Modal Formal Modeling, Verification, and Synthesis

Elizabeth Polgreen<sup>1,2</sup>, Kevin Cheang<sup>1</sup>, Pranav Gaddamadugu<sup>1</sup>, Adwait Godbole<sup>1</sup>, Kevin Laeufer<sup>1</sup>, Shaokai Lin<sup>1</sup>, Yatin A. Manerkar<sup>1,3</sup>, Federico Mora<sup>1</sup>, and Sanjit A. Seshia<sup>1</sup>

UC Berkeley
 University of Edinburgh
 University of Michigan

**Abstract.** UCLID5 is a tool for the multi-modal formal modeling, verification, and synthesis of systems. It enables one to tackle verification problems for heterogeneous systems such as combinations of hardware and software, or those that have multiple, varied specifications, or systems that require hybrid modes of modeling. A novel aspect of UCLID5 is an emphasis on the use of syntax-guided and inductive synthesis to automate steps in modeling and verification. This tool paper presents new developments in the UCLID5 tool including new language features, integration with new techniques for syntax-guided synthesis and satisfiability solving, support for hyperproperties and combinations of axiomatic and operational modeling, demonstrations on new problem classes, and a more robust implementation. *This paper is accompanied by Artifact Submission 177*.

#### 1 Overview

Tools for formal modeling and verification are typically specialized for particular domains and for particular methods. For instance, software verification tools like Boogie [5] focuses on modeling sequential software and Floyd-Hoare style reasoning, while hardware verifiers like ABC [7] are specialized for sequential circuits and SAT-based equivalence and model checking. Specialization makes sense when the problems fit well within a homogeneous problem domain with specific verification needs. However, there is an emerging class of problems, such as in security and cyber-physical systems (CPS), where the systems under verification are heterogeneous, or the types of specifications to be verified are varied, or there is not a single type of model that is effective for verification. An example of such a problem is the verification of trusted computing platforms [42] that involve hardware and software components working in tandem, and where the properties to be checked include invariants, refinement checks, and hyperproperties. There is a need for automated formal methods and tools to handle this class of problems.

UCLID5 is a system for *multi-modal* formal modeling, verification, and synthesis that addresses the above need. UCLID5 is multi-modal in three important ways. First, it permits different modes of modeling, using axiomatic and operational semantics, or as combinations of concurrent transition systems and procedural code. This enables modeling systems with multiple characteristics. Second, it offers a varied suite

of specification modes, including first-order formulas in a combination of logical theories, temporal logic, inline assertions, pre- and post-conditions, system invariants, and hyperproperties. Third, it supports the first two capabilities with a varied suite of verification techniques, including Floyd-Hoare style proofs, k-induction and bounded model checking (BMC), verifying hyperproperties, or using syntax-guided and inductive synthesis to provide more automation in tedious steps of verification or to use synthesis to automate the modeling process.

The UCLID5 framework was first proposed in 2018 [40], itself a major evolution of the much older UCLID system [8], one of the first satisfiability modulo theories (SMT) based modeling and verification tools. Since that publication [40], which laid out the vision for the tool and described a preliminary implementation, the utility of the tool has been demonstrated on several problem classes (e.g., [9, 33, 18]), such as for verifying security across the hardware-software interface. The syntax has been extended and state-of-the-art methods for syntax-guided synthesis have also been integrated into the tool [36], including new capabilities for satisfiability and synthesis modulo oracles [38]. A newer, more robust implementation is now available online. This tool paper presents an overview of the current version of UCLID5 and the new features supported since 2018 [40]. More specifically, we describe the following new contributions to UCLID5:

- 1. Fully integrated support for synthesis across all verification modes, including synthesis modulo oracles [38].
- 2. Support for satisfiability modulo oracles [38], described in Section 3.3.
- 3. Demonstration of the capability to blend axiomatic and operational modeling, described in Section 3.6.
- 4. Front-end translations from Chisel/FirRTL to UCLID5, and from RISC-V binaries to UCLID5, referenced in Section 6.
- 5. New case studies: covering models for distributed CPS in Lingua Franca [29], and encodings of  $\mu$ hb specifications and verification of a Trusted Abstract Platform described in Sections 3.5 and 4,
- 6. New language features including: finite quantifiers and groups (described in Sec. 3.5), oracles and synthesis constructs (described in Sec. 3.4), and direct support for specifying and verifying hyperproperties (described in Section 3.2).

#### 2 Architecture

In verification mode, UCLID5 reduces the question of whether a model satisfies a given specification to a set of constraints that can be solved by an off-the-shelf SMT solver. In synthesis mode, UCLID5 reduces the problem of finding an interpretation for an uninterpreted function such that the specification is satisfied into a SyGuS problem that can be solved by an off-the-shelf SyGuS solver. In order to do so, UCLID5 performs the following main tasks, as shown in Figure 1:

Front end: UCLID5 takes models written in the UCLID5 language as input. The command-line front-end allows user configuration, including specifying the external

SMT-solver/SyGuS-solver to be used, as well as enabling certain utilities such as automatically converting uninterpreted functions to arrays. The front-end parser is a backtracking, recursive descent parser based with memoizaton, based on the Scala Packrat Parsing utility utility [1]. The parser builds an abstract syntax tree from the model.

AST passes: UCLID5 performs a number of transformations and checks on the abstract syntax tree, including type-checking, inlining of procedures and flattening the compositional module structure. This intermediate representation supports limited control flow such as if-statements and switch-cases, but loops are not permitted in procedural code and are removed via unrolling (bounded for-loops) or replacement with user-provided invariants (while loops). However, unbounded control flow can be handled by representation as transition systems (where each module consists of a transition system with an initial and a next block, each represented as a separate AST).

Symbolic Simulator: The symbolic simulator performs simulation of transition system in the model, according to the verification command provided, and produces a set of assertions. For instance, if bounded model checking is used, UCLID5 will symbolically execute the main module a bounded number of times. If induction is used, UCLID5 will use symbolic simulation to construct an assertion that is satisfied iff the initial conditions are satisfied, and an assertion that represents executing the transition relation from a non-deterministic state (to check inductiveness of an invariant).

UCLID5 encodes the violation of each independent verification condition as a separate SMT-LIB query. Let  $P_i(\vec{x})$  encode the  $i^{th}$  verification condition, and take the  $i^{th}$  SMT-LIB query to be checking the validity of  $\exists \vec{x} \ \neg P_i(\vec{x})$ , where  $P_i$  contains no free variables. We say that there is a counterexample to the  $i^{th}$  verification query if the query  $\exists \vec{x} \ \neg P_i(\vec{x})$  is valid. Verification of a model with n verification conditions succeeds iff there are no counter-examples:

$$\forall \vec{x} \bigwedge_{i=0}^{i=n} P_i(\vec{x}).$$

*Synth-Lib interface:* UCLID5 supports both synthesis and verification. The Synth-Lib interface constructs either a verification or a synthesis problem from the assertions generated by the symbolic simulator. For details see Section 3.4.

SyGuS-IF interface/SMT-LIB interface: The verification problems are passed to the SMT-LIB interface, which converts each assertion in UCLID5's intermediate representation to an assertion in SMT-LIB. Similarly, the synthesis problems are passed to the SyGuS-IF interface, which converts each assertion to an assertion in SyGuS-IF. The verification and synthesis problems are then passed to the appropriate provided external solver and the result reported back to the user.

## 3 Language Features

#### 3.1 Combining sequential and concurrent modeling

A unique feature of the UCLID5 modeling language is the ability to easily combine sequential and concurrent modeling. This allows a user to easily express models repre-

#### 4 Authors Suppressed Due to Excessive Length



Fig. 1: Architecture of UCLID5

senting sequential programs, including standard control flow, procedure calls, sequential updates, etc, in a sequential model, and to combine these components within a system designed for concurrent modeling based on transition systems. The sequential program modeling is inspired by systems such as Boogie [5] and allows the user to port Boogie models to UCLID5. The concurrent modeling is done via defining transition systems, similar to NuSMV [10], defining a set of initial states and a transition relation. Within UCLID5, each module is a transition system. A main module can be defined that triggers when each child module is stepped.

For an example of this combination of sequential and concurrent modeling, we refer the reader to the CPU example presented in the original UCLID5 paper [40], which uses concurrent modules to instantiate multiple CPU modules, modeled as transition systems, with sequential code to model the code that executes instructions, and to the case study in Section 4.

#### 3.2 Multi-modal verification

UCLID5 supports a variety of different types of specifications. The standard properties supported include inline assertions and assumptions in sequential code, pre-conditions and post-conditions for procedures, and global axioms and invariants (both as propositional predicates, and temporal invariants in LTL). We further provide direct support for hyperinvariants and hyperaxioms (for k-safety).

To verify these specifications, we implement multiple classic techniques. As a result, once a model is written in UCLID5, the user can deploy a combination of verification techniques, depending on the properties targeted. UCLID5 supports the following methodologies:

- Bounded Model Checking (for Linear Temporal Logic, hyperinvariants and assertionbased properties and hyper-properties).
- Induction and k-induction for assertion-based invariants and hyperinvariants.
- Verification of pre-and post-conditions on procedures and hyperinvariants.

As an exemplar of the utility of multi-modal verification, consider the hyper-property based models verified by Sahai et al. [39]. These models use both procedure verification

and induction to verify k-trace properties. The new support for direct hyperproperties comprises of two new language constructs: hyperaxiom and hyperinvariant. The former places an assumption on the behavior of the module, if n instances of the module were instantiated, and the latter is an invariant over n instances of the module, which is verified via the usual verification methods. A variable x from the  $n^{th}$  instance of the module is reasoned about in the predicate using x.n and the number of modules instantiated is determined by the maximum n in both the invariant and the axiom. The example in Figure 2 illustrates a 2-safety hyperproperty.

```
module main
{
    var x, y : integer;
    init { y = x + 1;}
    next { y' = y + 1;}
    hyperaxiom[2] x_eq: x.1 == x.2;
    hyperinvariant[2] det_xy: y.1 == y.2;
}
```

Fig. 2: UCLID5 hyperinvariant example

#### 3.3 UCLID5 Modulo Oracles

UCLID5 implements support for satisfiability modulo oracles [38]. Namely, a user can include "oracle functions" in any UCLID5 model, where an oracle function is a function without a provided implementation, but which is associated to an external binary that can be queried by the solver. The user provides the binary, and UCLID5 will produce satisfiability files modulo these oracles, and an appropriate SMTO solver [38] can be used as the back-end solver.

This support is useful in cases where a user is modeling a system where some components of the system are difficult or impossible to model, but could be compiled into a binary that the solver can query; or where the model of the system would be challenging for an SMT solver to reason about (for instance, if the system performs highly non-linear arithmetic), and it may be better to outsource that reasoning to an external binary.

As an exemplar of such reasoning in a verification file, consider a UCLID5 model where some part of the behavior of the model depends on reasoning about prime numbers, as shown in Figure 3. It is several orders of magnitudes faster to perform this reasoning by SMTO than with pure SMT.

#### 3.4 Integration with Synthesis

UCLID5 integrates program synthesis fully across all verification modes described in section 3.2. Specifically, users are able to declare and use *synthesis functions* anywhere in their models, and UCLID5 will automatically synthesize function bodies for these

```
module main {
  var a : [integer]integer;
  oracle function [isprime] isPrime(x: integer) : boolean;

var count, i : integer
  init { count, i=0; }
  next {
  if(isprime(a[i]) && i < 20)
  { count' = count++; }
  i'=i++
  }
  invariant all_prime: count==i;
  control {
    unroll(20);
    check;
  }
}</pre>
```

Fig. 3: UCLID5 model checking the first 20 elements of an array are prime. The function IsPrime is implemented by an external binary named isprime.

functions such that the user-selected verification task will pass. In this section, we give an illustrative example of synthesis in UCLID5, we provide the necessary background on program synthesis, and then we formulate the existing verification techniques inside of UCLID5 for synthesis.

Synthesis Example Consider the UCLID5 model in Fig. 4, which represents a Fibonacci sequence. The (hypothetical) user wants to prove by induction that the invariant a\_le\_b at line 13 always holds. Unfortunately, the proof fails because the invariant is not inductive. Without synthesis, the user would need to manually strengthen the invariant until it became inductive. However, the user can ask UCLID5 to automatically do this for them. Fig. 4 demonstrates this on lines 16, 17 and 18. Specifically, the user specifies a function to synthesize called h at lines 16 and 17, and then uses h at line 18 to strengthen the existing set of invariants. Given this input, UCLID5, using e.g. CVC4 [6] as a synthesis engine, will automatically generate the function h(x, y) = x >= 0, which completes the inductive proof.

In this example, the function to synthesize represents an inductive invariant. However, functions to synthesize are treated exactly like any interpreted function in UCLID5: the user could have called h anywhere in the code. Furthermore, this example uses induction and a global invariant, however, the user could also have used a linear temporal logic (LTL) specification and bounded model checking (BMC). In this sense, our integration is fully flexible and generic.

**Synthesis Encoding in UCLID5** The program synthesis problem corresponds to the second-order query

$$\exists f \ \forall \vec{x} \sigma(f, \vec{x}),$$

where f is the function to synthesize,  $\vec{x}$  is the set of all possible inputs, and  $\sigma$  is the specification to be satisfied.

```
module main {
    // Part 1: System Description.
    var a, b : integer;
    init {
      a, b = 0, 1
      a', b' = b, a + b;
11
     // Part 2: System Specification.
    invariant a_le_b: a <= b;</pre>
13
14
    // Part 3: (NEW) Synthesis Integration
15
    synthesis function
      h(x : integer, y : integer): boolean;
    invariant hole: h(a, b);
19
    // Part 4: Proof Script.
21
      induction
      check;
      print_results;
```

Fig. 4: UCLID5 Fibonacci model. Part 3 shows the new synthesis syntax, and how to find an auxiliary invariant.

Given a UCLID5 model in which the user has declared a function to synthesize, f, we wish to construct a synthesis query that is satisfied iff there is an f for which all the verification conditions pass for all possible inputs. We build this synthesis query by taking the conjunction of the negation of all the verification queries. Specifically, we generate the query

$$\exists f \ \forall \vec{x} \ \bigwedge_{i=0}^{i=n} P_i(f, \vec{x})$$

where each  $P_i$  encodes a verification condition that may refer to the function to synthesize, f, and then we use a SyGuS solver to check its validity.

This scheme lets us enable synthesis for any verification procedure in UCLID5, by simply letting users declare and use functions to synthesize and relying on existing SyGuS-IF solvers to carry out the automated reasoning.

**Synthesis Modulo Oracles** UCLID5 supports synthesis modulo oracles in the same way as it support satisfiability modulo oracles, i.e., a user can specify oracle functions and use these throughout a UCLID5 model. When the synthesis command is used, UCLID5 will produce a file in the SyGuS-IF format that includes oracle functions. There is one limitation with the UCLID5 support, in that oracle functions (and functions in general) can only be first-order within the UCLID5 modeling language, i.e., functions cannot receive functions as arguments.

As a more elaborate example of the UCLID5 synthesis integration, combined with oracles, consider the task of synthesising a controller for a Linear Time Invariant similar

to Abate et al. [2]. We use a state-space representation, which is discretized in time:  $\dot{x}_{t+1} = A\vec{x}_t + B\vec{u}_t$ , where  $\vec{x} \in \mathbb{R}^n$ ,  $\vec{u} \in \mathbb{R}^p$  is the input to the system, calculated as  $K\vec{x}$  where K is the controller to be synthesized,  $A \in \mathbb{R}^{n \times n}$  is the system matrix,  $B \in \mathbb{R}^{n \times p}$  is the input matrix, and subscript t indicates the discrete time step.

We aim to find a stabilizing controller, such that absolute values of the (potentially complex) eigenvalues of the closed-loop matrix A-BK are less than one. We further require that the controller guarantees the states remain within a safe region of the state space up to a given number of time steps, using the bounded model checking verification command in UCLID5, as shown in Figure 5.

```
module main {
    var x0, x1: float;
    group states : float = {x0, x1};
    <...LTI system spec vars decls..>
    oracle function [isstable] isStable
      (s00:float, s01:float, s10:float, s11:float) : boolean;
    synthesis function k0 (): float;
    synthesis function k1 (): float;
    // LTI system spec values
    axiom A: (a00==0.901224922471 && a01==0.000000013429 && a10==0.00000007451 &&
       a11==0.0);
    axiom B: (b0==128.0 && b1==0.0);
    axiom ax1: ABK00 == a00 - b0*k0());
    <...>
15
    axiom ax4: ABK11 == a11 - b1*k1());
    init { // bound initial states
      assume (finite_forall (s: float) in states :: s<0.1 && s>-0.1);
    next { // step the system
21
      x0′
          = ABK00*x0 + ABK01*x1;
22
      x1' = ABK10*x0 + ABK11*x1;
    // the safety condition
    invariant stability: isStable(ABK00, ABK01, ABK10, ABK11);
    invariant safety: finite_forall (s: float) in states :: s < 1.0&&s > -1.0;
      unroll(10); // fix safety bound
      check:
31
  }
```

Fig. 5: UCLID5 control synthesis example. The next block assigns to the state variables according to Equation 3.4. Note this model uses finite quantifiers, as described in Section 3.5.

### 3.5 Capability for modelling systems axiomatically

UCLID5 can model a system being verified using an operational (transition system-based) approach, as Figure 4 shows. However, UCLID5 also supports modeling a system in an *axiomatic* manner. In axiomatic modeling, the system is specified as a set of

| Core 0                       | Core 1                                            |  |  |  |  |
|------------------------------|---------------------------------------------------|--|--|--|--|
| $(i1)[x] \leftarrow 1$       | $(i3) r1 \leftarrow [y]$ $(i4) r2 \leftarrow [x]$ |  |  |  |  |
| $(i2)[y] \leftarrow 1$       | $(i4) r2 \leftarrow [x]$                          |  |  |  |  |
| SC forbids: r1=1, r2=0       |                                                   |  |  |  |  |
| (a) Code for litmus test mp. |                                                   |  |  |  |  |



(b)  $\mu$ hb graph for the execution of mp

Fig. 6: Left: Code for litmus test mp. The outcome r1=1, r2=0 is forbidden under sequential consistency (SC) [22] (i.e., interleaving semantics). Right: An example  $\mu$ hb graph for the execution of the mp litmus test where r1=1, r2=0 on a microarchitecture with three-stage in-order pipelines. The graph is cyclic (as highlighted by the bolded edges), implying that this execution is unobservable on the microarchitecture.

invariants. Any execution satisfying the invariants is allowed by the system, and any execution violating the invariants is disallowed. There is no explicit notion of state or transition relation. Axiomatic modelling can provide order-of-magnitude performance improvements over operational models in certain cases [4]. In the rest of this section, we provide an example of how to encode axiomatic models in UCLID5, specifically the  $\mu$ spec specifications of COATCheck [32].

Program executions on microarchitectures (component-level models of hardware) can be represented as microarchitectural happens-before ( $\mu$ hb) graphs [31]. Figure 6b depicts an example  $\mu$ hb graph for the execution of the mp litmus test<sup>4</sup> on a pedagogical microarchitecture with three-stage in-order pipelines of Fetch (IF), Execute (EX), and Writeback (WB) stages. Nodes in these graphs represent sub-events in instruction execution. For instance, the first node in the second row represents the event when instruction i1 from mp performs its Execute stage. Meanwhile, edges in  $\mu$ hb graphs represent happens-before relationships. For instance, the blue edge between the first two nodes in the second row enforces that instruction i1's Execute stage must occur before the Execute stage of instruction i2, reflecting the in-order nature of this processor's pipelines.

The presence or absence of nodes and edges in  $\mu$ hb graphs for a given microarchitecture are enforced by *axioms* in the domain-specific language  $\mu$ spec [32].  $\mu$ spec supports propositional logic over its built-in predicates. It also supports quantifiers over instructions and enforces that the set of edges in  $\mu$ hb graphs is closed under transitivity.

We embedded  $\mu$ spec into UCLID5 to showcase UCLID5's capability for axiomatic modeling, as well as to enable  $\mu$ spec models to benefit from UCLID5's built-in capabilities for modularity and synthesis (Section 3.4). Figure 7 shows part of this embedding as well as an example  $\mu$ spec axiom written using the embedding.

We represent a  $\mu$ hb node in UCLID5 using two variables: a Boolean variable to represent whether or not the node exists and an integer recording the execution timestamp at which it occurred. An instruction (microop\_t) consists of the nodes representing its sub-events as well as metadata such as its global ID (a unique identifier), core ID, address, and data value (some fields are not shown for brevity).

<sup>&</sup>lt;sup>4</sup> Litmus tests are small 4-8 instruction programs used in the verification of memory consistency [3].  $\mu$ hb graphs and  $\mu$ spec specifications are typically used for memory consistency verification, but they can also be used for hardware security verification [44].

```
type uhbNode_t = record { nExists : boolean, nTime : integer };
type microop_t = record {
    globalID : integer, coreID : integer,
    Fetch : uhbNode t, Execute : uhbNode t,
    Writeback : uhbNode t
};
define EdgeExists (src, dest : uhbNode_t) : boolean =
(src.nExists == true && dest.nExists == true && src.nTime < dest.nTime);
define NodeExists (n : uhbNode_t) : boolean = (n.nExists == true);
define ProgramOrder (i, j : microop_t) : boolean =
(i.globalID < j.globalID && i.coreID == j.coreID);</pre>
var i1, i2, i3, i4 : microop_t;
group testInstrs : microop_t = {i1, i2, i3, i4};
axiom ex_in_order :
finite_forall (a : microop_t) in testInstrs ::
finite_forall (b : microop_t) in testInstrs ::
 EdgeExists(a.Fetch, b.Fetch) ==> EdgeExists(a.Execute, b.Execute);
```

Fig. 7: Part of the embedding of  $\mu$ spec in UCLID5 and an example  $\mu$ spec axiom written in this embedding, illustrating UCLID5's capability for axiomatic modeling.

The existence of an edge (EdgeExists) between two nodes can be modeled as enforcing that both the source and destination nodes exist, and constraining the source node's timestamp to be less than that of the destination node. Node existence (NodeExists) merely checks the value of the nExists variable, while ProgramOrder is determined by ascending order of globalID on the same core.

 $\mu$ spec models routinely function by grounding quantifiers over a finite set of instructions (like those of a litmus test). Thus, to fully support  $\mu$ spec axiomatic modeling, we had to add two features to UCLID5—namely, groups and finite quantifiers. A group is a set of objects of a single type. It group can have any number of elements, but it must be finite, and the group is immutable once created. For instance, the group testInstrs in Figure 7 consists of four instructions.

Finite quantifiers, meanwhile, are used to iterate over group elements. finite\_forall and finite\_exists are the two types of finite quantifiers. A finite quantifier always operates over a group, and grounds the quantifier over the group elements. So for example, in the axiom ex\_in\_order in Figure 7, the two finite\_foralls each ground their body over the instructions in the group testInstrs.

The axiom ex\_in\_order states that for every pair of instructions a and b in the group testInstrs, if an edge exists between their IF stages, then an edge must also exist between their EX stages. Thus, this axiom enforces the existence of the blue edges between the EX stages of i1 and i2 and between those of i3 and i4 in Figure 6b.

Since edges in  $\mu$ hb graphs represent happens-before relationships, a cyclic  $\mu$ hb graph implies that an event must happen before itself. Thus, a cyclic  $\mu$ hb graph represents an execution that is unobservable (i.e., impossible) on the microarchitecture being modeled. Likewise, an acyclic  $\mu$ hb graph represents an execution that is observable on the microarchitecture. A given litmus test outcome can be verified on a microarchitecture by grounding the axioms over the instructions and outcome of that litmus test and asking a SMT solver to search for an acyclic  $\mu$ hb graph satisfying the axioms. If the

solver returns a satisfying assignment, the test outcome is observable on the microarchitecture. If the solver returns UNSAT, the test outcome is guaranteed to be unobservable on the microarchitecture.

While litmus test verification of  $\mu$ spec specifications using SMT-based approaches has been conducted by prior work [32], encoding such modeling in UCLID5 has the benefit of harnessing UCLID5's built-in capabilities for modularity and synthesis. In fact, we are currently using UCLID5's synthesis capability in ongoing work to synthesise  $\mu$ spec axioms that match a set of examples.

#### 3.6 Combining Operational and Axiomatic Modeling

UCLID5's support for both operational and axiomatic modeling allows users to specify models that are *combinations* of operational and axiomatic models. In such models, some constraints on the execution are enforced by the initial state and transition relation (operational modeling), while others are enforced through axiomatic invariants (axiomatic modeling). This unified modeling capability is useful when some constraints are more naturally expressed operationally while others axiomatically. For example, the ILA-MCM work [46] combined operational ILA (Instruction Level Abstraction) models to describe the functional behavior of processing elements with memory consistency model (MCM) orderings that are more naturally specified axiomatically [4]. (MCM orderings constrain shared-memory communication and synchronization between multiple processing elements.) The combined model worked by sharing variables (called "facets") between both the models. When combined, the two models enabled holistic System-on-Chip verification.

Fig 8 depicts parts of a UCLID5 model of microarchitectural execution that uses both operational and axiomatic modeling (similar to that from the ILA-MCM work). In this model, the steps of instruction execution are driven by the init and next blocks, i.e., the operational component of the model. Multiple instructions can step at any time (curTime denotes the current time in the execution), but they can only take one step per timestep. Meanwhile, axioms such as the fifoFetch axiom enforce ordering between the execution of multiple instructions. The fifoFetch axiom specifically enforces that instructions in program order on the same core must be fetched in program order. Thus, if executing mp (Figure 6a), this axiom will prevent executions where e.g. the Fetch stage of i2 happens before the Fetch stage of i1. (Such an execution would be allowed by the operational component alone). The transition rules and axioms operate over the same data structures, thus ensuring that executions of the final model abide by both sets of constraints.

Axioms are enforced at each timestep. To prevent them from enforcing the existence of events that have not yet been generated by the operational component of the model, they are conditioned on the existence of those events. For instance, the fifoFetch axiom is conditioned on the existence of at least one of the Fetch nodes that a given instance of the axiom is ordering (through the use of the NodeExists predicate). If the axiom was not conditioned in this manner, it would enforce that the Fetch stages of instructions in program order (like i1 and i2 as well as i3 and i4 in mp) exist from the very first timestep in any generated execution, even if the operational model wanted to step through the events in another order that maintained the axiom's constraint.

```
module main {
       <type declarations>
       var i1, i2, i3, i4 : microop_t;
       <set i1-i4 to be the instructions of a test, like mp>
       group testInstrs : microop_t = {i1, i2, i3, i4};
       //Vars to decide which instrs to step and when.
       var next1, next2, next3, next4 : boolean;
       var curTime : integer;
       init {
            i1.Fetch.nExists = false;
            i1.Execute.nExists = false;
       //Axiom enforcing that instructions are fetched in order.
       axiom fifoFetch :
            finite_forall (i : microop_t) in testInstrs ::
            finite_forall (j : microop_t) in testInstrs ::
(ProgramOrder(i, j) && (NodeExists(i.Fetch) || NodeExists(j.Fetch))) ==>
    EdgeExists(i.Fetch, j.Fetch);
22
       procedure stepInst(index : integer)
24
         returns (instr_next : microop_t)
26
            //Steps instr@index, unless it has completed.
27
28
                 (index == 1) : {
                     instr_next = i1;
                     if(!instr_next.Fetch.nExists) {
                         instr_next.Fetch.nExists = true;
32
                          instr_next.Fetch.nTime = curTime;
                     } else {
34
                     <...>
35
36
            esac
37
       next {
38
            //Increment the current timestamp and
            //nondeterministically step instructions.
            curTime' = curTime + 1;
havoc next1, next2, next3, next4;
40
41
42
            if (next1) { call (i1') = stepInst(1); }
43
            if (next2) { call (i2') = stepInst(2); }
if (next3) { call (i3') = stepInst(3); }
44
45
            if (next4) { call (i4') = stepInst(4); }
46
47
       }
  }
```

Fig. 8: UCLID5 model that incorporates both operational modeling (through the init and next blocks) and axiomatic modeling (through the axiom keyword).

This example showcases UCLID5's highly flexible multi-modal modeling capability. Models can be purely operational, purely axiomatic, or a combination of the two.



Fig. 9: A simple train system.

Checking reachability properties in reactive embedded systems. We further demonstrate the modeling flexibility of UCLID5 via a case study of checking reachability properties in reactive embedded systems written in a coordination language called Lingua Franca (LF), which allows users to compose reactive components called *reactors* [28, 30]. LF adopts discrete event semantics in which events are processed in timestamp order. Blocks of application code, named *reactions* (denoted in chevrons), can be activated by *triggers*, which include startup (circle), physical action (triangle labeled by "P"), and ports (dark solid triangle). Figure 9 shows the diagram of a train door system with three reactors (Controller, Door, and Train). The driver pressing a button provides the physical action, which triggers reaction 2 in Controller. The reaction then outputs signals to close the door (by triggering the reaction in Door) and to move the train (by triggering the reaction in Train). Using a combination of axiomatic and operational modeling enabled by UCLID5, we can check whether the system permits an unsafe behavior where the train moves before the door closes.

The UCLID5 snippet in Figure 10 illustrates this hybrid modeling approach. The axiomatic segment sits above the next block (line 1-7), specifying the semantics of reactors that should hold throughout the execution. Inside the next block, the havoc statement (line 9) sets the state variable in the next transition to a nondeterministic value. The case block (line 10-23) stores the new states in the appropriate state variables and sets boolean flags doorCloses and trainMoves. The assume statements (line 24-39) constrain the next nondeterministic value of state to one that complies with the language semantics. The operational modeling using the next block simplifies the specification of constraints including non-decreasing time tags (line 25), unique event per tag (line 27), reaction priority (line 29), connection delay (line 31-36), and trigger mechanism (line 38-40). The reachability property, "the train does not move when the door is open," can then be checked using proof by induction (line 44).

```
// All timestamps and microsteps are nonnegative.
  axiom(pi1(q(state)) >= 0 && pi2(q(state)) >= 0);
  // Each state can either be NULL or a specific id.
  axiom(id(ctrl1State) == NULL || id(ctrl1State) == controller_1);
axiom(id(ctrl2State) == NULL || id(ctrl2State) == controller_2);
  axiom(id(trainState) == NULL || id(trainState) == train_1);
  axiom(id(doorState) == NULL || id(doorState) == door_1);
  next {
      havoc state; // Update state
      case
           (id(state) == door_1) : { doorState' = state; doorCloses' = true; }
           (id(state) == train_1) : { trainState' = state; trainMoves' = true; }
           (id(state) == controller_1) : { ctrl1State' = state; }
           (id(state) == controller_2) : { ctrl2State' = state; }
      // Time tags do not decrement.
      assume(tag_same(g(state'), g(state)) || tag_later(g(state'), g(state)));
      // An event triggers only once in an instant.
      assume(g(state) == g(state') ==> id(state) != id(state'));
      // Reaction with higher priority triggers first
      assume((g(state) == g(state') && same_reactor(id(state), id(state'))) ==>
       priority(id(state)) < priority(id(state')));</pre>
      // Connection delay
      assume((id(ctrl1State) != NULL && id(ctrl2State') != NULL)
          ==> tag_diff(g(ctrl2State'), g(ctrl1State)) == zero());
      assume((id(ctr12State) != NULL && id(trainState') != NULL)
          ==> tag_diff(g(trainState'), g(ctrl2State)) == zero());
      assume((id(ctrl2State) != NULL && id(doorState') != NULL)
          ==> tag_diff(g(doorState'), g(ctrl2State)) == zero());
      // Trigger mechanism
      assume(id(ctrl1State) == NULL ==> id(ctrl2State') == NULL);
30
      assume(id(ctrl2State) == NULL ==> id(trainState') == NULL);
32
      assume(id(ctrl2State) == NULL ==> id(doorState') == NULL);
33
  }
  property p: !(trainMoves && !doorCloses);
  control {
      v = induction;
      check;
      print_results;
      v.print_cex;
```

Fig. 10: The UCLID5 model for the train system in Figure 9

# 4 Case study: TAP model

The final case study we wish to describe performs verification of a trusted execution environment. Trusted execution environments [24, 13, 12, 20] often provide a software interface for users to interact with enclaves, while the security of the enclaves rely on the micro-architecture. In contrast to software which requires reasoning about sequential code, hardware modeling uses a paradigm that permits concurrent updates to a system. Moreover, verifying hyper properties such as integrity requires reasoning about multiple instances of a system which most existing tools are not well suited for. In this section, we present the UCLID5 port <sup>5</sup> of the Trusted Abstract Platform (TAP) which was originally <sup>6</sup> written in Boogie and introduced by Subramanyan et. al. [42] to model

<sup>5</sup> https://github.com/uclid-org/trusted-abstract-platform/

<sup>6</sup> https://github.com/Otcb/TAP

an abstract idealized trusted enclave platform. We demonstrate how UCLID5's multimodel support alleviates the difficulties in modeling the TAP model in existing tools.

Modeling the TAP and Verifying The Integrity Proof Figure 11 shows a model of TAP (with details omitted for brevity) that demonstrates some of UCLID5's key features: the enclave operations of the TAP model (e.g. launch) are implemented as procedures, and a transition relation of the TAP is defined using a next block that either executes an untrusted adversary operation or the trusted enclave, which in turn executes one of the enclave operations atomically. Proving a hyper property like integrity over the TAP now only requires two instantiations of the TAP model, specifying the list of integrity invariants, and defining a next block which steps each of the TAP instances as shown in the integrity\_proof module. The integrity proof in UCLID5 uses (1-step) inductive model checking as indicated in the control block.

Results and statistics of the TAP modules Table 1 shows the approximate size of the TAP model in both Boogie and UCLID5. #pr, #fn, #an, and #ln refer to the number of procedures, functions, annotations, and lines of code respectively. Annotations are the number of loop invariants, assertions, assumptions, preand post-conditions that were manually specified. The verification time includes compilation and solving.

| Model/Proof |     | Size |     |      | Verif.   |  |  |
|-------------|-----|------|-----|------|----------|--|--|
|             | #pr | #fn  | #an | #ln  | Time (s) |  |  |
| Boogie      |     |      |     |      |          |  |  |
| TAP         | 22  | 49   | 204 | 1752 | 2 51     |  |  |
| Integrity   | 12  | 13   | 145 | 985  | 346      |  |  |
| UCLID5      |     |      |     |      |          |  |  |
| TAP         | 43  | 14   | 225 | 2100 | ) 49     |  |  |
| Integrity   | 2   | 0    | 52  | 888  | 30       |  |  |

Table 1: Boogie vs UCLID5 Model Results

While the #In for the TAP model in UCLID5 is higher than that of the model in Boogie due to stylistic changes, the crucial difference is in the integrity proof. The original model in Boogie implements the TAP model and integrity proof as procedures, where the transition of the TAP model is implemented as a while loop. However, this lack of support for modeling transition systems introduces duplicate state variables in a hyper property such as integrity, requires context switching and additional procedures for the new variables, which makes the model difficult to maintain and self composition unwieldy. In UCLID5, the proof is no longer implemented as a procedure, but rather, we create instances of the TAP model. Additionally, this model lends itself for more direct verification of hyper properties.

The verification results are run on a machine with 2.6GHz 6-Core Intel Core i7 and 16GB of RAM running OSX. As shown on the right of Table 1, the verification runtimes between the Boogie and UCLID5 models and proofs are comparable.

#### 5 Related Work

There are a multitude of verification and synthesis tools related to UCLID5. In this brief review, we highlight prominent examples and contrast them with UCLID5 along the key language features described in Section 3.

UCLID5 allows users to combine sequential and concurrent modeling (see Section 3.1). Most existing tools primarily support either sequential, e.g. [25, 5, 43], or concurrent computation modeling, e.g. [7, 11, 35, 16, 34]. Users of these systems can often overcome the tool's modeling focus by manually including support for different computation paradigms. For example, Dafny can be used to model concurrent systems [26]. Unfortunately, this is not always straightforward, and limited support for different paradigms can manifest as limitations in downstream applications. For example, the Serval [37] framework, based on Rosette, cannot reason about concurrent code.

UCLID5 supports different kinds of specifications and verification procedures (see Section 3.2). Most existing tools do no support multi-modal verification at all, e.g. [25, 7, 11]. Tools that do offer multi-modal verification do not offer the same range of options as UCLID5. For example, [34] does not support linear temporal logic, and [35, 15] does not support hyper property verification.

Finally, UCLID5 supports a generic integration with program synthesis (see Section 3.4). This makes UCLID5 related to a number of synthesis engines. The SKETCH system [41] synthesizes expressions to fill holes in programs, and has subsequently been applied to program repair [23, 19]. UCLID5 aims to be more flexible than this work, allowing users to declare unknown functions even in the verification annotations, as well as supporting multiple verification algorithms and types of properties. Rosette [43] provides support for synthesis and verification, but, unlike UCLID5, the synthesis is limited to bounded specifications of sequential programs and there is no support for external synthesis engines. Synthesis algorithms have been used to assist in verification tasks, such as safety and termination of loops [14], and generating invariants [17, 47], but none of this work to-date integrates program synthesis fully into an existing verification tool. Before the new synthesis integration, UCLID5 supported synthesis of inductive invariants. The key insight of this work is to generalize the synthesis support, and to unify all synthesis tasks by re-using the verification back-end.

## 6 Software Project

The source code for UCLID5 is made publicly available under a BSD-license<sup>7</sup>. UCLID5 is maintained by the UCLID5 team <sup>8</sup>, and we welcome patches from the community. Additional front-ends are available for UCLID5, including translators from Firrtl [21, 27]<sup>9</sup>, and RISC-V [45] binaries <sup>10</sup> to UCLID5 models.

*Acknowledgments:* The UCLID5 project is grateful for the significant contributions by the late Pramod Subramanyan, one of the original creators of the tool.

<sup>7</sup> https://github.com/uclid-org/uclid

<sup>8</sup> https://github.com/uclid-org/uclid/blob/master/CONTRIBUTORS.md

<sup>9</sup> https://github.com/uclid-org/chiselucl

<sup>10</sup> https://github.com/uclid-org/riscverifier

#### References

- Scala PackratParser. https://www.scala-lang.org/api/2.12.8/ scala-parser-combinators/scala/util/parsing/combinator/ PackratParsers.html.
- Alessandro Abate, Iury Bessa, Lucas C. Cordeiro, Cristina David, Pascal Kesseli, Daniel Kroening, and Elizabeth Polgreen. Automated formal synthesis of provably safe digital controllers for continuous plants. *Acta Informatica*, 57(1-2):223–244, 2020.
- 3. Sarita Adve and Kourosh Gharachorloo. Shared memory consistency models: A tutorial. *IEEE Computer*, 29(12):66–76, 1996.
- Jade Alglave, Luc Maranget, and Michael Tautschnig. Herding cats: Modelling, simulation, testing, and data-mining for weak memory. ACM Transactions on Programming Languages and Systems (TOPLAS), 36, July 2014.
- Mike Barnett, Bor-Yuh Evan Chang, Robert DeLine, Bart Jacobs, and K Rustan M Leino. Boogie: A modular reusable verifier for object-oriented programs. In *International Symposium on Formal Methods for Components and Objects*, pages 364–387. Springer, 2005.
- Clark Barrett, Christopher L. Conway, Morgan Deters, Liana Hadarean, Dejan Jovanovic, Tim King, Andrew Reynolds, and Cesare Tinelli. CVC4. In CAV, pages 171–177, 2011.
- Robert Brayton and Alan Mishchenko. Abc: An academic industrial-strength verification tool. In Tayssir Touili, Byron Cook, and Paul Jackson, editors, *Computer Aided Verification*, pages 24–40, Berlin, Heidelberg, 2010. Springer Berlin Heidelberg.
- 8. Randal E. Bryant, Shuvendu K. Lahiri, and Sanjit A. Seshia. Modeling and verifying systems using a logic of counter arithmetic with lambda expressions and uninterpreted functions. LNCS 2404, pages 78–92, July 2002.
- 9. Kevin Cheang, Cameron Rasmussen, Sanjit A. Seshia, and Pramod Subramanyan. A formal approach to secure speculation. In *Proceedings of the Computer Security Foundations Symposium (CSF)*, June 2019.
- 10. Alessandro Cimatti, Edmund M. Clarke, Fausto Giunchiglia, and Marco Roveri. NUSMV: A new symbolic model verifier. In *CAV*, volume 1633 of *Lecture Notes in Computer Science*, pages 495–499. Springer, 1999.
- Alessandro Cimatti, Marco Roveri, and Daniel Sheridan. Bounded verification of past ltl. In Alan J. Hu and Andrew K. Martin, editors, Formal Methods in Computer-Aided Design, 5th International Confrence, FMCAD 2004, Austin, Texas, USA, November 15-17, 2004, Proceedings, pages 245–259. Springer, 2004.
- Victor Costan and Srinivas Devadas. Intel sgx explained. IACR Cryptol. ePrint Arch., 2016:86, 2016.
- 13. Victor Costan, Ilia Lebedev, and Srinivas Devadas. Sanctum: Minimal hardware extensions for strong software isolation. In *25th USENIX Security Symposium (USENIX Security 16)*, pages 857–874, Austin, TX, August 2016. USENIX Association.
- 14. Cristina David, Daniel Kroening, and Matt Lewis. Using program synthesis for program analysis. In *LPAR*, pages 483–498. Springer, 2015.
- 15. David L. Dill. The murphi verification system. In CAV, 1996.
- Bruno Dutertre, Dejan Jovanović, and Jorge A. Navas. Verification of fault-tolerant protocols with sally. In Aaron Dutle, César Muñoz, and Anthony Narkawicz, editors, NASA Formal Methods, pages 113–120, Cham, 2018. Springer International Publishing.
- 17. Grigory Fedyukovich and Rastislav Bodík. Accelerating syntax-guided invariant synthesis. In *TACAS (1)*, pages 251–269. Springer, 2018.
- 18. Pranav Gaddamadugu. Formally verifying trusted execution environments with uclid5. Master's thesis, EECS Department, University of California, Berkeley, Aug 2021.

- 19. Jinru Hua, Mengshi Zhang, Kaiyuan Wang, and Sarfraz Khurshid. Towards practical program repair with on-demand candidate generation. In *ICSE*, pages 12–23. ACM, 2018.
- 20. Intel. Intel trust domain extensions, 2020.
- A. Izraelevitz, J. Koenig, P. Li, R. Lin, A. Wang, A. Magyar, D. Kim, C. Schmidt, C. Markley, J. Lawson, and J. Bachrach. Reusability is firrtl ground: Hardware construction languages, compiler frameworks, and transformations. In 2017 IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pages 209–216, Nov 2017.
- 22. L. Lamport. How to make a multiprocessor computer that correctly executes multiprocess programs. *IEEE Transactions on Computing*, 28(9):690–691, 1979.
- Xuan-Bach D. Le, Duc-Hiep Chu, David Lo, Claire Le Goues, and Willem Visser. S3: syntax- and semantic-guided repair synthesis via programming by examples. In ESEC/SIG-SOFT FSE, pages 593–604. ACM, 2017.
- 24. Dayeol Lee, David Kohlbrenner, Shweta Shinde, Krste Asanović, and Dawn Song. Keystone: An open framework for architecting trusted execution environments. In *Proceedings of the Fifteenth European Conference on Computer Systems*, EuroSys '20, New York, NY, USA, 2020. Association for Computing Machinery.
- K. Rustan M. Leino. Dafny: An automatic program verifier for functional correctness. In Edmund M. Clarke and Andrei Voronkov, editors, *Logic for Programming, Artificial Intelli*gence, and Reasoning, pages 348–370, Berlin, Heidelberg, 2010. Springer Berlin Heidelberg.
- K. Rustan M. Leino. Modeling concurrency in dafny. In Jonathan P. Bowen, Zhiming Liu, and Zili Zhang, editors, *Engineering Trustworthy Software Systems*, pages 115–142, Cham, 2018. Springer International Publishing.
- Patrick S. Li, Adam M. Izraelevitz, and Jonathan Bachrach. Specification for the firrtl language. Technical Report UCB/EECS-2016-9, EECS Department, University of California, Berkeley, Feb 2016.
- 28. Marten Lohstroh, Íñigo Íncer Romeo, Andrés Goens, Patricia Derler, Jeronimo Castrillon, Edward A. Lee, and Alberto Sangiovanni-Vincentelli. Reactors: A deterministic model for composable reactive systems. In 8th International Workshop on Model-Based Design of Cyber Physical Systems (CyPhy'19), volume LNCS 11971, page 27. Springer-Verlag, 2019.
- Marten Lohstroh, Christian Menard, Soroush Bateni, and Edward A. Lee. Toward a lingua franca for deterministic concurrent systems. ACM Trans. Embed. Comput. Syst., 20(4):36:1– 36:27, 2021.
- 30. Marten Lohstroh, Christian Menard, Soroush Bateni, and Edward A. Lee. Toward a lingua franca for deterministic concurrent systems. *ACM Transactions on Embedded Computing Systems (TECS)*, 20(4):Article 36, May 2021.
- 31. Daniel Lustig, Michael Pellauer, and Margaret Martonosi. PipeCheck: Specifying and verifying microarchitectural enforcement of memory consistency models. *47th International Symposium on Microarchitecture (MICRO)*, 2014.
- Daniel Lustig, Geet Sethi, Margaret Martonosi, and Abhishek Bhattacharjee. Coatcheck: Verifying memory ordering at the hardware-os interface. In ASPLOS, pages 233–247. ACM, 2016.
- 33. Albert Magyar, David Biancolin, John Koenig, Sanjit A. Seshia, Jonathan Bachrach, and Krste Asanovic. Golden Gate: Bridging the resource-efficiency gap between ASICs and FPGA prototypes. In *In Proceedings of the International Conference on Computer-Aided Design (ICCAD)*, pages 1–8, November 2019.
- 34. Makai Mann, Ahmed Irfan, Florian Lonsing, Yahan Yang, Hongce Zhang, Kristopher Brown, Aarti Gupta, and Clark Barrett. Pono: A flexible and extensible smt-based model checker. In Alexandra Silva and K. Rustan M. Leino, editors, *Computer Aided Verification*, pages 461–474, Cham, 2021. Springer International Publishing.

- Kenneth L. McMillan and Oded Padon. Ivy: A multi-modal verification tool for distributed algorithms. In Shuvendu K. Lahiri and Chao Wang, editors, *Computer Aided Verification*, pages 190–202, Cham, 2020. Springer International Publishing.
- 36. Federico Mora, Kevin Cheang, Elizabeth Polgreen, and Sanjit A. Seshia. Synthesis in uclid5. *CoRR*, abs/2007.06760, 2020.
- 37. Luke Nelson, James Bornholt, Ronghui Gu, Andrew Baumann, Emina Torlak, and Xi Wang. Scaling symbolic evaluation for automated verification of systems code with serval. In *Proceedings of the 27th ACM Symposium on Operating Systems Principles*, SOSP '19, page 225–242, New York, NY, USA, 2019. Association for Computing Machinery.
- 38. Elizabeth Polgreen, Andrew Reynolds, and Sanjit A. Seshia. Satisfiability and synthesis modulo oracles. *CoRR*, abs/2107.13477, 2021. To appear in VMCAI 2022.
- 39. Shubham Sahai, Pramod Subramanyan, and Rohit Sinha. Verification of quantitative hyper-properties using trace enumeration relations. In *CAV* (1), volume 12224 of *Lecture Notes in Computer Science*, pages 201–224. Springer, 2020.
- 40. Sanjit A. Seshia and Pramod Subramanyan. UCLID5: integrating modeling, verification, synthesis and learning. In *MEMOCODE*, pages 1–10. IEEE, 2018.
- 41. Armando Solar-Lezama. The sketching approach to program synthesis. In *Asian Symposium on Programming Languages and Systems*, pages 4–13. Springer, 2009.
- Pramod Subramanyan, Rohit Sinha, Ilia A. Lebedev, Srinivas Devadas, and Sanjit A. Seshia.
   A formal foundation for secure remote execution of enclaves. In CCS, pages 2435–2450.
   ACM, 2017.
- 43. Emina Torlak and Rastislav Bodík. Growing solver-aided languages with rosette. In *Onward!*, pages 135–152. ACM, 2013.
- 44. Caroline Trippel, Daniel Lustig, and Margaret Martonosi. CheckMate: Automated synthesis of hardware exploits and security litmus tests. In 2018 51st Annual IEEE/ACM International Symposium on Microarchitecture (MICRO), pages 947–960, 2018.
- 45. Andrew Waterman, Yunsup Lee, Rimas Avizienis, Henry Cook, David A. Patterson, and Krste Asanovic. The RISC-V instruction set. In *Hot Chips Symposium*, page 1. IEEE, 2013.
- 46. Hongce Zhang, Caroline Trippel, Yatin A. Manerkar, Aarti Gupta, Margaret Martonosi, and Sharad Malik. ILA-MCM: Integrating memory consistency models with instruction-level abstractions for heterogeneous system-on-chip verification. In 2018 Formal Methods in Computer Aided Design (FMCAD), pages 1–10, 2018.
- Hongce Zhang, Weikun Yang, Grigory Fedyukovich, Aarti Gupta, and Sharad Malik. Synthesizing environment invariants for modular hardware verification. In VMCAI, pages 202–225. Springer, 2020.

# **Appendix**

```
module tap {
     // State variable declarations
     var tap_enclave_metadata_valid: tap_enclave_metadata_valid_t;
     var tap_enclave_metadata_addr_map: tap_enclave_metadata_addr_map_t;
     // Enclave operations
     procedure launch(eid: tap_enclave_id_t, ...) { ... }
     init { ... } // initialize TAP
next { // step the system
11
12
13
14
       case
          (tap_current_mode == mode_untrusted) : {
            call (...) = AdversarialStep(...);
17
18
          (tap_current_mode == mode_enclave) : {
            call (...) = EnclaveStep(...);
19
20
       esac
21
22
23
   }
   module integrity_proof {
25
     // create two instances of the TAP model
     instance tap_1: tap(...);
27
     instance tap_2: tap(...);
28
29
     // example invariant: Memory that is mapped are equal between the two traces
     invariant equal_mem: (forall (pa : wap_addr_t) ::
    e_excl_map[pa] ==> (tap_1.mem[pa] == tap_2.mem[pa]));
31
32
33
     init { ... } // initialize proof
next { // step the system
34
35
      next(tap_1); next(tap_2);
37
38
39
     control {
       v = induction;
41
       check;
   }
```

Fig. 11: UCLID5 transition system-styled model of TAP and the integrity proof.

```
module main {
     var x0, x1: float;
     group stateVars : float = {x0, x1};
     const a00, a01, a10, a11 : float;
    const b0, b1 : float;
     const AminusBK00, AminusBK01, AminusBK10, AminusBK11 : float;
    oracle function [isstable] isStable(s00:float, s01:float, s10:float, s11:float)
       : boolean;
     synthesis function k0 (): float;
    synthesis function k1 (): float;
     // LTI system spec
     axiom A: (a00==0.901224922471 && a01==0.000000013429 && a10==0.000000007451 &&
       a11==0.000000000000);
     axiom B: (b0==128.00000000000 && b1==0.00000000000);
     axiom ax1: AminusBK00 == a00 - b0*k0() && !isNaN(AminusBK00);
14
     axiom ax2: AminusBK01 == a01 - b0*k1() && !isNaN(AminusBK01);
    axiom ax3: AminusBK10 == a10 - b1*k0() && !isNaN(AminusBK10);
axiom ax4: AminusBK11 == a11 - b1*k1() && !isNaN(AminusBK11);
16
18
     init { // bound initial states
19
       assume (finite_forall (state: float) in stateVars :: state<0.1 && state >
-0.1);
20
     1
    next { // step the system
  x0' = AminusBK00*x0 + AminusBK01*x1;
  x1' = AminusBK10*x0 + AminusBK11*x1;
24
25
     // the safety condition
26
     invariant stability: isStable(AminusBK00, AminusBK01, AminusBK10, AminusBK11);
     invariant safety: finite_forall (state: float) in stateVars :: state < 1.0 &&</pre>
28
        state > -1.0;
     invariant isNotNaN: finite_forall (state: float) in stateVars :: state < 1.0 &&</pre>
        state > -1.0;
    control {
31
       unroll(10); // fix safety bound
32
33
       check;
34
  }
```

Fig. 12: Full UCLID5 model showing control synthesis for LTI systems