

# Enabling TinyML Inference on Resource Constraint Edge Devices

Uttej Kallakuri (ukalla1@umbc.edu)

Energy Efficient and High Performance Systems Lab

Department of Computer Science and Electrical Engineering

University of Maryland Baltimore County

#### Overview

- Intersection between machine learning (deep learning) and edge devices called TinyML.
- TinyML enables deployment of small DL models into a tiny edge devices.
- Analysis and interpretation of data locally on the devices and acts in real time.
- Compress model for resource constrained deployment.
  - Quantization techniques
  - Pruning techniques
- Led to inventions and is leading to the rapid growth of IoT fields
  - e.g., smart manufacturing, smart health, autonomous driving, etc.
- Thus, it allows for real-time analysis and interpretation of data
  - massive advantages in terms of latency, privacy, and cost [1,2]

- The primary goal of TinyML is to improve the adequacy of DL systems
  - Requiring less computation and less data
  - This facilitates the giant market of edge AI and the IoT [17].
- According to ABI Research, a total of 2.5 billion devices are expected to be shipped with a TinyML chipset by 2030.
- Device focus on,
  - advanced automation
  - low cost
  - low latency in transmitting data
  - and ultra-power-efficient Artificial Intelligence (AI) chipsets.
- These chipsets are known as edge AI or embedded AI
  - they perform AI inference almost fully on the board.
- The training phase, for these devices, depends on servers or cloud.

#### ML Deployment on MCUs

|      |                                                               | Model Result in Desktop          |                            |                                           | Inference in Devices                   |                                                                         |                                       | Result after Deployment                       |              |                 |
|------|---------------------------------------------------------------|----------------------------------|----------------------------|-------------------------------------------|----------------------------------------|-------------------------------------------------------------------------|---------------------------------------|-----------------------------------------------|--------------|-----------------|
|      | Model                                                         | ACC                              | Model<br>Size              | Platform                                  | Name                                   | Platform                                                                | Metrics                               | Latency                                       | Ram          | Flash<br>Memory |
|      | SVM                                                           | 84%                              | -                          | -                                         | All devices                            |                                                                         | All 84%                               | <1 ms                                         | -            | -               |
|      | ANN1                                                          | 99%—<1 m                         | -                          | -                                         | F746ZG<br>H743ZI2                      | STM<br>X-Cube-AI<br>expansion<br>package, and<br>C language<br>platform | Both 99%                              | 1 ms                                          | -            | -               |
| [9]  | KNN                                                           | 99%—<1 ms                        | -                          | -                                         | F746ZG<br>H743ZI2                      |                                                                         | Both 92%                              | Both 10 ms                                    | -            | -               |
| [ع]  | ANN2                                                          | 99%—<1 ms                        | -                          | -                                         | F746ZG<br>H743ZI2                      |                                                                         | Both 99%                              | Both <1 ms                                    | -            | -               |
|      | DT                                                            | 99%—<1 ms                        | -                          | -                                         | F746ZG<br>H743ZI2                      |                                                                         | Both 99%                              | Both <1 ms                                    | -            | -               |
|      | ANN3                                                          | 0.86                             | -                          | -                                         | F401RE<br>F746ZG<br>H743ZI2<br>L452RE  |                                                                         | 0.86 R2                               | <1 ms                                         | -            | -               |
| [10] | NN<br>CNN                                                     | 97.25%<br>99%                    | 15 MB<br>7172 KB           | TFLite and<br>TFliteConver                | F746ZG                                 | X-CUBE-AI<br>tool                                                       | 100%                                  | 330 ms                                        | 135.68       | 668.97          |
| [11] | CNN1<br>CNN2                                                  | 98.53%<br>99.02%                 | 185 KB                     | TF Lite                                   | OpenMV H7<br>board<br>STM32H743VI.     | TF-Convert                                                              | 95.28%<br>98.84%                      | 20 FPS                                        | -            | -               |
| [12] | CNN<br>SqueezeNet<br>SqueezeNet2                              | 99.83%<br>98.50%<br>98.93%       | 1.5 MB<br>8.0 MB<br>3.8 MB | -                                         | OpenMV H7<br>STM32H743VI.              | -                                                                       | 99.83%<br>98.53%<br>98.99%            | 30 FPS                                        | -            | -               |
| [13] | Keras                                                         | 19%                              | -                          | TensorFlow                                | Taiyo Yuden<br>EYSH-<br>SNZWZ<br>NRF52 | -                                                                       | -                                     | -                                             | -            | -               |
|      | LSTM                                                          | 93%                              | 2.8 MB                     | TensorFlow                                | -                                      | Tensor Flow<br>Lite Micro-<br>Not Support<br>it                         | -                                     | -                                             | -            | -               |
| [14] | RNN<br>FFNN                                                   | 61%                              | -                          | -                                         | ATMega4809                             | TensorFlow.                                                             | 84%<br>93%                            | Both 40 Hz                                    | Both<br>2 KB | Both<br>32 KB   |
| [15] | NN                                                            | -                                | -                          | -                                         | ESP32                                  | Arduino-<br>LMIC<br>software                                            | 99.33%<br>indoor<br>97.5%.<br>outdoor | 2 min per<br>activity.<br>0.5 per<br>gesture. | -            | -               |
| [16] | TinySpeech-X.<br>TinySpeech-Y<br>TinySpeech-Z<br>TinySpeech-M | 96.4%<br>93.6%<br>92.4%<br>91.9% | 48.8 KB<br>21.6 KB         | TensorFlow<br>Lite for<br>Microcontroller | -                                      | -                                                                       | -                                     | -                                             | -            | -               |
| [17] | LetNet5 model                                                 | 99.53%                           |                            |                                           | STM32 L476<br>board                    | X-Cube-AI<br>(float32<br>operations)                                    | -                                     | 14.15 ms                                      | 80 MHz       | -               |
|      | Vehicle Neural<br>Networks                                    | 79.62%<br>81.27%                 | -                          | PyTorch                                   | NXP k64f                               | ARM<br>CMSIS-NN.                                                        | -                                     | 0.97                                          | 120 MHz      | -               |
|      | (VNN1,2)                                                      |                                  |                            |                                           | GAP8                                   | PULP-NN                                                                 | -                                     | 1000 fps<br>with 1 ms                         | -            | -               |

#### Summary of TinyML MCU Devices

| Processor                                               | Flash Memory | RAM             | Processor Speed (MHz)                    |
|---------------------------------------------------------|--------------|-----------------|------------------------------------------|
| STM32-L476RG                                            | 1 MB         | 128 KB          | 80 MHz                                   |
| STM32-H743VI                                            | 2 MB         | 1 MbB           | 480 MHz                                  |
| STM32 Nucleo-64 F091RC                                  | 256 KB       | 32 KB           | 48 (max: 48)                             |
| STM32 Nucleo-64 F303RE                                  | 512 KB       | 80 KB           | 72 (max: 72)                             |
| STM32 Nucleo-64 F401RE                                  | 512 KB       | 96 KB           | 84 (max: 84)                             |
| STM32 Nucleo-144 F746ZG                                 | 1 MB         | 340 KB          | 96 (max: 216)                            |
| STM32 Nucleo-144 H743ZI2                                | 2 MB         | 1 MB            | 96 (max: 480)                            |
| STM32 Nucleo-64 L452RE                                  | 512 KB       | 160 KB          | 80 (max: 80)                             |
| STM32H747I-Disco_CPU (ARM Cortex M4+ ARM<br>Cortex M7)  | 1 MB         | 2 MB            | 240 MHz (M4) + 480 MHz (M7)              |
| STM32H743VI                                             | 2 MB         | 1 MB            | 400 MHz                                  |
| GAP 8 based PULP architecture                           | 512 kB       | 80 KB           | 22.65<br>Giga Operations Per Secon (GOPS |
| NXP Semiconductors FRDM-K64F                            | 1 MB         | 256 KB          | 120 MHz                                  |
| ATMEGA4809                                              | 48 KB        | 6 KB            | 20 MHz                                   |
| Arm CPU Cortex-M4                                       | 0.38 MB      | 1 MB            | 96 MHz                                   |
| Xtensa DSP HiFi Mini                                    | 1 MB         | 1 MB            | 10 MHz                                   |
| STM32H743 SoC- ARM Cortex- M7                           | 2 MB         | 512 KB          | 480 MHz                                  |
| Sparkfun Edge (Ambiq Apollo3), Arm CPU<br>Cortex-M4     | 1 MB         | 0.38 MB         | 96 MHz                                   |
| Tensilica HiFi, Xtensa DSP HiFi Mini processor          | 1 MB         | 1 MB            | 10 MHz                                   |
| ESP32                                                   | 448 KB       | 520 KiB<br>SRAM | 160 MHz-240 MHz                          |
| Taiyo Yuden EYSHSNZWZ NRF52                             | 512 KB       | 64 KB           | 2402 MHz-2480 MHz                        |
| OpenMV Cam H7—Processor (ARM Cortex M7<br>480 MHz)      | 2 MB         | 1 MB            | $480\mathrm{MHz}$                        |
| GTM32H747I-Disco_CPU (ARM Cortex M4 + ARM<br>Cortex M7) | 1 MB         | 2 MB            | 240 MHz (M4) + 480 MHz (M7)              |
| STM32H743VI                                             | 2 MB         | 1 MB            | 400 MHz                                  |
|                                                         |              |                 |                                          |

#### Domain Specific Manycore

- In our previous work we present a domainspecific manycore platform
- Consists of 64 clusters. Each cluster comprises of a cluster memory of 3072 words (6KB)
  - Memory is shared between 3 processing cores with a RISC-like ISA and a 6-stage pipeline
- The cores have simplified data and instruction memory.
- A single cluster was fully placed and routed in 65nm TSMC CMOS technology using Cadence SoC Encounter.



Fig: Manycore Architecture with 64 Clusters



Fig: Layout view and post-layout implementation results of the Cluster

# Domain Specific Instructions:

- BiNMAC [4] developed specialized instructions such as
  - XNOR (1cycle)
  - PCNT (population-count) (1cycle)
  - PXNR (fused pop-count and xnor) (1cycle)
  - ACCB (bit-based accumulation) (1cycle)
  - and STT (store transpose of a block)



Figure source [4]

Fig: The optimization improvement factor for the new instructions as compared to an equivalent function implemented using basic RISC instructions

### TinyML on Tiny FPGAs [6]

- ML on embedded edge devices is gaining increased attention.
- CFU Playground is a full-stack opensource framework for iteratively (deploy-)profile-)optimize) exploring the design space of lightweight accelerators.
- Open-source toolchain bundles together
  - opensource software (TensorFlow Lite Micro, GCC)
  - open-source RTL generation IP and toolkits (LiteX, VexRiscv, Migen, nMigen)
  - open-source FPGA tools for synthesis, PnR (yosys and nextpnr)



# Why Tiny FPGAs

- Processors on FPGA platform are customizable
- ML computations, tend to be regular and repetitive.
- Targeted improvement (custom instructions)
  - Custom Hardware for custom instructions (CFU)
- A CFU can specialize operations.
- Flexible, configurable storage allows data to be stored and reused locally.
- An accelerator can be tightly coupled into the CPU pipeline.
  - This can be invoked by adding new custom instructions that complement the CPU's standard functions.



Fig: TinyFPGAs A1 (left), AX2 (right)





Fig: FOMU FPGA

- FPGAs, furthermore, allows bit-level flexibility.
- CFU Playground runs a complete System-on-Chip (SoC).
- Adaptable to a wide range of FPGA platforms.
- The minimum requirements for the board and its FPGA include,
  - Some means of creating a TTY / UART connection to interact with the software on the board.
  - The FPGA must have enough resources to build variations of VexRiscv CPU cores.
  - The system must have enough RAM to provide working memory for the software.
  - There must be sufficient RAM and/or ROM to hold the code and any constant data such as the TensorFlow Lite model.



Fig: LiteX SoC with the CFU

## Evaluation of CFU-Playground:

- [6]utilized CFU Playground to accelerate quantized (int8) inference of the MLPerf Tiny [18] Key-Word-Spotting model
- Tiny Fomu FPGA board,
  - It combines an iCE40UP5k FPGA
  - 5280 logic cells and 128 kB of on-chip RAM) with a 2 MB flash memory.



Fig: Speedup and resource usage on FOMU FPGA

# Preliminary Results

- As a base line study, we are targeting a MobileNetV2 (MNV2) model.
- We aim to accelerate this model on a Digilent Nexys-4 DDR Artix-7 FPGA.
- The model is quantized down to 8-bit integers (int8).
- Profiling the (MNV2) on the Artix-7
  FPGA, the unaccelerated baseline
  application takes abut 220M clock
  cycles.



#### Potential Plan Ahead

- To optimize for Latency
  - Profile for latency; obtain specific functions to accelerate (layerwise profiling).
  - Accelerate function using a CFU (eg: Depthwise Conv Layers).
  - Measure the improvement due to the new instruction
- To optimize for power
  - Identify major power-hungry components(eg: MMCM, I/O).
  - Replace these components with equivalent simpler ones
  - Measure the improvement in power
- To introduce structured pruning techniques to minimize storage and number of computations.

#### References

- [1] Lin, J.; Chen, W.M.; Lin, Y.; Cohn, J.; Gan, C.; Han, S. MCUNet: Tiny Deep Learning on IoT Devices. arXiv 2020, arXiv:2007.10319v2 neural network quantization. In International Conference on Machine Learning, pages 11875–11886. PMLR, 2021
- [2] Banbury, C.R.; Reddi, V.J.; Lam, M.; Fu, W.; Fazel, A.; Holleman, J.; Huang, X.; Hurtado, R.; Kanter, D.; Lokhmotov, A.; et al. Benchmarking TinyML Systems: Challenges and Direction. arXiv 2020, arXiv:2003.04821
- [3] Norah N. Alajlan, Dina M. Ibrahim; et al. TinyML: Enabling of Inference Deep Learning Models on Ultra-Low-Power IoT Edge Devices for Al Applications
- [4] Morteza, H.; Tinoosh, M.; et al. Binary Precision Neural Network Manycore Accelerator
- [5] Varun, S.; Tinoosh, M.; et al. The design and Implementation of a Scalable Bus-Based Cluster with Shared Memory for a Programmable Manycore Platform
- [6] Shvetank, P.; Tim, C.; Joseph, B.; Colby, B.; Alan, V. G.; Pete, W.; Tim, A.; Vijay, J.R.; et al. CFU Playground: Full-Stack Open-Source Framework for Tiny Machine Learning (tinyML) Acceleration on FPGAs
- [7] <a href="https://tinyfpga.com/">https://tinyfpga.com/</a>
- [8] https://www.crowdsupply.com/sutajio-kosagi/fomu/
- [9] Sakr, F.; Bellotti, F.; Berta, R.; De Gloria, A. Machine Learning on Mainstream Microcontrollers. Sensors 2020, 20, 2638
- [10] Merenda, M.; Porcaro, C.; Iero, D. Edge Machine Learning for Ai-Enabled IoT Devices: A Review. Sensors 2020, 20, 2533
- [11] Paul, A.J.; Mohan, P.; Sehgal, S. Rethinking Generalization in American Sign Language Prediction for Edge Devices with Extremely Low Memory Footprint. In Proceedings of the 2020 IEEE Recent Advances in Intelligent Computational Systems, RAICS, Thiruvananthapuram, India, 3–5 December 2020; pp. 147–152
- [12] Mohan, P.; Paul, A.J.; Chirania, A. A Tiny Cnn Architecture for Medical Face Mask Detection for Resource-Constrained Endpoints. In Innovations in Electrical and Electronic Engineering; Springer: Singapore, 2020; pp. 657–670
- [13] Coffen, B.; Mahmud, M.S. TinyDL: Edge Computing and Deep Learning Based Real-Time Hand Gesture Recognition Using Wearable Sensor. In Proceedings of the 2020 IEEE International Conference on E-Health Networking, Application & Services (HEALTHCOM), Shenzhen, China, 1–2 March 2021; pp. 1–6
- [14]. Venzke, M.; Klisch, D.; Kubik, P.; Ali, A.; Missier, J.D.; Turau, V. Artificial Neural Networks for Sensor Data Classification on Small Embedded Systems. arXiv 2020, arXiv:2012.08403v1
- [15] Orfanidis, C.; Hassen, R.B.H.; Kwiek, A.; Fafoutis, X.; Jacobsson, M. A Discreet Wearable Long-Range Emergency System Based on Embedded Machine Learning. In Proceedings of the 2021 IEEE International Conference on Pervasive Computing and Communications Workshops and Other Affiliated Events (PerCom Workshops), Kassel, Germany, 22–26 March 2021; pp. 182–187
- [16] Wong, A.; Famouri, M.; Pavlova, M.; Surana, S. TinySpeech: Attention Condensers for Deep Speech Recognition Neural Networks on Edge Devices. arXiv 2020, arXiv:2008.04245v6
- [17] De Prado, M.; Rusci, M.; Donze, R.; Capotondi, A.; Monnerat, S.; Benini, L.; Pazos, N. Robustifying the Deployment of TinyML Models for Autonomous Mini-Vehicles. Sensors 2021, 21, 1339.

# Design Considerations

- □ Software (compiler)
  - Reduce unnecessary MACs: Apply transforms
  - Increase PE utilization: Schedule loop order and tile data to increase data reuse in memory hierarchy
- □ Hardware
  - Reduce time per MAC
    - ☐ Increase speed of PEs
    - □ Increase MACs per instruction using large aggregate instructions (e.g., SIMD)
       → requires additional hardware
  - Increase number of parallel MACs
    - □ Increase number of PEs on chip → area cost
    - ☐ Support reduced precision in PEs
  - Increase PE utilization
    - □ Increase on-chip storage → area cost
    - □ External memory BW → system cost

adapted from NeurIPS 2019-Vivienne Sze (@eems\_mit)

# Tiling Matrix Multiplication

Matrix multiplication **tiled** to fit in cache (i.e., on-chip memory) and computation ordered to maximize reuse of data in cache



adapted from NeurIPS 2019-Vivienne Sze (@eems\_mit)

[Chen, ISCA 2016]



- Minimize weight read energy consumption
  - maximize convolutional and filter reuse of weights
- Broadcast activations and accumulate partial sums spatially across the PE array
- Examples: TPU [Jouppi, ISCA 2017], NVDLA

[Chen, ISCA 2016]



- Minimize partial sum R/W energy consumption
  - maximize local accumulation
- Broadcast/Multicast filter weights and reuse activations spatially across the PE array
- Examples: [Moons, VLSI 2016], [Thinker, VLSI 2017]

[Chen, ISCA 2016]



- Minimize activation read energy consumption
  - maximize convolutional and fmap reuse of activations
- Unicast weights and accumulate partial sums spatially across the PE array
- Example: [SCNN, ISCA 2017]

# Unstructured or Structured Sparsity



Image Source: [Mao, CVPR Workshop 2017]

#### **Benefits:**

Increase coarseness  $\rightarrow$  more structure in sparsity (easier for hardware) Less signaling overhead for location of zeros  $\rightarrow$  better compression

adapted from NeurIPS 2019-Vivienne Sze (@eems\_mit)