# Deep learning IC Design 2025



# What is deep learning?



- The cutting edge of artificial intelligence
  - Approximates a complex function with a large number of simple trainable units
- Different Neural Network for Different Applications
  - Convolutional Neural Network(CNN) / Recursive Neural Network (RNN) / Long Short Term Memory (LSTM) / Generative Adversarial Networks







# Why Deep Learning?

- Al, especially DNN, excels in many area:
  - Image classification, Object detection
  - Speech Recognition, and many others









# **Deep Learning for Self-driving Cars**



























a plane of input activations a.k.a. input feature map (fmap)





























| Shape Parameter | Description                                                           |
|-----------------|-----------------------------------------------------------------------|
| N               | Number of input fmaps Or Number of output fmaps (batch size)          |
| M               | Number of 2-D output fmaps Or Number of 3-D filter Or output channels |
| C               | Number of 2-D input fmaps Or Number of 2-D filters Or Input channels  |
| Н               | Height of input fmap                                                  |
| W               | Width of input fmap                                                   |
| R               | Height of 2-D filter (=H in FC)                                       |
| S               | Width of 2-D filter (=W in FC)                                        |
| P               | Hight of Ofmap                                                        |
| Q               | Width of Ofmap                                                        |







#### Naïve 7-layer for-loop implementation:



# Machine Learning Has High Complexity: CNN as an example [FPGA 2016]

Conv Layers: bounded by computations



FC Layers: bounded by memory access

Computer Archit



# Machine Learning is power-hungry



| Version           | System                    | Match       | Power  | Time    |
|-------------------|---------------------------|-------------|--------|---------|
| AlphaGo Fan       | 1202*CPU+176*GPU          | Vs. Fan 5:0 | ~200kW | 2015.10 |
| AlphaGo Lee       | 50*TPU                    | Vs. Li 4:1  | ~2kW   | 2016.3  |
| AlphaGo<br>Master | TPU in Single Box (4*TPU) | Vs. Ke 3:0  | ~200 W | 2017.5  |

Alpha Go: V1 to V3, 1000X

lower power





The computer in the autonomous car need large power and big fan to remove heat

# Al Chip 是目前台灣半導體發展的主要方向



首頁 / 財經

#### 台灣人工智慧晶片聯盟串聯百家產業鏈 打造AI晶片生態系

AI人工智慧預計是下一個十年最重要的技術。為了串連臺灣半導體供應鏈以全速搶攻AI市場,在行政院科技會報辦公室與經濟部技術處全力推動下,「台灣人工智慧晶片聯盟」(AI on Chip Taiwan Alliance,AITA,諧音愛台聯盟)於今(21)日舉行聯盟會員大會,現場匯集產、官、學、研及公協會代表出席,透過聯盟平台能量,集結國內外業者投入裝置端AI晶片技術的開發,並發表多項成果。

#### 相關檔案

新聞附件:「台灣人工智慧晶 🚣 片聯盟」107家會員廠商





# AI決勝關鍵在於晶片







#### 性能爆表、續航翻倍,蘋果自研晶片為 Mac 帶來哪些改變?

作者 愛范兒 ┃ 發布日期 2020 年 11 月 12 日 8:30 ┃ 分類 Apple, 晶片, 筆記型電腦 💽 分享







性能爆表、續航翻倍,蘋果自 研晶片為 Mac 帶來哪些改變? TechNews 科技新報

http://technews.tw/2018/04/25/war-of-ai-chip/

反客為主! 科技大咖相繼自產晶片 威脅半導 體巨擘

全球科技巨頭爭相製造晶片, AI 晶片大戰即將開打?

作者 雷鋒網 | 發布日期 2018 年 04 月 25 日 8:15 | 分類 AI 人工智慧, 晶片, 零組件 | �� Follow | G+











反客為主! 科技大咖相繼自產晶 威脅半導體巨擘|全球財經|全 球 | 聯合新聞網 (udn.com)





新唐人亞太台

44 日 22 日 日 #81

首頁 > 新聞 > 財經

#### AI晶片自研趨勢 六大科技巨頭 下單台積電

更新時間: 2023-11-21 12:57:35



# 微軟自研AI晶片…台積電操刀 首款產品「Maia」亮相

2023-11-17 06:20 經濟日報/編譯黃淑玲、記者尹慧中/綜合報導

udn / 產經 / 科技產業



外電報導,微軟規劃,Maia是專門設計 用來運算大型語言模型,「訓練」AI模 型與AI服務的「推論」,作為其月收30 美元的AI助手「Copilot」基礎,並讓微 軟Azure雲端客戶能製作客製化的AI服務, 作為輝達晶片的替代選擇。

微軟自研AI晶片...台積電操刀首款產品「Maia」亮相 | 科技產業 | 產經 | 聯合新聞網 (udn.com)

|                                 | 科技大廠自研晶片 |       |          |  |  |  |
|---------------------------------|----------|-------|----------|--|--|--|
| 科技大廠                            | 名 稱      | 製程節點  | 初期估年投產晶圓 |  |  |  |
| 微軟                              | Maia     | 5 n m | 1.2      |  |  |  |
|                                 | TPUv5    | 5 n m | 4.0      |  |  |  |
|                                 | TPUv6    | 3 n m | N A      |  |  |  |
| 亞 馬 遜                           | Trn 1    | 7 n m | 5.5      |  |  |  |
| 52 流 灰                          | Trn 2    | 5 n m | 1.2      |  |  |  |
| Meta                            | MTIA     | 7 n m | 1.5      |  |  |  |
| 特斯拉                             | Dojo     | 7 n m | 1.0      |  |  |  |
| 資料來源:採訪整理、研究機構報告 單位:萬片 製表:科技新聞中 |          |       |          |  |  |  |

Google 公開自研晶片
「Tensor」,同步揭露 Pixel 6
系列重點特色 | TechNews 科技
新報 (2021/8/3)
https://www.itho
me.com.tw/news/
127947



https://udn.com/news/story/6871/3067694



#### 全球科技巨頭爭相製造晶片, AI 晶片大戰即將開打?









#### Google TPU

TPU Card to replace a disk

TPU Card & Package

Up to 4 cards / server



Google 公開自研晶片 Tensor, 同步 露 Pixel 6 系列重點特 色 | TechNews 科技新 報 (2021/8/3)

Google 公開自研晶片「Tensor」,同步揭露 Pixel 6 系列重點特色

作者 陳 冠榮 | 發布日期 2021 年 08 月 03 日 3:00 | 分類 Android 手機, Google, 晶片 🔍 分享 💜 分享

淺談 Google 的 TPU - UNWIRE.PRO



# 台灣IC產業地圖



#### 整體 IC 產業

















All information contained within this infographic is gathered from the internet and periodically updated, no guarantee is given that the information provided is correct, complete, and up-to-date.

### **Course Administration**



• Instructor: Ing-Chao Lin (林英超)

– email: iclin@mail.ncku.edu.tw

Tel: +8866-2757575 ext. 62553

#### Course Website:

http://moodle.ncku.edu.tw

announces and slides will be posted here submit your homework there





# This course is interdisciplinary





# **Topics Covered-2025**



- Digital integrated circuits and Computer Architecture (7~8 Weeks)
  - Memory Hierarchy
  - Instruction Level Parallelism
  - Thread Level Parallelism
  - Data level Parallelism

Deep Learning IC Design (7~8 Weeks)

DNN Background

DNN Development Resource

DNN Inference Background

DNN Hardware /DNN Dataflow

DNN Hardware Software

Codesign

Case Study



# Prerequisite



### Digital Design & Computer Organization

- Combinational Logic and Synchronous Sequential Logic
- Instruction Set
- DataPath & Pipeline

#### Verilog

- You need to know how to write combinational, sequential, and FSM
- We will only cover FPGA on labs

#### Machine Learning

Basic knowledge of Neural Network,
 pytorch or other ML development
 language and tools



36

# Online and Make-up class



- Online courses
  - -2/259:10
  - Will announce in advance
- Make-up class
  - 7:00 PM @ March 4 (Tuesday)



#### **Textbook & Materials**



#### Textbook

- Digital integrated circuits
  - Integrated Circuit Design, fourth edition, by N. Weste
- Computer Architecture, 5<sup>th</sup> or 6<sup>th</sup> ed. by D. Patterson
- Efficient Processing of Dee Neural Network
  - <u>Efficient Processing of Deep Neural Networks | SpringerLink</u>
- Selected Paper
- Zynq & Pynq:
  - http://www.pynq.io
  - Embedded Designs Embedded Design Tutorials 2023.1 documentation (xilinx.github.io)



# **Tentative Grading (Spring 2025)**



- Homework and Lab Assignment (25 %)
- Midterm Exam (20 %)
  - -4/22
- Final Exam (25 %)
  - -6/10
- Project (15%)
- Class Participation (15%)
  - Attendance, In-class quiz
  - Q&A, other activities (參加演講或是其他活動, 15%)
- Percentage of each part may vary slightly



# Note for Lab and Homework Assignment



- Grading for each homework
  - Report: You need to carefully explain your codes and results in you results. If your explanation is unclear, you will lose points
- Honesty is the best policy. If you copy your homework from someone, both will get zero points for your homework. In addition, both will lose points of your final grade for each violation.



#### Note for Exam



- Finish it individually
- In-class exam
- Normally, it takes 3 hours
  - Part 1: closed book: Most questions are from the course material
  - Part 2: open book
- I will provide some exercises for you to prepare exams.



# **Notes for Project**



- Two students form a group
- I will list some previous projects for your reference or you can find by yourselves
- Finish the project and present the project
- Higher score
  - If you use FPGA parts of the Pynq
  - if you do more modifications or create your won design





# In-class quiz



- In-class quick test is a very simple test.
- Will be announced in a few days before. Test what you have learn.
- Normally take less than 20 minutes.
  - If you can't do anything, you will get 40 points
- Cover what I taught in the previous classes



# **Backup Slides**

