# Matchlib: A New Open-source Library to Enable Efficient Use of High Level Synthesis

Stuart Swan, Platform Architect, Mentor, A Siemens Business







# **Copyright Permission**

• A non-exclusive, irrevocable, royalty-free copyright permission is granted by **Mentor**, **A Siemens Business** to use this material in developing all future revisions and editions of the resulting draft and approved Accellera Systems Initiative **SystemC** standard, and in derivative works based on the standard.





# What is NVIDIA MatchLib?

- Good 20 minute intro video here:
  - <a href="https://www.youtube.com/watch?v=n8">https://www.youtube.com/watch?v=n8</a> G-CaSSPU









# Key Parts of MatchLib

- "Connections"
  - Synthesizeable Message Passing Framework
  - SystemC/C++ used to accurately model concurrent IO that synthesized HW will have
  - Automatic stall injection enables interconnect to be stress tested in SystemC
  - Supports message latency and capacity back-annotation into pre-HLS model
  - Parameterized AXI4 Fabric Components
    - Router/Splitter
    - Arbiter
    - AXI4 <-> AXI4Lite
  - Automatic burst segmentation and last bit generation
- Parameterized Banked Memories, Crossbar, Reorder Buffer, Cache
- Parameterized NOC components





# MatchLib SystemC Model Characteristics

- Small
  - Typically 1/10 or less than the size of comparable RTL models
- Fast
  - Simulates ~30 times faster than RTL models in timing accurate mode
  - Simulates ~300 times faster than RTL models in blocking TLM mode (via compile time flag)
- Accurate
  - Not exactly RTL cycle accurate, but pretty close
  - Concurrent transactions in HW are modeled very accurately
- Fully automated path to placed gates via SystemC HLS
- Enables SW/FW models to be integrated via C++ host-code or CPU models
- Enables single-source model for HW and FW for full flow





# MatchLib Results using HLS

#### RC17 SYSTEMC-BASED VERIFICATION

Functional and Performance Verification on SystemC models





#### **FUNCTIONAL VERIFICATION**

- Most verification run on SystemC/C++, signed off using C++ coverage tools
- Reuse of SystemC testbenches on HLS-generated RTL DUTs
- Automated stall injection and in-design assertions for improved coverage

#### PERFORMANCE VERIFICATION

- Sim-accurate SystemC models for Latency-Insensitive Channels
- Up to 30x speedup vs. RTL
- Less than 2.6% error in cycle count



#### RC17 SOC PHYSICAL DESIGN

87M Transistor SoC in TSMC 16nm FinFET







# Complexity/Risk in Modern Designs has Shifted...

- As an example, performance of ML / Vision chips is often in terms of trillions of MACs per second
- But, design and verification of MACs is not the hard part
- Hard part is often managing the movement of data in the chip across all scenarios
- Today's HW designs often process huge sets of data, with large intermediate results.
  - Machine Learning, Computer Vision, 5G Wireless
- The design of the memory/interconnect architecture and the management of data movement in the system often has more impact on power/performance than the design of the computation units themselves.





# MatchLib + SystemC HLS Addresses Complexity / Risk in Modern Designs

- Evaluating and verifying memory/interconnect architecture at RTL level is often not feasible:
  - Too late in design cycle.
  - Too much work to evaluate multiple candidate architectures.
- The most difficult/costly HW (& HW/SW) problems are found during system integration.
  - If integration first occurs in RTL, it is very late and problems are very costly.
  - MatchLib + SystemC HLS lets integration occur early when fixing problems is much cheaper.





## Simple Example: AXI4 DMA using MatchLib



#### The DMA performs a memory copy using AXI4 bursts

```
void master process() {
        AXI4 W SEGMENT RESET(w segment0, w master0);
        AXI4 R SEGMENT RESET(r segment0, r master0);
 87
        dma cmd chan.ResetRead();
        dma dbg.Reset();
 90
 91
        dma done.Reset();
                                                                            The only clock/wait is for reset state
 93
        wait();
95
        while(1) {
 96
          ex ar payload ar;
97
          ex aw payload aw;
          dma cmd cmd = dma cmd chan.Pop();
          ar.ex len = cmd.len;
100
101
          aw.ex len = cmd.len;
102
          ar.ad\overline{d}r = cmd.ar addr;
103
          aw.addr = cmd.aw addr;
                                                                                     This IO is in parallel
104
          r segment0 ex ar chan.Push(ar);
105
          w segment0 ex aw chan.Push(aw); -
106
          #pragma hls pipeline init interval 1
107
                                                                          Main compute loop gets pipelined in HLS
108
          #pragma pipeline stall mode flush
          while (1) {
110
           r payload r = r master0.r.Pop();
                                                                                     This IO is in parallel
111
           w payload w;
112
           w.data = r.data;
113
           w segment0 w chan.Push(w);
114
115
           if (ar.ex len-- == 0)
116
           break;
117
118
          b payload b;
119
120
          b = w segment0 b chan.Pop();
121
          dma done.Push(true);
122
123
                                                                                                               EVOLUTION DAY
```

OCT 29, 2020 | VIRTUAL WORKSHOP

Entire AXI4 DMA C++ is 170 lines RTL after HLS is 6000 lines



#### AXI4 DMA Waveforms Before HLS (SystemC simulation)







#### AXI4 DMA Waveforms After HLS (Verilog Sim)



RTL waveforms are almost same as SystemC waveforms. Throughput is the same.





## Larger Example: AXI4 Bus Fabric using MatchLib



## AXI4 Bus Fabric using MatchLib – Test #0



RAM0 and RAM1 each have one read and one write port

Test #0: Concurrently,
DMA0 reads/writes 320 beats to RAM0
DMA1 reads/writes 320 beats to RAM1





#### AXI4 Bus Fabric Test #0 simulation logs

```
BEFORE HLS (SystemC simulation)
0 s top Stimulus started
6 ns top Running FABRIC TEST # : 0
44 ns top.ram0 ram read addr: 000000000 len: 0ff
44 ns top.ram0 ram write addr: 000002000 len: 0ff
49 ns top.ram1 ram write addr: 000002000 len: 0ff
49 ns top.ram1 ram read addr: 000000000 len: 0ff
304 ns top.ram0 ram read addr: 000000800 len: 03f
309 ns top.ram1 ram read addr: 000000800 len: 03f
311 ns top.ram0 ram write addr: 000002800 len: 03f
316 ns top.ram1 ram write addr: 000002800 len: 03f
385 ns top dma done detected. 1 1
385 ns top start time: 46 ns end time: 385 ns
385 ns top axi beats (dec): 320
385 ns top elapsed time: 339 ns
385 ns top beat rate: 1059 ps,
385 ns top clock period: 1 ns
425 ns top finished checking memory contents
```

```
AFTER HLS (Verilog RTL simulation)
# 0 s top Stimulus started
# 6 ns top Running FABRIC TEST # : 0
# 55 ns top/ram0 ram write addr: 000002000 len: 0ff
# 60 ns top/ram1 ram write addr: 000002000 len: 0ff
# 68 ns top/ram0 ram read addr: 000000000 len: 0ff
# 70 ns top/ram1 ram read addr: 000000000 len: 0ff
# 340 ns top/ram0 ram write addr: 000002800 len: 03f
# 342 ns top/ram1 ram write addr: 000002800 len: 03f
# 343 ns top/ram0 ram read addr: 000000800 len: 03f
# 345 ns top/ram1 ram read addr: 000000800 len: 03f
# 414 ns top dma done detected. 1 1
# 414 ns top start time: 55 ns end time: 414 ns
# 414 ns top axi beats (dec): 320
# 414 ns top elapsed time: 359 ns
# 414 ns top beat rate: 1122 ps
# 414 ns top clock period: 1 ns
# 454 ns top finished checking memory contents
```



Before and after HLS we get nearly one beat per clock cycle



#### AXI4 Fabric Waveforms Before HLS-Test #0 (SystemC)



SYSTEMS INITIATIVE

#### AXI4 Fabric Waveforms After HLS – Test #0 (Verilog)



## AXI4 Bus Fabric using MatchLib – Test #1



Test #1: Concurrently,
DMA0 reads/writes 320 beats to RAM0
DMA1 reads 320 beats from RAM1 and writes to RAM0
Note contention on RAM0 writes





#### AXI4 Bus Fabric Test #1 simulation logs

```
BEFORE HLS (SystemC simulation)
0 s top Stimulus started
6 ns top Running FABRIC TEST # : 1
44 ns top.ram0 ram read addr: 000000000 len: 0ff
44 ns top.ram0 ram write addr: 000002000 len: 0ff
49 ns top.ram1 ram read addr: 000000000 len: 0ff
304 ns top.ram0 ram read addr: 000000800 len: 03f
308 ns top.ram0 ram write addr: 000006000 len: 0ff
560 ns top.ram1 ram read addr: 000000800 len: 03f
566 ns top.ram0 ram write addr: 000002800 len: 03f
632 ns top.ram0 ram write addr: 000006800 len: 03f
701 ns top dma done detected. 1 1
701 ns top start time: 46 ns end time: 701 ns
701 ns top axi beats (dec): 320
701 ns top elapsed time: 655 ns
701 ns top beat rate: 2047 ps
701 ns top clock period: 1 ns
741 ns top finished checking memory contents
```

```
AFTER HLS (Verilog RTL simulation)
# 0 s top Stimulus started
# 6 ns top Running FABRIC TEST # : 1
# 55 ns top/ram0 ram write addr: 000002000 len: 0ff
# 68 ns top/ram0 ram read addr: 000000000 len: 0ff
# 70 ns top/ram1 ram read addr: 000000000 len: 0ff
# 335 ns top/ram0 ram write addr: 000006000 len: 0ff
# 343 ns top/ram0 ram read addr: 000000800 len: 03f
# 598 ns top/ram1 ram read addr: 000000800 len: 03f
# 598 ns top/ram0 ram write addr: 000002800 len: 03f
# 670 ns top/ram0 ram write addr: 000006800 len: 03f
# 736 ns top dma done detected. 1 1
# 736 ns top start time: 55 ns end time: 736 ns
# 736 ns top axi beats (dec): 320
# 736 ns top elapsed time: 681 ns
# 736 ns top beat rate: 2128 ps
# 736 ns top clock period: 1 ns
# 776 ns top finished checking memory contents
```



SYSTEMS INITIATIVE

Two concurrent writes to RAM0 cause beat rate to be above two clock cycles.



AXI4 Fabric Waveforms Before HLS –Test#1 (SystemC) ⊕ ♦ /SystemC/top/fabric r master0 ar msg/addr 00000000 00000800 // /SystemC/top/fabric\_r\_master0\_\_ar\_msg/id Master0 0880000000000000 (00000000000009f8 /SystemC/top/labric r master0 r msg/id 4'h0 /SystemC/top/fabric r master0 r msg/last // /SystemC/top/fabric r master0 r msg/resp 100000800 // /SystemC/top/fabric r master1 ar msg/addr 32'h00000800 00000000 /SystemC/top/fabric r master1 ar msg/id /SystemC/top/fabric r master1 ar msg/len Master1 > c r master1 r msg/data 00000... Read Data bric r master1 r msg/id /SystemC/top/fabric r master1 r msg/resp 00006000 (00002800 (00006800 // /SystemC/top/fabric w master0 aw msg/ad. 32'h00006800 000... 00002000 ■ ★ /SystemC/top/fabric w master0 aw msg/id. // /SystemC/top/fabric\_w\_master0\_\_aw\_msg/len 8'h3f 13f // /SystemC/top/fabric\_w\_master0\_\_b\_msg/id 4'h0 Master0 64'h000000000 Write Data bric w master0 /SystemC/top/fabric w master0 w msg/last ■ ★ /SystemC/top/fabric w master0 w msg/wstrb. 8'h00 400 ns 600 ns 256 beats from r\_master0 256 beats from r master1 64 beats 64 beats from from r master0 r master1 w master0 fully utilized over 700 ns due to write contention SYSTEM'C" r\_master0 and r\_master1 underutilized due to write contention **EVOLUTION DAY** © Accellera Systems Initiative 20 SYSTEMS INITIATIVE OCT 29, 2020 | VIRTUAL WORKSHOP

#### AXI4 Fabric Waveforms After HLS – Test #1 (Verilog)



Throughput in RTL Matches SystemC



SYSTEMS INITIATIVE

#### Recap: MatchLib and HLS Enable Modern D/V Flow

- Designer focuses on chip architecture, functionality, and throughput analysis/verification.
  - HLS adds pipelining, optimizes microarchitecture, provides fully automated flow to placed gates.
- Focus of verification effort moves to C++/SystemC level, enabling much greater efficiency.
- Additional introductory material on MatchLib is publicly available on web:
  - https://www.mentor.com/hls-lp/events/nvidia-design-and-verification-of-a-machine-learning-accelerator-soc-using-an-object-oriented-hls-based-design-flow
  - https://www.mentor.com/hls-lp/multimedia/early-axi4-soc-performance-verification-using-nvidia-matchliband-catapult-systemc-hls
  - https://uploadsssl.webflow.com/5a749b2fa5fde0000189ffc0/5d3b1bef8474c4537c1d494b\_Khailany\_Brucek\_CRAFT\_Final.p df
  - https://www.youtube.com/watch?v=n8 G-CaSSPU





# MatchLib Relationship to SystemC Standards

- SystemC Synthesizeable Subset Standard focuses on what's in diagram below
  - Modules, Ports, Processes, clocks, resets, signal IO, datatypes







# Real World Design Example

- Consider a real world example:
  - May have 100s or 1000s of SystemC processes
  - May generate millions of gates
  - May have very complex interconnect
  - Biggest risks may be in interconnect







# In Real World - Interconnect Modeling is Key

- In pre-HLS model, need:
  - Throughput accuracy
  - Message latency and capacity back annotation
  - Random stall injection
  - Waveform generation
  - Transaction logging and debugging
  - Accurate and also fast TLM modes
  - Integration with SV UVM





# Proposed SystemC HLS Standards Layers

SystemC MatchLib IP Blocks Standard

SystemC Synthesizable Connections Standard

Throughput accurate modeling Message latency and capacity back annotation Random stall injection Waveform generation
Transaction logging and debugging Accurate and also fast TLM modes

SystemC Language Standard

Parameterized AXI4 Fabric Components

Banked Memories
Crossbar, Reorder Buffer, Cache Parameterized NOC components

Throughput accurate modeling Message latency and capacity back annotation Random stall injection
Waveform generation
Transaction logging and debugging Accurate and also fast TLM modes



