# TDTS08: Lab Report

Lab 3: Superscalar Processors

| Name            | PIN         | Email                   |
|-----------------|-------------|-------------------------|
| Alexander Yngve | 930320-6651 | aleyn573@student.liu.se |
| Pål Kastman     | 851212-7575 | palka285@student.liu.se |

## Contents

| 1 | Introduction                  | 3 |
|---|-------------------------------|---|
| 2 | Method                        | 3 |
| 3 | Result 3.1 Integer components |   |
| 4 | Discussion                    | 5 |

#### 1 Introduction

The purpose of this lab is to learn how Supersclar Processors work, and to try and modify an processor architecture to make it simpler, but it should still perform within 5% of the inital designs performance.

#### 2 Method

We started out by investigating every part of the design individually, to see how they affected the performance of the design.

We then choose to simplify the parts that didn't affect the performance. We determined what parts we couldn't simplify due to that the performance would go further than 5% from the initial performance.

Now we looked at the parts of the design that we could modify, and at their traces.

#### 3 Result

In order to establish a baseline performance the simulator was run with the default arguments and a trace was created, with the command shown in listing 1

```
Listing 1 – Simulator command.
```

The config file "superscalar.cfg" is supplied with the lab and contains all default settings. The most interesting of these are shown in table 1.

 ${\bf Table} \ {\bf 1} - {\rm Default \ settings}.$ 

| Setting      | Value |
|--------------|-------|
| res:ialu     | 4     |
| res:imult    | 4     |
| res:fpalu    | 2     |
| res:fpmult   | 2     |
| ruu:size     | 32    |
| commit:width | 8     |
| issue:width  | 8     |
| decode:width | 16    |
| fetch:speed  | 1     |

Running the simulator with the default settings gave us a simulation time of 50868222 cycles, with the 5% requirement from section 1 this results in a maximum of 53411633 simulation cycles.

#### 3.1 Integer components

Table 2 – Integer settings.

| Setting   | Value | Simulation cycles |
|-----------|-------|-------------------|
| res:ialu  | 2     | 55360220          |
| res:ialu  | 1     | 73570279          |
| res:imult | 2     | 50868222          |
| res:imult | 1     | 50868609          |

### 3.2 Floating Point components

#### insert graphs of how the parameters changed

In figure ?? we can see that by changing the floating point alu & multiplier, the system didn't perform any worse, thus these parts can be simplified as much as possible.

Table 3 – Floating point settings.

| Setting    | Value | Simulation cycles |
|------------|-------|-------------------|
| res:fpalu  | 1     | 50868222          |
| res:fpmult | 1     | 50868222          |

### 3.3 Control components

The speed of the system was already at the lowest possible, which means by changing this value we get a more complex design, thus we decided not to.

 ${\bf Table}~{\bf 4}-{\bf Control~components~settings.}$ 

| Setting      | Value | Simulation cycles |
|--------------|-------|-------------------|
| ruu:size     | 16    | 53807041          |
| ruu:size     | 8     | 60781481          |
| ruu:size     | 4     | 74098784          |
| ruu:size     | 2     | 107565825         |
| commit:width | 4     | 51076751          |
| commit:width | 2     | 53040135          |
| commit:width | 1     | 67227355          |
| issue:width  | 4     | 51187526          |
| issue:width  | 2     | 59378979          |
| issue:width  | 1     | 85571238          |
| decode:width | 8     | 51165249          |
| decode:width | 4     | 53609877          |
| decode:width | 2     | 61683477          |
| fetch:speed  | 4     | 49804290          |
| fetch:speed  | 2     | 50868222          |

## 4 Discussion

explain why go.ss doesn't need those