# TDTS08: Lab Report

Lab 4: VLIW Processors

| Name            | PIN         | Email                   |
|-----------------|-------------|-------------------------|
| Alexander Yngve | 930320-6651 | aleyn573@student.liu.se |
| Pål Kastman     | 851212-7575 | palka285@student.liu.se |

# Contents

| 1 | Introduction                                  | 3 |
|---|-----------------------------------------------|---|
| 2 | Method2.1 Basic Block2.2 Dependencies2.3 VLIW | 3 |
| 3 | Result                                        | 4 |
| 4 | Discussion                                    | 6 |

# 1 Introduction

The purpose of this lab was to convert normal sequential code to VLIW instructions, so that we would get a greater performance. Basically we do what the VLIW compiler does during compilation time.

# 2 Method

The approach for this lab was the following:

- 1. Choose a basic block, and disassemble the block.
- 2. Find dependencies between the instruction in the block.
- 3. We pack the instruction into VLIWs.

#### 2.1 Basic Block

To view all the basic blocks within the program (go.ss) the following command is issued:

```
vliwc /home/TDTS08/bin/go.ss | sort -nr +3 -4 | less
```

A basic block with at least 15 instructions is needed for the lab.

The next step is to view the disassemble the program to view the code for the basic block. This is done with the command below:

```
sslittle -na-sstrix-objdump -d /home/TDTS08/bin/go.ss | less
```

Which gives output similar to this:

```
lw $3,16($29)
41 b528:
                28 00 00 00
41 b52c:
                10 00 03 1d
41 b530:
                28 00 00 00
                                   lw $4, -31444($28)
41 b 5 3 4:
                2c 85 04 1c
41 b 538:
                a2 00 00 00
                                   lui $6,4100
41 b53c:
                04 10 06
                           00
41 b 5 40:
                43 00 00
                           00
                                   addiu \$6,\$6,-6208
41 b 5 4 4:
                c0 e7 06 06
```

#### 2.2 Dependencies

To pack the instructions into Very Long Instruction Words, the dependencies between the instructions must be resolved. The dependencies of interest are the true data dependencies, read after write, where the output of one instruction is required as an input to one of the following instructions.

Output dependencies (write after write) and anti-dependencies (write after read) are not considered since the are artificial dependencies which can be resolved in preprocessing.

The true data dependencies should be visualized in a directed graph where the address of each instruction is a node. The edges between the nodes symbolizes a dependency. This graph should also be described in a textual representation which will be used by the *vliwc* program. An example of the graph file looks like this:

```
\begin{array}{c} 0 \! \times \! 000000001 \\ 0 \! \times \! 000000001 & 0 \! \times \! 000000002 \end{array}
```

This file describes two instructions, 0x00000001 which is independent, and 0x00000002 which is dependent on 0x00000001.

#### 2.3 VLIW

The last step is to pack the sequential instructions obtained in section 2.1 into VLIW format with the help of the dependency graph from section 2.2.

The text format for the VLIW file begins with a line which specifies  $alu\_no$ ,  $mul\_no$ ,  $fpu\_no$  and  $bau\_no$  - how many ALUs, MULs, FPUs and BAUs the VLIW processor will have.

The next lines are the Very Long Instruction Words in the form of addresses to the sequential instructions. The first  $alu\_no$  instructions will be ALU instructions, the next  $mul\_no$  instructions will be MUL instructions and so on.

An example VLIW file can look like this:

### 3 Result

We first choose to make our architecture with no limit, this design can be seen in 2.

The prices for the different units can be seen in table 1.

Table 1

| Pricelist |     |  |  |  |
|-----------|-----|--|--|--|
| ALU cost  | 2   |  |  |  |
| MUL cost  | 16  |  |  |  |
| FPU cost  | 32  |  |  |  |
| BAU cost  | 100 |  |  |  |

Table 2 – When using 3 ALU, 1 MUL, 1 FPU and 5 BAU units.

|        | ALU    |        | MUL | FPU |        |        | BAU    |        |        |
|--------|--------|--------|-----|-----|--------|--------|--------|--------|--------|
|        |        |        |     |     | 41b528 | 41b530 | 41b538 | 41b548 | 41b558 |
| 41b540 | 41b568 | 41b560 |     |     | 41b560 |        |        |        |        |
| 41b570 | 41b588 | 41b580 |     |     |        |        |        |        |        |
|        |        |        |     |     | 41b578 |        |        |        |        |
| 41b590 |        |        |     |     |        |        |        |        |        |
|        |        |        |     |     | 41b598 | 41b5a0 |        |        |        |

We then tried to reduce some of the units without loosing any performance, we first by tried by removing one of the BAUs (figure 3), since those are the most expensive units. In table 6 we can see that this design (VLIW2) doesn't perform any worse than the first design (VLIW1), so we continued to reduce more units to try and get an even cheaper design for this block.

Table 3 – When using 3 ALU, 1 MUL, 1 FPU and 3 BAU units.

| ALU    |        |        | MUL | FPU | BAU    |        |        |
|--------|--------|--------|-----|-----|--------|--------|--------|
|        |        |        |     |     | 41b528 | 41b558 | 41b538 |
| 41b568 | 41b540 | 41b560 |     |     | 41b548 | 41b530 |        |
| 41b570 | 41b580 |        |     |     | 41b550 |        |        |
| 41b588 |        |        |     |     | 41b578 |        |        |
| 41b590 |        |        |     |     |        |        |        |
|        |        |        |     |     | 41b598 | 41b5a0 |        |

We tried to remove one more BAU, and one ALU (table 4). In table 6 we can see that the performance is still the same as in the previous design, even though we have reduced it a lot.

Table 4 – When using 2 ALU, 1 MUL, 1 FPU and 2 BAU units.

| ALU    |        | MUL | FPU | BAU    |        |
|--------|--------|-----|-----|--------|--------|
|        |        |     |     | 41b528 | 41b538 |
| 41b568 | 41b540 |     |     | 41b548 | 41b558 |
| 41b570 | 41b560 |     |     | 41b550 | 41b530 |
| 41b588 | 41b580 |     |     | 41b578 |        |
| 41b590 |        |     |     |        |        |
|        |        |     |     | 41b598 | 41b5a0 |

If we take a look in table 1 we can see that the by far most expensive unit is the BAU, and by reducing this from 5 to 2 units we have reduced the price by more than half of the first deigns price. Because of this, we wanted to make sure we weren't able to reduce the design even further, and so we tried using only 1 BAU unit (table 5).

Table 5 – When using 2 ALU, 1 MUL, 1 FPU and 1 BAU.

| ALU    |        | MUL | FPU | BAU    |
|--------|--------|-----|-----|--------|
|        |        |     |     | 41b528 |
|        |        |     |     | 41b538 |
| 41b568 | 41b540 |     |     | 41b558 |
| 41b570 | 41b560 |     |     | 41b548 |
| 41b580 |        |     |     | 41b550 |
| 41b588 |        |     |     | 41b578 |
| 41b590 |        |     |     | 41b530 |
|        |        |     |     | 41b598 |
|        |        |     |     | 41b5a0 |



Figure 1 – Data dependencies between the instructions.

Instead of 6 clock cycles, we now got 9. Which means the design is 50% worse than the other ones. thus we stopped here.

Table 6

| Design          | VLIW1 | VLIW2 | VLIW3 | VLIW4 |
|-----------------|-------|-------|-------|-------|
| No. ALU         | 3     | 3     | 2     | 2     |
| No. MUL         | 1     | 1     | 1     | 1     |
| No. FPU         | 1     | 1     | 1     | 1     |
| No. BAU         | 5     | 3     | 2     | 1     |
| Total Cost      | 554   | 354   | 252   | 152   |
| No. Cycles      | 6     | 6     | 6     | 9     |
| Cost per. ratio | 3324  | 2124  | 1512  | 1368  |

# 4 Discussion

Of course our results are only for one block of code and therefore our design of course might not be a very good one, except here. We choose to use an FPU and an MUL even though they weren't needed in our block, We think that this can be justified by arguing that without these, the design would be completely useless for other code blocks.

We think that the third design (table 4), is for this block the clear winner.