# TSEK06 Transistor-Level Design Report

Group 5

Editor: Johannes Klasson

Version P1A

#### Status

| Reviewed | Johannes Klasson    | 2016-03-10 |
|----------|---------------------|------------|
| Approved | Martin Nielsen-Lönn | -          |

## PROJECT IDENTITY

 $\begin{tabular}{ll} VT, 2016, Group 5 \\ Linköpings Tekniska Högskola, ISY \end{tabular}$ 

#### Group members

|                  | - 1              |             |                         |
|------------------|------------------|-------------|-------------------------|
| Name             | Responsibility   | Phone       | E-mail                  |
| Johan Isaksson   | Project Leader   | 070-2688785 | johis024@student.liu.se |
| Johannes Klasson | Document Manager | 073-8209003 | johkl226@student.liu.se |
| Jonas Tarassu    | VLSI Designer    | 070-5738583 | jonta760@student.liu.se |
| Alexander Yngve  | VLSI Designer    | 076-2749762 | aleyn573@student.liu.se |

 $\mathbf{Customer} \colon \mathrm{ISY}$ 

Contact at customer: Martin Nielsen-Lönn Course resposible: Atila Alvandpour Consultant: Martin Nielsen-Lönn CONTENTS March 10, 2016

## Contents

| 1            | 1 Introduction                            |        |     |      |      |      |      |   |       |       | 1   |
|--------------|-------------------------------------------|--------|-----|------|------|------|------|---|-------|-------|-----|
| 2            | 2 Block Level Description 2.1 SPI-in/PRBS |        |     | <br> | <br> | <br> | <br> |   |       |       | . 1 |
|              | 2.2 SPI out                               |        |     | <br> | <br> | <br> | <br> |   |       |       | . 2 |
|              | 2.2.1 Shift register 2.2.2 Control logic  |        |     | <br> | <br> | <br> | <br> |   |       |       | . 3 |
|              | 2.2.3 Protocol                            |        |     |      |      |      |      |   |       |       |     |
|              | 2.3 16-bit Kogge-Stone Adder              |        | • • | <br> | <br> | <br> | <br> | • | <br>٠ | <br>٠ |     |
| 3            | - 10                                      |        |     |      |      |      |      |   |       |       | Ę   |
|              | 3.1 SPI In                                |        |     |      |      |      |      |   |       |       |     |
|              | 3.2 Kogge-Stone Adder                     |        |     |      |      |      |      |   |       |       |     |
|              | 3.4 SPI Out                               |        |     |      |      |      |      |   |       |       |     |
|              | 3.5 Top Level                             |        |     |      |      |      |      |   |       |       |     |
| 4            | 4 Pad Assignment and Early Tes            | st Pla | ın  |      |      |      |      |   |       |       | (   |
| 5            | 5 Risks and Delays                        |        |     |      |      |      |      |   |       |       | 7   |
| $\mathbf{A}$ | A Time Plan                               |        |     |      |      |      |      |   |       |       | 8   |

CONTENTS March 10, 2016

### Document history

| Version | Date       | Changes     | Performed by   |
|---------|------------|-------------|----------------|
| P1A     | 2016-03-10 | First draft | Johan Isaksson |

#### 1 Introduction

This document describes the state of the 16-bit Kogge-Stone adder project in the course TSEK06 after finishing the transistor level design phase. The meaning of transistor level is that the every basic logic gate is implemented with CMOS transistors. The main reson for doing this is to be able to simulate all logic to make sure that everything works as intended. Updated block diagrams can be found in section 2, simulation results in section 3 and a small risk analysis in section 5. In appendix A the time plan for the next phase can be found.

## 2 Block Level Description

Much of the block level descriptions can be seen in the high level report, but the transistor view of the leaf-cells will be described in this chapter. To find good sizes for our gates we used a very simple sizing strategy. Start small, and if the signal is to weak to drive the components, we just size it up and if necessary, make a buffer for it. The transistor schematic of the basic blocks like AND, OR, DFF etc. are simple enough that we will not include any description for them. In Fig. 1 an updated block diagram of the complete system can be seen.



Figure 1 – Top level block diagram.

The updated diagram contains additional registers for synchronizing the signal before and after the comparator. This was done to provide more stable signals to the comparator and to have a more easily interpreted BISTout signal. The drawback is that the BISTout signal is available two clock cycles after the addition took place.

#### 2.1 SPI-in/PRBS

This module only use basic leaf-cells at the transistor level, so this will be a quite small chapter. However, there are a few things worth noting regarding the sizing of these basic blocks. Some of the signals are connected to a large amount of devices (60+), which meant that the signal got really weak. This was solved by either just making the gates a bit bigger, or by using a buffer. SPLen is using a 9x buffer, SPLclk is using a 27x buffer and test\_mode is using a 9x buffer. Clk\_en is the result from an OR gate, and the NOR gate inside it is 6 times bigger and the inverter is 18 times bigger.

2.2 SPI out March 10, 2016

#### 2.2 SPI out

This chapter will discuss the changes to the SPI output module.

#### 2.2.1 Shift register

The output consist of a 68 bit shift register where each cell in the register contains one D flip-flop and one multiplexer. As we have transistor schematics for both the flip flop and the multiplexer nothing had to be changed to the individual cells, just change the configuration files to use schematics instead of the verilog code.



 ${\bf Figure} \ {\bf 2} - {\bf Shift} \ {\bf register} \ {\bf cell}$ 

2

#### 2.2.2 Control logic

As all verilog code were replaced by transistor schematics, the problem with this design got exposed. Each of the four enable signal has a large fan out as they are connected to 17 cells in the shift register.

The solution was to size the the multiplexer generating the control signals. The last internal block that includes this multiplexer can be seen in Fig. 3.



Figure 3 – Functional block containing an AND and a MUX.

By testing we found that a MUX that is approximately six times larger should be sufficient. In Fig. 4 the schematic of the sized multiplexer, implemented using NAND and an inverter, is shown.



Figure 4 – Sized multiplexer.

#### 2.2.3 Protocol

Due to a misunderstanding in the group, regarding if the SPI clock should be kept high or low during the high time of the SPI enable signal, the data on the spi output is now available for read already on the first falling edge of the SPI clock. This is possible as the group decided to keep the clock low during high time of SPI enable so that the data can be written to the output at the first rising edge as usual but the first falling edge will come afterwards instead.

#### 2.3 16-bit Kogge-Stone Adder

The Kogge-Stone adder consists of several simple blocks connected in a complex way. The adder has been significantly changed since the high-level design phase. The <code>yellow</code> block has been split into two blocks <code>yellow\_inv\_in</code> and <code>yellow\_inv\_out</code>, which can be seen in Fig. 5. The <code>yellow\_inv\_in</code> block takes inverted input signals and gives non-inverting output. The <code>yellow\_inv\_out</code> block takes non-inverted intputs and gives inverting output. This arrengement saves a lot of gates. The <code>yellow\_carry</code> block has been split in the same way.

3

Because of the inverting signals from <code>yellow\_inv\_out</code> some <code>sum</code> blocks have been replaced with XNOR gates. A couple of inverters have also been added in some places. All transistors in the adder are minimum sized since the gates have a low fan out.



Figure 5 – The new yellow blocks.

To save space, new switch nets were created for the generate calculation of the *yellow* blocks. The new nets can be seen in Fig. 6 and 7. By doing this the transistor count is cut in half.



Figure 6 – Generate part of  $yellow\_inv\_in$ .



Figure 7 – Generate part of yellow\_inv\_out.

#### 3 Simulation Results

This section describes the high level simulation results. All files referenced to in this section can be found in the attached zip-file.

#### 3.1 SPI In

The first thing to test in the system is where it all begins, at the input. The basics of it can be seen in test\_spi\_receive. As can be seen, as soon as the SPI\_enable signal goes low and the SPI\_clk starts we start to receive one bit on every positive edge. The data is then shifted trough all of the 16 registers. As the 16th bit is shifted in, the first load signal is triggered. Every 16 bits after that another load signal is triggered, and this can be seen in test\_spi\_load. One can also see that once the last load signal is triggered, SPI\_enable goes high again. The last thing in the SPI\_in module to test is how the data travels out of the PRBS registers. This can be seen in test\_spi\_prbs. One important thing to note is that as soon as SPI\_enable goes high, the registers are triggered on the system clock. As one can see in the figure, the first bit is ready for a long time, and as soon as the last bit is ready, we start to add at full speed. And after the four bits are done the system continues to add the pseudo random numbers.

#### 3.2 Kogge-Stone Adder

The simulation of the adder can be seen in test\_koggeadder and the input sequence is the same that were fed into the SPI. The most relevant part of the simulation is precisely after the topmost signal goes high. When this happens the data is already fed into the register in front of the adder and begins to shift into the adder on positive clock edge. The out, or to makes things more clear, the BISTout signal clearly shows that the two first addition yields the correct result but the thirds makes the same signal go low. This is a construction of the input from our side to test if the comparator can detect errors. After this the BISTout are low for a while before it goes high again which means that the fourth addition was successful.

3.3 Comparator March 10, 2016

#### 3.3 Comparator

The simulation of the comparator is seen in test\_corr. The same reasoning as in the section above applies here. The simulation is quite striped down due to readability but one can clearly see that out, which is BISTout, is high if and only if the corr-signals and sum signals match.

#### 3.4 SPI Out

The critical parts of this module are the events after a transition on the spi enable signal. In the image spi\_out\_control a simulation of the behaviour when the SPI enable goes high. The simulation shows that the buffering of the signals successfully achieved satisfying rise and fall times For the enable signals.

When spi enable goes low, the four enable signals are the same as the spi clock which can be seen in the image spi\_out\_control2.

#### 3.5 Top Level

One can get a overall picture of the behaviour of the system by looking at at the simulations in the order spi\_receive, spi\_prbs, koggeadder, corr and last the spi\_out. This is possible because all this simulations are part of a bigger one.

## 4 Pad Assignment and Early Test Plan

The following signals will be connected to external pins on the chip, where the first seven are inputs and the last five are outputs:

- Vdd1 Will provide most of the system with power and will be a steady 3.3 V.
- Vdd2 Will provide the adder with power and it might vary from 3.3 V downto below threshold-voltage
- GND Ground
- Clk This is the clock for the adder, some registers and control logic. Should have a
  frequency of at least 200 MHz at 3.3 V. Will be lower as we decrease the supply voltage.
- SPI\_clk This clock is used by the input and output unit and should be at least five times slower than the system clock. Should also be low if SPI\_en is inactive.
- SPI\_en Active low. Should go high on the first negative flank of SPI\_clk after the last value is read.
- SPI\_in Updates it's value as soon as SPI\_en goes low, and should have it's value ready on the first positive flank of SPI\_clk, as this is when we read the value. The value of SPI\_in should then be updated on every negative flank of SPI\_clk.
- SPI\_out The data is available for read on the first falling edge of SPI\_clk after SPI\_en has gone active.
- BIST\_out If the in-data is correct, this should be constant high after the first addition is
- Cin Used to measure propagation delay.
- Cout Used to measure propagation delay.
- Sum15 Used to measure propagation delay.

## 5 Risks and Delays

During the transistor level design phase there hasn't been any condiderable risks or delays. The only thing that is an issue is that all members in the group has quite different schedules which sometimes can hinder cooperation. However the group has solved this by using good tools for project tracking (Trello) and communication (Slack). This has helped considerably with the delegation of tasks and keeping track of what needs to be done.

During the next phases of the project, cooperation will be more important since the tasks will be harder. We will need to plan ahead and schedule occasions where we all can meet and work together.

## A Time Plan

|                                                             |       | Planning       |    |      |    |      |      |       |    |     |     |     |     |       |     |       |    |    |
|-------------------------------------------------------------|-------|----------------|----|------|----|------|------|-------|----|-----|-----|-----|-----|-------|-----|-------|----|----|
| Project: 16 bit Kogge-Stone ad                              |       |                |    |      |    |      |      |       |    |     |     |     |     |       |     |       |    |    |
| Project group: 5                                            |       | Date: 160310   |    |      |    |      |      |       |    | Re  | evi | ew  | ed: |       |     |       |    |    |
| Customer: Martin Nielsen-Lön                                |       | Version: P3A   |    |      |    |      |      |       |    |     | Jo  | han | nes | s Kla | ass | on    |    |    |
| Course: TSEK06                                              |       | Author: JI     |    |      |    |      |      |       |    |     |     |     |     |       |     |       |    |    |
| ACTIVITIES                                                  | TIME  | WHO            | П  |      |    |      | TIM  | EΡ    | LA | N ( | we  | ek  | nu  | mb    | er) | )     |    |    |
| o Description                                               | hours | Initials       | 4  | 5    | 6  | 7    | 8    | 9 10  | 11 | 12  | 13  | 14  | 15  | 16    | 17  | 18 19 | 20 | 21 |
| 1 Define structure of the SPI unit                          | 10    | JI, JK         | П  | 9,5  |    |      | 2,   |       |    |     |     |     |     |       |     |       | П  | П  |
| 2 Implement counters in Verilog-A                           | 10    | JI, JK         |    | 4    |    |      |      |       |    |     |     |     |     |       |     |       | П  | П  |
| 3 Implement control logic in Verilog-A                      | 10    | JI, JK         |    |      | 10 |      |      |       |    |     |     |     |     |       |     |       | П  | П  |
| 4 Implement 1:4 decoder in Verilog-A                        | 10    | JI, JK         | П  |      | 5, |      |      |       |    |     |     |     |     |       |     |       | П  | П  |
| 5 Integrate to high level design of SPI                     | 10    | JI, JK         |    |      | 17 |      |      |       |    |     |     |     |     |       |     |       | П  | П  |
| 6 Simulation and test of high level design (SPI)            | 5     | JI, JK         |    |      |    | 13   | 6    |       |    |     |     |     |     |       |     |       | П  | П  |
| 7 Implement transistor level design of the SPI unit         | 30    | JI, JK         | П  |      |    |      | 6 1  | ,     |    | П   | П   |     |     |       | T   |       | П  | П  |
| 8 Simulation and test of transistor design (SPI)            | 20    | JI, JK         |    |      | П  |      | 1:   | 2 0   |    | П   |     |     | П   | П     |     |       | П  | П  |
| 9 Implement layout level design of SPI unit                 | 30    | JI, JK         |    |      |    |      |      |       |    |     | 25  | 25  | 25  | 25    |     |       | Π  | П  |
| O Simulation and test of layout (SPI)                       | 20    | JI, JK         |    |      |    |      |      |       |    |     |     |     |     | -     | 20  |       | Π  | П  |
| 9 Define structure of the adder                             | 10    | JT, AY         |    | 3    |    |      | I    |       |    |     |     |     |     |       |     |       | Г  | П  |
| Implement Generate calculation logic in Verilog-A           | 10    | JT, AY         |    | 1    |    |      |      |       |    |     |     |     |     |       |     |       | П  | П  |
| Implement Propagate calculation logic in Verilog-A          | 10    | JT, AY         | П  | 1    |    |      |      |       |    |     |     |     |     |       |     |       | П  | П  |
| 2 Implement Sum calculation logic in Verilog-A              | 10    | JT, AY         |    | 1    |    |      |      |       |    |     |     |     |     |       |     |       | П  | П  |
| Integrate to high level design of adder                     | 20    | JT, AY         | П  |      |    | 17   |      |       |    |     |     |     |     |       |     |       | П  | П  |
| Simulation and test of high level design (adder)            | 20    | JT, AY         |    |      |    | 3,   |      | 32    | :  |     |     |     |     |       |     |       | П  | П  |
| Implement transistor level design of the adder unit         | 40    | JT, AY         |    |      |    | ,    | 12   | 7     |    |     |     |     |     |       |     |       | П  | П  |
| Simulation and test of the transistor design (adder)        | 20    | JT, AY         |    |      |    |      | 3 1  | 2 0   | 1  |     |     |     |     |       |     |       | П  | П  |
| 7 Implement layout level design of adder unit               | 40    | JT, AY         |    |      | П  |      |      |       |    | П   | 25  | 20  | 20  | 20    |     |       | П  | П  |
| Simulation and test of layout (adder)                       | 20    | JT, AY         |    |      |    |      |      |       |    |     |     |     |     |       | 20  |       | П  | П  |
| 9 Define structure of the comparator                        | 5     | JT             | П  | 0    |    |      |      |       | Γ  | П   | П   |     |     |       |     |       | П  | П  |
| Implement bit comparator in Verilog-A                       | 5     | JI             |    |      | 0  |      |      |       |    |     |     |     |     |       |     |       | П  | П  |
| 1 Integrate to high level design of the comparator          | 10    | JI             | П  |      | 2  |      |      |       |    | П   | П   |     |     |       |     |       | П  | П  |
| 2 Simulation and test of the high level design (comparator) | 5     | JI             |    |      |    | 2    |      |       |    |     |     |     |     |       |     |       | П  | П  |
| 3 Implement transistor level design of the comparator unit  | 20    | JT, AY         | П  |      | П  |      | 0    | 0     |    | П   | П   |     |     |       |     |       | П  | П  |
| Simulation and test of the transistor design (comparator)   | 10    | JT, AY         |    |      |    |      |      | C     |    |     |     |     |     |       |     |       | П  | П  |
| 5 Implement layout level design of comparator unit          | 20    | JT, AY         |    |      |    |      |      |       | Γ  |     | 20  | 20  |     |       | J   |       | Г  | ╝  |
| 6 Simulation and test of layout (comparator)                | 10    | JT, AY         |    |      |    |      |      |       |    |     |     |     | 10  |       |     |       | Г  |    |
| 7 Off-chip hardware interface                               | 30    | JI, JH, JT, AY |    |      |    |      |      |       | Γ  |     |     |     |     |       | Ţ   | 15 15 |    | ╝  |
| 8 Documentation and presentation                            | 60    | JI, JH, JT, AY | 28 |      |    | 35 1 | 14   | 2 19  |    |     |     |     |     |       |     | 10    | 20 |    |
| 9 Meetings                                                  | 60    | JI, JH, JT, AY |    | 11   | 0  | 0    | 0 5  | , 4,5 | E  |     | 4   | 4   | 4   | 4     | 4   | 4 4   | 4  | 4  |
| 0 Buffer time                                               | 80    | JI, JH, JT, AY |    |      |    |      | 6    |       |    |     | 5   | 5   | 5   | 5     | 5   | 5 5   | 10 | 0  |
| 1 High level integration (System)                           | 15    | JI, JH, JT, AY |    |      |    | 14   |      | Ι     |    |     |     |     |     |       | J   |       | Г  |    |
| 2 Transistor level integration                              | 10    |                |    |      |    |      |      |       |    |     |     |     |     |       |     |       | П  |    |
| 3 Layout level integration                                  | 15    | JI, JH, JT, AY |    |      |    |      | Ι    |       |    |     |     |     |     |       | ;   | 30    |    |    |
| 4 Implementation of test bench for SPI                      | 5     | JH             |    |      | 0  |      |      |       | I  |     |     |     |     |       |     |       | Г  | ╝  |
| 5 Implementation of test bench for generator                | 5     | JI             |    | 0    |    |      |      |       |    |     |     |     |     |       |     |       | П  |    |
| 6 Implementation of testbench for adder                     | 10    | AY             |    | 0    |    |      | 5    |       |    |     |     |     |     |       |     |       | П  | П  |
| 7 Implementation of test bench for comparator               | 5     | JT             |    | 0    |    |      | T    |       |    |     |     |     |     |       |     |       | Г  | П  |
| 8 Implementation of test bench for the complete system      | 20    | JI, JH, JT, AY |    |      |    | 15   | 1    | 7     |    | П   |     |     |     |       |     |       | П  | П  |
| Sum, number of hours                                        | 755   |                |    | 30,5 | 34 | 99 5 | 55 4 | 7 55  | 0  | 0   | 79  | 74  | 64  | 54    | 49  | 54 34 | 34 | 4  |