

# ADV7180 Schematic Check List

# ADV7180 Schematic Check List

Oct 2013

Rev. A

#### Rev.A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### Rev.A - Initial Revision 10/2013

#### **Legal Terms and Conditions**

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. Information contained within this document is subject to change without notice. Software or hardware provided by Analog Devices may not be disassembled, decompiled or reverse engineered. Analog Devices' standard terms and conditions for products purchased from Analog Devices can be found at:

http://www.analog.com/en/content/analog devices terms and conditions/fca.html.

#### **Table of Contents**

| lable | of Contents            | 3  |
|-------|------------------------|----|
| 1.    | Introduction           | 4  |
| 2.    | Note on Pin Numbers    | 5  |
| 3.    | Check List             | 6  |
| 3.1   | Control and Misc. pins | 6  |
| 3.2   | Analog Video Inputs    | 7  |
| 3.3   | Digital Video Outputs  | 8  |
| 3.4   | Voltage Reference Pins | 10 |
| 3.5   | External Loop Filter   | 10 |
| 3.6   | Clock Pins             | 11 |
| 3.7   | Power and Ground       | 12 |
| 3.8   | Miscellaneous          | 14 |

#### 1. Introduction

This document is intended as design check list to assist with the design of ADV7180 systems. This document should to be used with the ADV7180 datasheets and reference schematics. Please refer to the datasheet for details on all blocks.

#### 2. Note on Pin Numbers

Note that the ADV7180 is available in a number of different models. In this document these models are organized into four groups: 32 lead models, 40 lead models, 48 lead models and 64 lead models. Each group contains ADV7180 models that have the same pinout. See the ordering guide of the ADV7180 datasheet for more information.

The tables below state which ADV7180 models are in which group.

| Group          | Model             |
|----------------|-------------------|
| 32 Lead Models | ADV7180BCP32Z     |
|                | ADV7180BCP32Z-RL  |
|                | ADV7180KCP32Z     |
|                | ADV7180KCP32Z-RL  |
|                | ADV7180WBCP32Z    |
|                | ADV7180WBCP32Z-RL |
| 40 Lead Models | ADV7180BCPZ       |
|                | ADV7180BCPZ-REEL  |
|                | ADV7180WBCPZ      |
|                | ADV7180WBCPZ-REEL |
| 48 Lead Models | ADV7180BST48Z     |
|                | ADV7180BST48Z-RL  |
|                | ADV7180KST48Z     |
|                | ADV7180KST48Z-RL  |
|                | ADV7180WBST48Z    |
|                | ADV7180WBST48Z-RL |
| 64 Lead Models | ADV7180BSTZ       |
|                | ADV7180BSTZ-REEL  |
|                | ADV7180WBSTZ      |
|                | ADV7180WBSTZ-REEL |

#### 3. Check List

#### 3.1 Control and Misc. pins

\* Note these pins can operate at the logic level of the DVDDIO voltage supply. Therefore these pins can operate at a 3.3 Volt or 1.8 Volt logic level. Note that if the 1.8V logic level is used then the drive strength for all digital outputs need to be set to maximum. See Global Pin Control section of the ADV7180 datasheet.

|        |                   | Pin nu           | ımber             |                   |                |                            |                                                                                                                                                               |          |
|--------|-------------------|------------------|-------------------|-------------------|----------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Name   | 32 lead<br>models | 40lead<br>models | 48 lead<br>models | 64 lead<br>models | Logic<br>Level | I/O Mode                   | To Check                                                                                                                                                      | <b>✓</b> |
| SDATA  | 27                | 33               | 39                | 53                |                | Digital Bi-<br>directional | I <sup>2</sup> C Data - Connect to CPU/System I2C bus. External pull-up required to DVDDIO for normal I2C operation (Typ: 4.7k ohm)                           |          |
| SCL    | 28                | 34               | 40                | 54                |                | Digital<br>Input           | I <sup>2</sup> C Clock - Connect to CPU/System I2C bus. External pull-up required to DVDDIO for normal I <sup>2</sup> C operation (Typ: 4.7k ohm)             |          |
| RESET  | 25                | 31               | 37                | 51                |                | Digital<br>Input           | Reset (Active Low) – Drive high (to DVDDIO) to take the device out of reset                                                                                   |          |
| PWRDWN | n/a               | 18               | 21                | 29                | DVDDIO*        | Digital<br>Input           | Powerdown (Active Low) – Drive high (to DVDDIO) to take the device out of powerdown mode.                                                                     |          |
| ALSB   | 26                | 32               | 38                | 52                |                | Digital<br>Input           | Sets I <sup>2</sup> C base address of the ADV7180 - Pull to DVDDIO or ground through a ≥4.7k ohm resistor.  Low = Base address 0x40  High = Base address 0x42 |          |
| INTRQ  | 32                | 38               | 46                | 1                 |                | Digital<br>Output          | Interrupt output – connect to downstream CPU/FPGA. Pull up to DVDDIO through a ≥4.7k ohm resistor.  If not used this pin can be left unconnected.             |          |

# 3.2 Analog Video Inputs

|                   |                   | Pin Nu           | umber             |                   | Logic |                 |                                                                                                                                                                                                   |   |
|-------------------|-------------------|------------------|-------------------|-------------------|-------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Name              | 32 lead<br>models | 40lead<br>models | 48 lead<br>models | 64 lead<br>models | Level | Description     | To Check                                                                                                                                                                                          | ✓ |
| A <sub>IN</sub> 1 | 19                | 23               | 26                | 35                | n/a   |                 | Analog Video Input- A $36\Omega/39\Omega$ resistor divider network and a $100$ nF AC coupling capacitor are required. If not used this pin can be left floating or connected directly to ground.  |   |
| A <sub>IN</sub> 2 | 23                | 29               | 27                | 36                |       | ANALOG<br>Video | Analog Video Input- A $36\Omega/39\Omega$ resistor divider network and a $100$ nF AC coupling capacitor are required. If not used this pin can be left floating or connected directly to ground.  |   |
| A <sub>IN</sub> 3 | 24                | 30               | 33                | 46                |       | INPUT           | Analog Video Input- A $36\Omega/39\Omega$ resistor divider network and a $100$ nF AC coupling capacitor are required. If not used this pin can be left floating or connected directly to ground.  |   |
| A <sub>IN</sub> 4 | n/a               | n/a              | 34                | 47                |       |                 | Analog Video Input- A $36\Omega/39\Omega$ resistor divider network and a $100$ nF AC coupling capacitor are required.  If not used this pin can be left floating or connected directly to ground. |   |
| Ain 5             | n/a               | n/a              | 35                | 48                |       |                 | Analog Video Input- A $36\Omega/39\Omega$ resistor divider network and a $100$ nF AC coupling capacitor are required.  If not used this pin can be left floating or connected directly to ground. |   |
| Ain 6             | n/a               | n/a              | 36                | 49                |       |                 | Analog Video Input- A $36\Omega/39\Omega$ resistor divider network and a $100$ nF AC coupling capacitor are required. If not used this pin can be left floating or connected directly to ground.  |   |

#### 3.3 Digital Video Outputs

\* Note these pins can operate at the logic level of the DVDDIO voltage supply. Therefore these pins can operate at a 3.3 Volt or 1.8 Volt logic level. Note that if the 1.8V logic level is used then the drive strength for digital outputs and I<sup>2</sup>C input/ouptuts need to be set to maximum. See Global Pin Control section of the ADV7180 datasheet.

| Name |                   | Pin N            | umber             |                   | Logic    |                   |                                                                                                                                |          |  |
|------|-------------------|------------------|-------------------|-------------------|----------|-------------------|--------------------------------------------------------------------------------------------------------------------------------|----------|--|
| Name | 32 lead<br>models | 40lead<br>models | 48 lead<br>models | 64 lead<br>models | Level    | I/O Mode          | To Check                                                                                                                       | <b>*</b> |  |
| Р0   | 16                | 17               | 22                | 26                |          |                   |                                                                                                                                |          |  |
| P1   | 15                | 16               | 20                | 25                |          |                   |                                                                                                                                |          |  |
| P2   | 10                | 10               | 12                | 19                |          |                   |                                                                                                                                |          |  |
| Р3   | 9                 | 9                | 11                | 18                |          |                   |                                                                                                                                |          |  |
| P4   | 8                 | 8                | 10                | 17                |          |                   |                                                                                                                                |          |  |
| P5   | 7                 | 7                | 9                 | 16                |          |                   |                                                                                                                                |          |  |
| P6   | 6                 | 6                | 8                 | 15                |          | Digital           | Digital video outputs – connect to downstream device.                                                                          |          |  |
| P7   | 5                 | 5                | 7                 | 14                | DVDDIO * |                   |                                                                                                                                |          |  |
| P8   | n/a               | n/a              | n/a               | 8                 |          |                   | ADV7180.                                                                                                                       |          |  |
| P9   | n/a               | n/a              | n/a               | 7                 |          |                   |                                                                                                                                |          |  |
| P10  | n/a               | n/a              | n/a               | 6                 |          |                   |                                                                                                                                |          |  |
| P11  | n/a               | n/a              | n/a               | 5                 |          |                   |                                                                                                                                |          |  |
| P12  | n/a               | n/a              | n/a               | 62                |          |                   |                                                                                                                                |          |  |
| P13  | n/a               | n/a              | n/a               | 61                |          |                   |                                                                                                                                |          |  |
| P14  | n/a               | n/a              | n/a               | 60                |          |                   |                                                                                                                                |          |  |
| P15  | n/a               | n/a              | n/a               | 59                |          |                   |                                                                                                                                |          |  |
| LLC  | 11                | 11               | 14                | 20                | DVDDIO*  | Digital<br>Output | 27 MHz line locked clock – connect to downstream device. A $33\Omega$ series resistor should be inserted close to the ADV7180. |          |  |

|          |                   | Pin Nu           | mber              |                   | Logic<br>Level |                   |                                                                                                                                                                                                                                                                                                              |   |
|----------|-------------------|------------------|-------------------|-------------------|----------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Name     | 32 lead<br>models | 40lead<br>models | 48 lead<br>models | 64 lead<br>models |                | I/O Mode          | To Check                                                                                                                                                                                                                                                                                                     | 1 |
| нѕ       | 1                 | 39               | 47                | 2                 | DVDDIO*        | Digital<br>Output | Horizontal synchronization signal. A $33\Omega$ series resistor should be inserted close to the ADV7180.  This output can be connected to the downstream devices, however this output is optional. If not used this pin can be left floating.                                                                |   |
| VS/FIELD | 31                | 37               | 45                | n/a               | DVDDIO*        | Digital<br>Output | Vertical synchronization/ Field synchronization signal. A $33\Omega$ series resistor should be inserted close to the ADV7180.  This output can be connected to the downstream devices, however this output is optional. If not used this pin can be left floating.                                           |   |
| vs       | n/a               | n/a              | n/a               | 64                | DVDDIO*        | Digital<br>Output | Vertical synchronization signal. A $33\Omega$ series resistor should be inserted close to the ADV7180.  This output can be connected to the downstream devices, however this output is optional. If not used this pin can be left floating.                                                                  |   |
| FIELD    | n/a               | n/a              | n/a               | 63                | DVDDIO*        | Digital<br>Output | Field synchronization signal. A $33\Omega$ series resistor should be inserted close to the ADV7180.  This output can be connected to the downstream devices, however this output is optional. If not used this pin can be left floating.                                                                     |   |
| SFL      | 4                 | 2                | 3                 | 9                 | DVDDIO*        | Digital<br>Output | Color subcarrier frequency lock synchronization signal. A $33\Omega$ series resistor should be inserted close to the ADV7180. This output can be connected to the downstream devices, such as analog devices' video encoders. However this output is optional and if not used this pin can be left floating. |   |

#### 3.4 Voltage Reference Pins

|       |                   | Pin Nu           | ımber             |                   | Logic<br>Level |          | To Check                                                                                                                                                                                 |   |
|-------|-------------------|------------------|-------------------|-------------------|----------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Name  | 32 lead<br>models | 40lead<br>models | 48 lead<br>models | 64 lead<br>models |                | I/O Mode |                                                                                                                                                                                          | • |
| VREFP | 20                | 25               | 29                | 38                | 1.8V           | Output   | Voltage Reference Outputs.                                                                                                                                                               |   |
| VREFN | 21                | 26               | 30                | 39                | 1.8V           | Output   | A single 100 nF capacitor should be placed between the VREFP and VREFN pins.  The 100 nF capacitor should be placed close to the ADV7180 and on the same side of the PCB as the ADV7180. |   |

#### 3.5 External Loop Filter

|      |                   | Pin Nu           | ımber             |                   | Logic |          |                                                                                                                                                                                                                                                                              |  |
|------|-------------------|------------------|-------------------|-------------------|-------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Name | 32 lead<br>models | 40lead<br>models | 48 lead<br>models | 64 lead<br>models | Level | I/O Mode | To Check                                                                                                                                                                                                                                                                     |  |
| ELFP | 17                | 19               | 24                | 30                | PVDD  | Input    | An external loop filter circuit needs to be connected to the ELFP pin. See Figure 1 below and 'Typical Circuit Connection' section of the ADV7180 datasheet.  The external loop filter should be placed close to the ADV7180 and on the same side of the PCB as the ADV7180. |  |



Figure 1. External Loop Filter Required on the ELFP Pin

#### 3.6 Clock Pins

|       |                   | Pin Nu           | ımber             |                   | Logic |                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |
|-------|-------------------|------------------|-------------------|-------------------|-------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Name  | 32 lead<br>models | 40lead<br>models | 48 lead<br>models | 64 lead<br>models | Level | Description                                 | To Check                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <b>√</b> |
| XTAL1 | 12                | 12               | 16                | 21                | 1.8V  | Outputs 1.8V<br>to external<br>crystal.     | <ul> <li>For Crystal Sources:         <ul> <li>This pin should be connected to the 1.8V 28.63636 MHz (+/- 50ppm) fundamental crystal.</li> <li>A 1 MΩ resistor should be placed between the XTAL1 and XTAL pins.</li> <li>See datasheet of the crystal for a description of the additional resistor / capacitor setup needed.</li> </ul> </li> <li>For Oscillator Sources:         <ul> <li>This pin should be left not connected.</li> </ul> </li> <li>Note: The crystal/ oscillator and associated circuitry should be located close to, and on the same side of the PCB, as the ADV7180.</li> </ul>                                                                                                                                                                                                                                                                        |          |
| XTAL  | 13                | 13               | 17                | 22                | 1.8V  | Input for<br>crystal or clock<br>oscillator | <ul> <li>For Crystal Sources:         <ul> <li>This pin should be connected to the 1.8V 28.63636 MHz (+/- 50ppm) fundamental crystal.</li> <li>A 1 MΩ resistor should be placed between the XTAL1 and XTAL pins.</li> <li>See datasheet of the crystal for a description of the additional resistor / capacitor setup needed.</li> </ul> </li> <li>For Oscillator Sources:         <ul> <li>The output from the 1.8V 28.63636 MHz clock oscillator should be fed into this pin.</li> </ul> </li> <li>Note1: The crystal/ oscillator and associated circuitry should be located close to, and on the same side of the PCB, as the ADV7182 or ADV7280.</li> <li>Note2: An additional I²C write is needed in order for the ADV7182 / ADV7280 to operate with a clock oscillator source instead of a crystal source. Write 0x04 to register 0x13 in the User Main Map.</li> </ul> |          |

#### 3.7 Power and Ground

|      |                   | Pin Nur          | mbers             |                   | Logic |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |
|------|-------------------|------------------|-------------------|-------------------|-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Name | 32 lead<br>models | 40lead<br>models | 48 lead<br>models | 64 lead<br>models | Level | Description | To Check                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | • |
| AVDD | 22                | 27               | 31                | 40                | 1.8V  | Power       | A 1.8V supply should be connected to the AVDD pin through a filter circuit and a decoupling circuit.  Filter Circuit: The filter circuit should be placed close to the supply. The recommended filter circuit consists of these element in this order.  • A parallel 220uF capacitor between the supply and ground, • A series ferrite bead, • And another parallel 33uF parallel capacitor to ground.  Decoupling Circuit: The decoupling circuit should be placed close to the AVDD pin of the ADV7180. The recommended decoupling circuit consists of these elements in this order.  • A parallel 100nF parallel capacitor between the supply and ground. • And another 10nF parallel capacitor between the supply and ground  |   |
| PVDD | 18                | 20               | 25                | 31                | 1.8V  | Power       | A 1.8V supply should be connected to the PVDD pin through a filter circuit and a decoupling circuit.  Filter Circuit: The filter circuit should be placed close to the supply. The recommended filter circuit consists of these element in this order.  • A parallel 220uF capacitor between the supply and ground, • A series ferrite bead, • And another parallel 33uF parallel capacitor to ground.  Decoupling Circuit: The decoupling circuit should be placed close to the PVDD pin of the ADV7180. The recommended decoupling circuit consists of these elements in this order.  • A parallel 100nF parallel capacitor between the supply and ground. • And another 10nF parallel capacitor between the supply and ground. |   |

|        |                   | Pin Nun          | nbers             |                   |                 |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |
|--------|-------------------|------------------|-------------------|-------------------|-----------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Name   | 32 lead<br>models | 40lead<br>models | 48 lead<br>models | 64 lead<br>models | Logic<br>Level  | Description | To Check                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <b>✓</b> |
| DVDD   | 14,30             | 14,36            | 18, 44            | 23, 58            | 1.8V            | Power       | A 1.8V supply should be connected to the DVDD pins through a filter circuit and a decoupling circuit.  Filter Circuit: The filter circuit should be placed close to the supply. The recommended filter circuit consists of these element in this order.  • A parallel 220uF capacitor between the supply and ground, • A series ferrite bead, • And another parallel 33uF parallel capacitor to ground.  Decoupling Circuit: Two decoupling circuits are required. One decoupling circuit should be placed close to each DVDD pin of the ADV7180. It is recommended that each decoupling circuit consists of these elements in this order.  • A parallel 100nF parallel capacitor between the supply and ground.  • And another 10nF parallel capacitor between the supply and ground |          |
| DVDDIO | 3                 | 1, 4             | 2,4               | 4, 11             | 1.8V or<br>3.3V | Power       | The DVDDIO can be set to 1.8V or 3.3V.  The 3.3V or 1.8V supply should be connected to the DVDDIO pin after a filter circuit and a decoupling circuit.  Filter Circuit: The filter circuit should be placed close to the supply. The recommended filter circuit consists of these element in this order.  • A parallel 220uF capacitor between the supply and ground, • A series ferrite bead, • And another parallel 33uF parallel capacitor to ground.  Decoupling Circuit: The decoupling circuit should be placed close to the DVDDIO pin of the ADV7180. The recommended decoupling circuit consists of these elements in this order.  • A parallel 100nF parallel capacitor between the supply and ground. • And another 10nF parallel capacitor between the supply and ground  |          |

|      |                           | Pin Num                   | bers              |                   | Logic |             |                                                                                                             |          |
|------|---------------------------|---------------------------|-------------------|-------------------|-------|-------------|-------------------------------------------------------------------------------------------------------------|----------|
| Name | 32 lead<br>models         | 40lead<br>models          | 48 lead<br>models | 64 lead<br>models | Level | Description | To Check                                                                                                    | <b>V</b> |
| DGND | 2, 29                     | 3, 15,<br>35, 40          | 1, 13,<br>19, 43  | 3, 10,<br>24, 57  |       | Ground      |                                                                                                             |          |
| AGND | n/a                       | 21, 24,<br>28             | 23, 28,<br>32     | 32, 37,<br>43     |       | Ground      | All DGND pins, AGND pins and the exposed back paddle should be connected together to a common ground plane. |          |
| EPAD | Exposed<br>Back<br>Paddle | Exposed<br>Back<br>Paddle | n/a               | n/a               |       | Ground      |                                                                                                             |          |

#### 3.8 Miscellaneous

| Name   | Pin Numbers       |                  |                   |                                         | Logic |                              |                                                                                      |          |
|--------|-------------------|------------------|-------------------|-----------------------------------------|-------|------------------------------|--------------------------------------------------------------------------------------|----------|
|        | 32 lead<br>models | 40lead<br>models | 48 lead<br>models | 64 lead<br>models                       | Level | Description                  | To Check                                                                             | <b>✓</b> |
| TEST_0 | n/a               | 22               | n/a               | 34                                      |       | Used for internal testing    | Connect to the common ground plane                                                   |          |
| NC     | n/a               | n/a              | 15, 48            | 27, 28,<br>33, 41,<br>42, 44,<br>45, 50 |       | Not<br>connected             | These pins are not connected internally. These pins can be left floating.            |          |
| GPO0   | n/a               | n/a              | 5                 | 12                                      |       | General<br>purpose<br>output |                                                                                      |          |
| GPO1   | n/a               | n/a              | 6                 | 13                                      |       | General<br>purpose<br>output | These pins can be configured to drive high and so control downstream devices.        |          |
| GPO2   | n/a               | n/a              | 41                | 55                                      |       | General<br>purpose<br>output | The use of these pins is optional. If not used then these pins can be left floating. |          |
| GPO3   | n/a               | n/a              | 42                | 56                                      |       | General<br>purpose<br>output |                                                                                      |          |