#### NOTES: Project Drawing Numbers: Raw PCB 100-0321002- B1 Gerber Files 110-0321002- B1 PCB Design Files 120-0321002- B1 Assembly Drawing 130-0321002- B1 Fab Drawing 140-0321002- B1 Schematic Drawing 150-0321002- B1 PCB Film 160-0321002- B1 Bill of Materials 170-0321002- B1 180-0321002- B1 Schematic Design Files 210-0321002- B1 Functional Specification 220-0321002-B1 PCB Layout Guidelines Cyclone V E Development Kit Board Assembly Rework Clock ANTENA ANTENA Enable Fan Connector MAX'V Clock In 5M2210ZF256I5N 100M, 50M 2x RJ-45 LAN Connector AS x1.x4 Buttons & 2x 256MB 512Mb FPPx16 Switches DDR3 Flash Data x16 Configuration Addr x25 2x Gigabit USB CLK to Control x23 Ethernet Cyclone V and 18Mb 2.5V PHY x32 MAX V 2.5V 2.5V SSTL-15 SSRAM RGMII 2.5V **EPCQ** Cypress x19 USB MAX'II USB 2.0 Interface 2.5V ATTERA. EPM570GM100I5N Controller Embedded USB JTAG Chain Blaster II x1 SMA Clock Cyclone V Out x16 2.5V Type-B x16 1.5V Debug ÜSB Header х5 Clock In Connector 125M, 50M x16 HSUL 1.2 512MB LPDDR2 CLKIN x3 x80 2.5V x2 x11 х6 x31 3.3V 3.3V 2.5V 2.5V 2.5V 32Kbit 32Kbit LCD USB-to-**LEDs EEPROM** UART Character UART DB9 Type-A LVDS/Single-Ended

USB

Connector

Connetor

| REV | DATE       | PAGES    | DESCRIPTION                                   |
|-----|------------|----------|-----------------------------------------------|
| Α   | 2 Jul 2012 | All      | INITIAL REVISION A RELEASE                    |
| В   | 6 Nov 2012 | All      | INITIAL REVISION A RELEASE REVISION B RELEASE |
|     |            |          |                                               |
|     |            |          |                                               |
|     |            |          |                                               |
|     |            |          |                                               |
|     |            |          |                                               |
|     |            |          |                                               |
|     |            |          |                                               |
|     |            |          |                                               |
|     |            |          |                                               |
|     |            |          |                                               |
|     |            |          |                                               |
|     |            |          |                                               |
|     |            |          |                                               |
|     |            |          |                                               |
|     |            | -        |                                               |
|     |            |          |                                               |
|     |            |          |                                               |
|     |            | <u> </u> |                                               |
|     |            | 1        |                                               |

| PAGE | DESCRIPTION                               | PAGE | DESCRIPTION |
|------|-------------------------------------------|------|-------------|
| 1    | Title, Notes, Block Diagram, Rev. History | y    |             |
| 2    | FPGA Package Top                          |      |             |
| 3    | Power Tree                                |      |             |
| 4    | Clock Tree                                |      |             |
| 5    | Cyclone V E Bank 3 & 4                    |      |             |
| 6    | Cyclone V E Bank 5 & 6                    |      |             |
| 7    | Cyclone V E Bank 7 & 8                    |      |             |
| 8    | Cyclone V E Configuration                 |      |             |
| 9    | Cyclone V E Clocks                        |      |             |
| 10   | PLL                                       |      |             |
| 11   | JTAG                                      |      |             |
| 12   | DDR3 SDRAM                                |      |             |
| 13   | LPDDR2 SDRAM                              |      |             |
| 14   | Flash, SRAM and EEPROM                    |      |             |
| 15   | 5M2210 System Controller                  |      |             |
| 16   | HSMC                                      |      |             |
| 17   | Ethernet PHY A & RJ-45                    |      |             |
| 18   | Ethernet PHY B & RJ-45                    |      |             |
| 19   | On-Board USB Blaster II                   |      |             |
| 20   | UART                                      |      |             |
| 21   | User I/O and Connector                    |      |             |
| 22   | Power 1 (DC IN, 3.3V MAIN, 12V MAIN)      |      |             |
| 23   | Power 2 (2.5V)                            |      |             |
| 24   | Power 3 (1.1V,1.5V,3.3V FPGA)             |      |             |
| 25   | Power 4 (Linear Regulator)                |      |             |
| 26   | Power Monitor                             |      |             |
| 27   | Cyclone V E Power                         |      |             |
| 28   | Cyclone V E GND                           |      |             |
| 29   | Cyclone V E Decoupling                    |      |             |



Altera Worldwide Service, Plot 6, Bayan Lepas Technoplex, Penang, Malaysia

Title

Cyclone V E Development Kit Board

Size Document Number
B 150-0321002- B1 (6XX-44161R)

### **FPGA Package Top View**





Altera Worldwide Service, Plot 6, Bayan Lepas Technoplex, Penang, Malaysia Cyclone V E Development Kit Board Document Number 150-0321002- B1 (6XX-44161R) Rev B1



#### Cyclone V E Development Kit Clock Tree CLK\_USB 48MHz SG-310DF 10/100/1000 FA-128 Cypress MAX II 25.0000M-B3 Base-T 24.0000MB-W CY7C68013A Embedded USB 25MHz Ethernet PHY 24MHz USB Microcontroller Fixed OSC 88E1111 Blaster XTAL Si510 MAX V SL18860DC CH3 SE 100MHz System Controller Si510 fixed osc Clk fanout SE 50MHz X4 SE CH2 SMA fixed osc LVDS 50MHz 2 channels CH1 clock input unused 00 Top Bank SMA clock out ICS8543 Clk fanout Bank 8A Bank 7A Bottom Bank Si570 LVDS Clock Output 125MHz Bank 6A LVDS programmable Bank 5A Bank 3A Bank 3B Bank 4A HSMC HSMC SE Differential Clock In Clock In x2 Altera Worldwide Service, Plot 6, Bayan Lepas Technoplex, Penang, Malaysia Cyclone V E Development Kit Board Document Number 150-0321002- B1 (6XX-44161R) Rev B1 Thursday, November 15, 2012

# Cyclone V E Bank 3 and Bank 4



# Cyclone V E Bank 5 and Bank 6





| Altera Worldwide Service, Plot 6, Bayan Lepas Technoplex, Penang, Malaysia |                           |      |  |  |  |     |  |
|----------------------------------------------------------------------------|---------------------------|------|--|--|--|-----|--|
| Title Cyclone V E Development Kit Board                                    |                           |      |  |  |  |     |  |
| Size                                                                       | Document Number           |      |  |  |  | Rev |  |
| В                                                                          | 150-0321002- B1 (6XX-4410 | 51R) |  |  |  | B1  |  |
|                                                                            |                           |      |  |  |  |     |  |

# Cyclone V E Bank 7 and Bank 8



| 12,9 12 12 12 12 12 12 12 12 12 12 12                |
|------------------------------------------------------|
| 12 12 12 12 12 12 12 12 12 12 12 12 12 1             |
| 12<br>12<br>12<br>12<br>12<br>12<br>12<br>12<br>12   |
| ) 12<br>) 12<br>) 12<br>) 12<br>) 12<br>) 12<br>) 12 |
| ) 12<br>) 12<br>) 12<br>) 12<br>) 12<br>) 12<br>) 12 |
| 12<br>12<br>12<br>12<br>12<br>12                     |
| 12<br>12<br>12<br>12<br>12<br>12                     |
| 12<br>12<br>12<br>12<br>12                           |
| 12<br>12<br>12<br>12<br>12                           |
| 12<br>12<br>12                                       |
| ) 12<br>) 12<br>) 12                                 |
| 12                                                   |
|                                                      |
|                                                      |
| 12                                                   |
| 12                                                   |
| 7 12                                                 |
| ) 14,15                                              |
| 14,15                                                |
| / 14,10                                              |
| 14                                                   |
| 14                                                   |
| 14                                                   |
| 14                                                   |
| 14                                                   |
| 14                                                   |
| 14                                                   |
| 3 14                                                 |
| 14                                                   |
|                                                      |
| > 14,15                                              |
| 14,15                                                |
| 14,15                                                |
| 14,15                                                |
| 14,15                                                |
| 14,15                                                |
| 14,15                                                |
|                                                      |

DDR3 Interface



| Altera Worldwide Service, Plot 6, Bayan Lepas Technoplex, Penang, Malaysia |                                              |       |   |    |    |           |  |
|----------------------------------------------------------------------------|----------------------------------------------|-------|---|----|----|-----------|--|
| Title                                                                      | Cyclone V E Development Kit Board            |       |   |    |    |           |  |
| Size<br>B                                                                  | Document Number<br>150-0321002- B1 (6XX-441) | 61R)  |   |    |    | Rev<br>B1 |  |
| Date:                                                                      | Thursday, November 15, 2012                  | Sheet | 7 | of | 29 |           |  |











































2 x 8 Debug Header (1.5V)



#### LED INTERFACE

| USER_LED[3:0]                     | ן 5                  |
|-----------------------------------|----------------------|
| MAX_ERROR MAX_LOAD MAX_CONF_DONEn | 15<br>15<br>15<br>15 |
| PGM_LED[2:0]                      | 15<br>15             |
| HSMC_RX_LED HSMC_TX_LED           | 9 9                  |
| HSMC_PRSNTn                       | 15,16,5              |
| UART_RXD_LED UART_TXD_LED         | 5<br>5               |

#### DIP SWITCH INTERFACE

| USER_DIPSW[3:0]                               | <b>-</b> | 5                       |
|-----------------------------------------------|----------|-------------------------|
| CLK_SEL CLK_ENABLE FACTORY_LOAD SECURITY_MODE |          | 10,15<br>15<br>15<br>15 |

#### PUSH BUTTON INTERFACE



#### 2x16 LCD DISPLAY INTERFACE

| LCD_DATA[7:0]                  | <b>-</b> 5       |
|--------------------------------|------------------|
| LCD CSn<br>LCD D Cn<br>LCD WEn | 5<br>5<br>5<br>5 |

#### DEBUG HEADER INTERFACE





| Alte      | ra Worldwide Service, Plot 6, Bayan Lepas Technoplex, Penang, Malaysia |           |
|-----------|------------------------------------------------------------------------|-----------|
| Title     | Cyclone V E Development Kit Board                                      |           |
| Size<br>B | Document Number<br>150-0321002- B1 (6XX-44161R)                        | Rev<br>B1 |
| Doto      | Thursday November 15 2012 Phost 21 of 20                               |           |



# Power 2 - 2.5V





| Altera Worldwide Service, Plot 6, Bayan Lepas Technoplex, Penang, Malaysia |                                            |       |    |    |    |           |  |
|----------------------------------------------------------------------------|--------------------------------------------|-------|----|----|----|-----------|--|
| Title                                                                      | Cyclone V E Development Kit Board          |       |    |    |    |           |  |
| Size<br>B                                                                  | Document Number<br>150-0321002- B1 (6XX-44 | 161R) |    |    |    | Rev<br>B1 |  |
| Date:                                                                      | Thursday, November 15, 2012                | Sheet | 23 | of | 29 |           |  |
|                                                                            | 9                                          |       | 4  |    |    |           |  |







# Cyclone V E Bank 3 and Bank 4





| Altera Worldwide Service, Plot 6, Bayan Lepas Technoplex, Penang, Malaysia |                                            |        |    |    |    |           |  |
|----------------------------------------------------------------------------|--------------------------------------------|--------|----|----|----|-----------|--|
| Title                                                                      | Cyclone V E Development Kit Board          |        |    |    |    |           |  |
| Size<br>B                                                                  | Document Number<br>150-0321002- B1 (6XX-44 | 1161R) |    |    |    | Rev<br>B1 |  |
| Date:                                                                      | Thursday, November 15, 2012                | Sheet  | 27 | of | 29 | -         |  |
|                                                                            | 2 1                                        |        |    |    |    |           |  |

# Cyclone V E Bank 3 and Bank 4









| Cyclone V E Development Kit Board  Size Document Number 150-0321002- B1 (6XX-44161R) | Altera Worldwide Service, Plot 6, Bayan Lepas Technoplex, Penang, Malaysia |  |  |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| B 150-0321002- B1 (6XX-44161R)                                                       |                                                                            |  |  |  |  |  |  |  |  |
|                                                                                      | Rev<br>B1                                                                  |  |  |  |  |  |  |  |  |
| Date: Thursday, November 15, 2012 Sheet 28 of 29                                     |                                                                            |  |  |  |  |  |  |  |  |

