

Şekil 6.1. Katları doğrudan doğruya bağlanmış iki katlı bir değişken işaret kuvvetlendiricisi.



Şekil 6.2. Doğru gerilim geribeslemesi ile çalışma noktalarının kararlılığının sağlanması.



Şekil 6.3. Üç katlı, doğrudan doğruya bağlamalı değişken işaret kuvvetlendiricisi.



Terminals 182 : INPUT

Terminal 3 : OUTPUT

SHIFTS THE dc LEVEL OF THE OUTPUT SIGNAL.

bern or " with

Te1 = 
$$\frac{26mV}{0.25mA} = 104\pi$$
 Tez =  $\frac{26mV}{1mA} = 26\pi$  R=100

$$A_{V_1} = -\frac{R_{c_1} / |\Gamma_{112}|}{|\Gamma_{e_1}|} = -\frac{R_{c_1} / |\beta_{re_2}|}{|\Gamma_{e_1}|} = -\frac{20k / |2.6k|}{|104^{-2}|} = -22.1$$

Lifferential output and raz = Bir sonrati katın giriz direncinin YARISI = Brez

AN7 = 
$$\frac{V_{C7}}{V_{b7}} = -\frac{R_{C7} / R_{in8}}{\Gamma_{e7} + R_{E7}} = -\frac{15.7 / 300 k}{(26 + 2300) \pi} = -6.4$$
L) Unbypassed C-E amphijen where Ring =  $\Gamma_{T8} + (B+1) R_{E8} = 300 k$ 

$$Av$$
-overall =  $(-27.1)_x(-57)_x(-6.4)_x(0.998) = -8046$ 

Fivalde Bajoriler MD



NR1=V651+V562= 8.2V=>R1= VRI = 8.2V= Zmt=

RI= 4.1K combe used

Design Example.

Design the circuit for Id= Ioz= 4m H using. Kn=16p= 832 NA/V2

VT=1V , Vp=-IV , IREF = ZMA

ID= Kn (Vas-VT)2

IDZ = KP (VSGZ+VP)2

VG51 = VSGZ = 4.1 V

If VDD=5V VSS=-SY Vov-V55 = 5-(-5)=104

-613+8-2V RI

R1+2122 - 10V= 8.2 V= V61-62 can be used as or design criteria.

Analysis of FET - push-pull AC

emplifiere, in its a Common Source Since each FET is source model can be used. active period, common

Vg=Vgs+9mVgs LL 3 Vo = AV = Sm/2L Vo=9mVgs PL 3 Vg = AV = 1+8mRL

PROTECTION IN PUSH-PULL AMPLIFIERS [CURRENT LIMITATION ( ] SHORT CIRCUIT



R = 0.7

0.7V (IMAX) When Ict exceeds steals Gz becomes ON the current IBy, hence does not allow Ict to increase

M3 DIREF

when I of exceeds (I max), steals the M2 becomes DN, and gives the current on Ry which

bias of VG1.



POWER SUPPLY EXAMPLE

d) Varnin = VL + VCEVNIN = 15+1=16V

NO distretion > VCESAT <1

VAmin - VZ
R 7 Temin => R & VAMM-VZ
IZMin

RMAY = VAMIN - V2 = 16-12 = 4V = ZMA = ZKJZ

R < 2 km = 2000 5L

EEM3

| apri Auleme                      | series-shunt<br>serv-gerlim                                                        | Selles Selles<br>Serv -akim                                       | Shunt-spries<br>Poralel-akim       | Shurt-shunt<br>Romalel-perilim                                               |
|----------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------|------------------------------------------------------------------------------|
| GBizareti (XF)                   | Gerllim                                                                            | Gerlim                                                            | Akim                               | Akım                                                                         |
| Gikia !                          | V <sub>0</sub> =0<br>I(=0                                                          | 1.00<br>Ii=0                                                      | In = O                             | V <sub>0</sub> =0<br>V;=0                                                    |
| isoret Keynagi                   | Thevenin                                                                           | Theventh                                                          | Worton                             | Morton                                                                       |
| $\beta = \frac{x \epsilon}{x c}$ | N. P.                                                                              | <u>Í</u>                                                          | I,                                 | T <sub>1</sub><br>Vo                                                         |
| A= Xo Xi                         | $A_V = \frac{V_o}{V_i}$                                                            | GM= To                                                            | $A_{\mathcal{I}} = \frac{J_0}{II}$ | $R_{M} = \frac{v_{o}}{I_{i}}$                                                |
| D= 1+/8A                         | 17/3 AV                                                                            | 17/3 G M                                                          | 1FBAI                              | 17BRM                                                                        |
| yt.                              | Nut = An                                                                           | ewt = 0                                                           | AII AI                             | RMF = RM                                                                     |
| Rif                              | R; D                                                                               | Ri-D                                                              | RI                                 | Ri ,                                                                         |
| Rof                              | A+BAV.                                                                             | P. 0 (17 PG m)                                                    | Ro (IFBAi)                         | Ro<br>17 BRm                                                                 |
| Róf.                             | Ro'                                                                                | Ro'. ITAGM                                                        | Ro1. 17/8A:                        | Ro!                                                                          |
| the factor from the formation    | 0,35] RC bro<br>2,2 RC (yolexline)                                                 | $f_T = \frac{1}{2\pi re} (Ci + Ci $ | U: Micos say                       | =1,1 1/n tr                                                                  |
| n tot                            | $\frac{50}{800} = \frac{1}{80}.100$ who $\frac{1}{2}(\frac{1}{8}) + \frac{1}{12}.$ |                                                                   | = 100 ti.fi.                       | $\frac{1}{2\pi} = \frac{1}{2}$ $\delta = \frac{1}{2}$ $\delta = \frac{1}{2}$ |

Note 1. EITHER A70 and SUBTRACTION (-) IS USED AT THE INPUT OR ALO AND ADDITION IS USED AT THE INPUT FOR NEGATIVE FEEDBACE AT THE SECOND CASE A= A/(1-A-f) WHERE ALO Nok Z: VOTIAGE SAMPLING at the output, makes the output closer to 1 DEAL VOLTAGE SOURCE, Henre output resistance decreases. CURRENT SAMPLING at the input, makes the output closer to IDEAL CURRENT SOURCE | WENCE output resistance nucreases VOLTAGE COMPARISON of the input, makes the voltage from the source BETTER APPLIED TO AMPLIFIER by increasing input impedance (idealVollage) CURRENT compheison at the input, makes the current from the source BETTER APPLIED TO AMPLIFIER By decreasing input impedance. Note 3: Positive feedback should not be used I It causes undesired oscillations and/or INSTABILITY. Any very Small variation 15 "fed bach" with amplification. (+) Freedback examples. Note 4: Feedback connections cannot be limited only to 4 types " series - smut, shunt-series, shunt-shunt, series-series " - These are only the types that are EASY for calculation. Hence it the design they are PreferRED. In the circuit given on the right, if RZKKI, the circuit is VOLTAGE ) AMPLIAN Notes: We should first divide the circuit into two as forward gain without feedback " block, and "feedback gain" block when finding forward goin, loading effect of feedback circuit should also be considered. When the Assume RB >7Rc. Then feed back block anaporanis

VI I FRB TO TB B TC - RC DVO A=-BRC · f: -BPC ·  $\frac{1}{Rg+r_{\Pi}} \cong \frac{-\beta Rc}{RB} \Rightarrow A_f = \frac{Vo}{I_1} = \frac{A}{1-Af} \cong \frac{-\beta Rc}{1+\beta Re/RB} \cong \frac{-\beta RcRB}{Rg+\beta Rc}$ Zi=Fn Zo=Fo < NO feedback 

It is interesting to note that the use of feedback, while resulting in a lowering of voltage gain, has provided an increase in B and in the upper 3-dB frequency particularly. In fact, the product of gain and frequency remains the same so that the gain-bandwidth product of the basic amplifier is the same value for the feedback amplifier. However, since the feedback amplifier has lower gain, the net operation was to trade gain for bandwidth (we use bandwidth for the upper 3-dB frequency since typically  $f_2 \gg f_1$ ).

# Gain Stability with Feedback

In addition to the  $\beta$  factor setting a precise gain value, we are also interested in how stable the feedback amplifier is compared to an amplifier without feedback. Differentiating Eq. (17.2) leads to

$$\left| \frac{dA_f}{A_f} \right| = \frac{1}{|1 + \beta A|} \left| \frac{dA}{A} \right| \tag{17.8}$$

$$\left| \frac{dA_f}{A_f} \right| \cong \left| \frac{1}{\beta A} \right| \left| \frac{dA}{A} \right| \quad \text{for } \beta A \gg 1$$
 (17.9)

This shows that magnitude of the relative change in gain  $\left|\frac{dA_f}{A_f}\right|$  is reduced by the factor  $|\beta A|$  compared to that without feedback  $\left(\left|\frac{dA}{A}\right|\right)$ .

### EXAMPLE 17.2

If an amplifier with gain of -1000 and feedback of  $\beta = -0.1$  has a gain change of 20% due to temperature, calculate the change in gain of the feedback amplifier.

#### Solution

Using Eq. (17.9), we get

$$\left| \frac{dA_f}{A_f} \right| \cong \left| \frac{1}{\beta A} \right| \left| \frac{dA}{A} \right| = \left| \frac{1}{-0.1(-1000)} (20\%) \right| = 0.2\%$$

The improvement is 100 times. Thus, while the amplifier gain changes from |A| = 1000 by 20%, the gain with feedback changes from  $|A_f| = 100$  by only 0.2%.

# 17.3 PRACTICAL FEEDBACK CIRCUITS

Examples of practical feedback circuits will provide a means of demonstrating the effect feedback has on the various connection types. This section provides only a hasic introduction to this topic.

# Voltage-Series Feedback

Figure 17.7 shows an FET amplifier stage with voltage-series feedback. A part of the output signal  $(V_o)$  is obtained using a feedback network of resistors  $R_1$  and  $R_2$ . The feedback voltage  $V_f$  is connected in series with the source signal  $V_s$ , their difference being the input signal  $V_i$ .

Without feedback the amplifier gain is

$$A = V_o = -g_m R_L \tag{17.10}$$

where  $R_L$  is the parallel combination of resistors:

$$R_L = R_D R_o (R_1 + R_2) (17.11)$$





Figure 17.7 FET amplifier stage with voltage-senes feedback



The feedback network provides a feedback factor of

$$\beta = \frac{V_f}{V_0} = \frac{-R_2}{R_1 + R_2} \tag{17.12}$$

Using the values of A and  $\beta$  above in Eq. (17.2), we find the gain with negative feedback to be

$$A_f = \frac{A}{1 + \beta A} = \frac{-g_m R_L}{1 + [R_2 R_L / (R_1 + R_2)]g_m}$$
(17.13)

If  $\beta A \gg 1$ , we have

$$A_f \cong \frac{1}{\beta} = -\frac{R_1 + R_2}{R_2} \tag{17.14}$$

Calculate the gain without and with feedback for the FET amplifier circuit of Fig. 17.7 and the following circuit values:  $R_1 = 80 \text{ k}\Omega$ ,  $R_2 = 20 \text{ k}\Omega$ ,  $R_o = 10 \text{ k}\Omega$ ,  $R_D = 10 \text{ k}\Omega$ , and  $R_D = 10 \text{ k}\Omega$ .

#### Solution

$$R_L \cong \frac{R_o R_D}{R_o + R_D} = \frac{10 \text{ k}\Omega (10 \text{ k}\Omega)}{10 \text{ k}\Omega + 10 \text{ k}\Omega} = 5 \text{ k}\Omega$$

Neglecting 100 k $\Omega$  resistance of  $R_1$  and  $R_2$  in series

$$A = -g_m R_L = -(4000 \times 10^{-6} \,\mu\text{S})(5 \,\text{k}\Omega) = -20$$

The feedback factor is

$$\beta = \frac{-R_2}{R_1 + R_2} = \frac{-20 \,\mathrm{k}\Omega}{80 \,\mathrm{k}\Omega + 20 \,\mathrm{k}\Omega} = -0.2$$

The gain with feedback is

$$A_f = \frac{A}{1 + \beta A} = \frac{-20}{1 + (-0.2)(-20)} = \frac{-20}{5} = -4$$

EXAMPLE 17.3

$$\beta = \frac{-20}{100} = -012$$

Figure 17.8 shows a voltage-series feedback connection using an op-amp. The gain of the op-amp, A, without feedback, is reduced by the feedback factor



#### EXAMPLE 17.4

Calculate the amplifier gain of the circuit of Fig. 17.8 for op-amp gain  $\underline{A} = 100,000$ and resistances  $R_1 = 1.8 \text{ k}\Omega$  and  $R_2 = 200 \Omega$ .

#### Solution

$$\beta = \frac{R_2}{R_1 + R_2} = \frac{200 \,\Omega}{200 \,\Omega + 1.8 \,\mathrm{k}\Omega} = 0.1$$

$$A_f = \frac{A}{1 + \beta A} = \frac{100,000}{1 + (0.1)(100,000)}$$

$$= \frac{100,000}{10,001} = 9.999$$

hire = B hie =  $r\pi = \frac{\beta}{gm} = hsere$ Note that since  $\beta A > 1$ ,

$$A_f \cong \frac{1}{\beta} = \frac{1}{0.1} = \mathbf{10}$$

The emitter-follower circuit of Fig. 17.9 provides voltage-series feedback. The signal voltage,  $V_s$ , is the input voltage,  $V_i$ . The output voltage,  $V_o$ , is also the feedback

$$A = \frac{1}{\sqrt{s}}$$

$$V_0 = \frac{(\beta+1)}{\sin \beta}$$

$$V_1 = \frac{(\beta+1)}{\sin \beta}$$

$$A = \frac{(\beta+1)}{\cos \beta}$$

$$V_{CC} \qquad V_{T} = \beta$$

$$R_{R} \qquad V_{T} = 100$$

$$A_{T} = 17.9 \quad \text{Voltage-series}$$
feedback circuit (emitter-follower).

 $A_f$ 

voltage in series with the input voltage. The amplifier, as shown in Fig. 17.9, provides the operation with feedback. The operation of the circuit without feedback provides  $V_t = 0$ , so that

$$A = \frac{V_o}{V_s} = \frac{h_{fe}I_hR_E}{V_s} = \frac{h_{fe}R_E(V_s/h_{ic})}{V_t} = \frac{h_{fe}R_E}{h_{ic}}$$
$$\beta = \frac{V_f}{V_o} = 1$$

and

The operation with feedback then provides that

$$A_{f} = \frac{V_{o}}{V_{s}} = \frac{A}{1 + \beta A} = \frac{h_{fe}R_{E}/h_{ie}}{1 + (1)(h_{fe}R_{E}/h_{ie})}$$
$$= \frac{h_{fe}R_{E}}{h_{ie} + h_{fe}R_{E}}$$

For  $h_{ie}R_E \gg h_{ie}$ ,

$$A_f \cong 1$$

Current-Series Feedback = Series-series ALIM Ornekleme

Another feedback technique is to sample the output current  $(I_o)$  and return a proportional voltage in series with the input. While stabilizing the amplifier gain, the current-series feedback connection increases input resistance.

Figure 17.10 shows a single transistor amplifier stage. Since the emitter of this stage has an unbypassed emitter, it effectively has current-series feedback. The current through resistor  $R_E$  results in a feedback voltage that opposes the source signal applied so that the output voltage  $V_o$  is reduced. To remove the current-series feedback, the emitter resistor must be either removed or bypassed by a capacitor (as is usually done).



Figure 17.10 Transistor amplifier with unbypassed emitter resistor  $(R_E)$  for current-series feedback: (a) amplifier circuit; (b) ac equivalent circuit without feedback.

Without feedback ????

Re direnci yok.

Emitter toprak.

#### WITHOUT FEEDBACK

Referring to the basic format of Fig. 17.2a and summarized in Table 17.1, we have

$$A = \underbrace{\frac{I_o}{V_i}}_{I_b h_{ie}} + \underbrace{\frac{-I_b h_{fe}}{R_E}}_{I_b h_{ie} + R_E} = \frac{-h_{fe}}{h_{ie} + R_E}$$
 (17.16)

$$\beta = \begin{pmatrix} V_f \\ I_o \end{pmatrix} \frac{-I_o R_E}{I_o} = \begin{pmatrix} -R_E \end{pmatrix} \tag{17.17}$$

The input and output impedances are

$$Z_i = R_B || (h_{ie} + R_E) \cong h_{ie} + R_E$$
 (17.18)

$$Z_o = R_C \tag{17.19}$$

#### WITH FEEDBACK

$$A_{f} = \frac{I_{o}}{V_{s}} = \frac{A}{1 + \beta A} = \frac{-h_{fe}/h_{ie}}{1 + (-R_{E})\left(\frac{-h_{fe}}{h_{ie} + R_{F}}\right)} \cong \frac{-h_{fe}}{h_{ie} + h_{fe}R_{E}}$$
(17.2(1)

The input and output impedance is calculated as specified in Table 17.2.

$$Z_{if} = Z_i (1 + \beta A) \cong h_{ie} \left( 1 + \frac{h_{fe} R_E}{h_{ie}} \right) = h_{ie} + h_{fe} R_E$$
 (17.21)

$$Z_{of} = Z_o(1 + \beta A) = R_c \left(1 + \frac{h_{fe}R_E}{h_{ie}}\right)$$
 (17.22)

The voltage gain (A) with feedback is

$$A_{vf} = \frac{V_o}{V_s} = \frac{I_o R_C}{V_s} = \left(\frac{I_o}{V_s}\right) R_C = A_f R_C = \frac{-h_{fe} R_C}{h_{ie} + h_{fe} R_E}$$
(17.23)

EXAMPLE 17.5

20 = 40 cu

Calculate the voltage gain of the circuit of Fig. 17.11.

100



Solution

Without feedback,

$$A = \frac{I_o}{V_i} = \frac{-h_{fe}}{h_{ie} + R_E} = \frac{-120}{900 + 510} = -0.085$$

$$\beta = \frac{V_f}{I_o} = -R_E = -510$$

The factor  $(1 + \beta A)$  is then

$$1 + \beta A = 1 + (-0.085)(-510) = 44.35$$

The gain with feedback is then

$$A_f = \frac{I_o}{V_s} = \frac{A}{1 + \beta A} = \frac{-0.085}{44.35} = -1.92 \times 10^{-3}$$

and the voltage gain with feedback A, is

$$A_{vf} = \frac{V_v}{V_s} = A_f R_C = (-1.92 \times 10^{-3})(2.2 \times 10^3) = -4.2$$

Without feedback ( $R_E = 0$ ), the voltage gain is

$$A_v = \frac{-R_C}{r_e} = \frac{-2.2 \times 10^3}{7.5} = -293.3$$

# Voltage-Shunt Feedback

Paralel geriliu

Girif avina perila bestere (Shunt - shunt)

The constant-gain op-amp circuit of Fig. 17.12a provides voltage-shunt feedback. Referring to Fig. 17.2b and Table 17.1 and the op-amp ideal characteristics  $I_i = 0$ ,  $V_i = 0$ , and voltage gain of infinity, we have

$$A = \frac{V_o}{I_i} = \infty \tag{17.24}$$

$$\beta = \frac{I_f}{V_o} = \frac{-1}{R_o} \tag{17.25}$$

The gain with feedback is then

$$A_f = \frac{V_o}{I_c} = \frac{V_o}{I_i} = \frac{A}{1 + \beta A} = \frac{1}{\beta} = -R_o$$
 (17.26)

This is a transfer resistance gain. The more usual gain is the voltage gain with feedback.

$$A_{vf} = \frac{V_o}{I_s} \frac{I_s}{V_1} = (-R_o) \frac{1}{R_1} = \frac{-R_o}{R_1}$$
 (17.27)





Figure 17.12 Voltage-shunt negative feedback amplifier. (a) constant-gain circuit: (b) equivalent circuit

The circuit of Fig. 17.13 is a voltage-shunt feedback amplifier using an FET with no feedback,  $V_f = 0$ .

$$A = \underbrace{\frac{V_o}{l_i}} = -g_m R_D R_S \tag{17.28}$$

The feedback is

$$\beta = \frac{I_f}{V_o} = \frac{-1}{R_F}$$
 (17.29)

With feedback, the gain of the circuit is

$$A_{f} = \frac{V_{o}}{I_{s}} = \frac{A}{1 + \beta A} = \frac{-g_{m}R_{D}R_{S}}{1 + (-1/R_{F})(-g_{m}R_{D}R_{S})}$$

$$= \frac{-g_{m}R_{D}R_{S}R_{F}}{R_{F} + g_{m}R_{D}R_{S}}$$
(17.30)

The voltage gain of the circuit with feedback is then

$$A_{vf} = \frac{V_o}{I_s} \frac{I_s}{V_s} = \frac{-g_m R_D R_S R_F}{R_F + g_m R_D R_S} \left(\frac{1}{R_S}\right)$$

$$= \frac{-g_m R_D R_F}{R_F + g_m R_D R_S} = (-g_m R_D) \frac{R_F}{R_F + g_m R_D R_S}$$
(17.31)



Figure 17.13 Voltage-shunt feedback amplifier using an FET Paracircuit:

(b) equivalent circuit.

# Calculate the voltage gain with and without feedback for the circuit of Fig. 17.13a with values of $g_m = 5$ mS, $R_D = 5.1$ k $\Omega$ , $R_S = 1$ k $\Omega$ , and $R_F = 20$ k $\Omega$ .

#### Solution

Without feedback, the voltage gain is

$$A_v = -g_m R_D = -(5 \times 10^{-3})(5.1 \times 10^3) = -25.5$$

EXAMPLE 17.6

h feedback the gain is reduced to

$$A_{sf} = (-g_{in}R_D)\frac{R_F}{R_F + g_mR_DR_S}$$

$$= (-25.5)\frac{20 \times 10^3}{(20 \times 10^3) + (5 \times 10^{-3})(5.1 \times 10^3)(1 \times 10^3)}$$

$$= -25.5(0.44) = -11.2$$

# '.4 FEEDBACK AMPLIFIER—PHASE AND FREQUENCY CONSIDERATIONS

far we have considered the operation of a feedback amplifier in which the feedck signal was opposite to the input signal—negative feedback. In any practical cirit this condition occurs only for some mid-frequency range of operation. We know at an amplifier gain will change with frequency, dropping off at high frequencies om the mid-frequency value. In addition, the phase shift of an amplifier will also ange with frequency.

If, as the frequency increases, the phase shift changes then some of the feedback gnal will add to the input signal. It is then possible for the amplifier to break into cillations due to positive feedback. If the amplifier oscillates at some low or high equency, it is no longer useful as an amplifier. Proper feedback-amplifier design retires that the circuit be stable at all frequencies, not merely those in the range of intest. Otherwise, a transient disturbance could cause a seemingly stable amplifier to iddenly start oscillating.

# yquist Criterion

i judging the stability of a feedback amplifier, as a function of frequency, the  $\beta A$  roduct and the phase shift between input and output are the determining factors. One f the most popular techniques used to investigate stability is the Nyquist method. A lyquist diagram is used to plot gain and phase shift as a function of frequency on a omplex plane. The Nyquist plot, in effect, combines the two Bode plots of gain verus frequency and phase shift versus frequency on a single plot. A Nyquist plot is sed to quickly show whether an amplifier is stable for all frequencies and how stable the amplifier is relative to some gain or phase-shift criteria.

As a start, consider the *complex plane* shown in Fig. 17.14. A few points of varous gain  $(\beta A)$  values are shown at a few different phase-shift angles. By using the



Figure 17.14 Complex plane showing typical gain-phase points.

EEM 311

301

GOG KUUVETLENDIRICILEDI

(a) Bipolar tranzistor Vbe 0 = 180° (c) tup tranzistor (d)

Şekil 8.1. Tüplü ve tranzistorlu kuvvetlendiricilerde çalışma sınıfları.

(a) A sınıfı, (b) B sınıfı, (c) AB sınıfı, (d) C sınıfı.

girer,  $T_1$ in akımı artar.  $T_1$ in gerilim kazancı yaklaşık olarak 1'e eşit olduğundan A noktasının gerilimi  $v_{\rm Bi}$ 'i izler ve bu yüzden  $R_{\rm c}$  üzerindeki değişken gerilim düşümü yaklaşık olarak sıfır olur. Böylece yukarda anlatılmış olan sınırlama etkisi ortadan kalkar. Negatif yarıperyotta  $T_3$ 'ün akımı artar;  $B_2$  noktasının gerilimi yükselir.  $T_2$  iletime  $T_1$  kesime girer.  $T_3$ 'ün yükü Şekil 8.25. deki devrede  $T_2$ 'nin girişi ile diyotlar ve  $R_{\rm c}$ 'nin oluşturduğu kolun paralel eşdeğeridir. Şekil 8.26. daki devrede ise  $v_{\rm Bi} \approx v_{\rm A}$  olduğundan diyotlar ve  $R_{\rm c}$  üzerinden akan akım çok küçüktür. Böylece  $T_3$ 'ün yükü önemli ölçüde azalmış olur. Şekil 8.26. daki devreye sürüklemeli devre («bootstrap» devresi) denir ve transformatörsüz çıkış katlarında sürülme problemini önemli ölçüde kolaylaştırdığından çok kullanılır.



Şekil 8.26. Eşlenik tranzistorlu çıkış katının \*bootstrap» düzeni kullanılarak sürülmesi.

B sınıfı transformatörsüz bir çıkış katında çıkış işaretinin iki yöne doğru değişim alanının eşit olabilmesi için yükün üst ucunun sükûnet geriliminin,  $V_{cc}$ 'nin tam yarısına eşit olması gerekir. Bu eşitliğin sağlanması yalnızca kullanılan tranzistorların özeliklerinin benzerliğine bırakılmaz ve genellikle Şekil 8.27 deki gibi bir doğru akım geribeslemesi düzeninden yararlanılır. Devrede  $T_3$  sürücü tranzistorunun önündeki gerilim kuvvetlendirme katının  $(T_4$ 'ün) emetör direncinin alt ucu 0 noktasına (orta noktaya) bağlanmış ve  $T_4$ 'ün baz bölücü dirençleri, sükûnetteki



Şekil 8.27. Doğru akım geribeslemesi ile orta noktasının kararlılığı sağlamış olan bir B sınıfı kuvvetlendirici.

emetör gerilimi  $V_{\text{E4}} = (V_{\text{CC}}/2) + R_{\text{E4}} \cdot I_{\text{EQ4}}$  olacak şekilde hesaplanmıştır. Çıkıştaki  $T_1$  ve  $T_2$  tranzistorları arasındaki gerilim bölüşümü herhangi bir nedenle bozulsa (örneğin 0 noktasının gerilimi olması gereken  $V_{\text{CC}}/2$  değerinden daha küçük bir değere düşse), bunun sonucunda  $T_4$ 'ün akımı artacak,  $T_3$ 'ün bazının gerilimi düşeceğinden (baz-emetör gerilimi yükseleceğinden) akımı artacak ve  $T_2$ 'nin bazının bağlı olduğu  $B_2$  noktasının gerilimi yükselecektir.  $T_2$ 'nin emetör gerilimi baz gerilimini —aşağı yukarı sabit bir farkla— izleyeceğinden  $T_2$ 'nin emetör gerilimi (yani 0 orta noktasının gerilimi) artacaktır. Orta nokta geriliminde meydana geldiğini varsaydığımız bir değişmenin bu şekilde kendi kendini karşılayan (kompanze eden) bir etki doğurması, çıkış tranzistorları arasındaki gerilim bölüşümünün devamlı olarak kontrol edilmesi ve herhangi bir sebepten meydana gelebilecek dengesizliklerin otomatik olarak giderilmesi demektir.

Devreye R<sub>c3</sub> direnci yardımı ile sürüklenme uygulanmıştır. Ayrıca görüldüğü gibi T<sub>1</sub> ve T<sub>2</sub> çıkış tranzistorlarının emetörlerine birer direnç bağlanmıştır. Çıkış tranzistorlarının ısıl kararlılığına yardımcı olmak üzere konulmuş olan bu dirençler —çıkış gücünün çok düşmemesi için— küçük değerli seçilirler. Pratikte bu dirençleri, tranzistordan maksimum akım akarken direncin uçlarında V<sub>cc</sub> nin 1/10'undan daha küçük bir gerilim düşecek şekilde seçmek uygun olur.

circuit then providing two different output stages, each operating for one-half the cycle. If the input is in the form of two opposite polarity signals, two similar stages could be used, each operating on the alternate cycle because of the input signal. One means of obtaining polarity or phase inversion is using a transformer, the transformer-coupled amplifier having been very popular for a long time. Opposite polarity inputs can easily be obtained using an op-amp having two opposite outputs or using a few op-amp stages to obtain two opposite polarity signals. An opposite polarity operation can also be achieved using a single input and complementary transistors (npn and pnp, or nMOS and pMOS).

Figure 15.14 shows different ways to obtain phase-inverted signals from a single input signal. Figure 15.14a shows a center-tapped transformer to provide opposite



Figure 15.14 Phase-splitter circuits.

phase signals. If the transformer is exactly center-tapped, the two signals are exactly opposite in phase and of the same magnitude. The circuit of Fig. 15.14b uses a BJT stage with in-phase output from the emitter and opposite phase output from the collector. If the gain is made nearly 1 for each output, the same magnitude results. Probably most common would be using op-amp stages, one to provide an inverting gain of unity and the other a noninverting gain of unity, to provide two outputs of the same magnitude but of opposite phase.

# Transformer-Coupled Push-Pull Circuits

The circuit of Fig. 15.15 uses a center-tapped input transformer to produce opposite polarity signals to the two transistor inputs and an output transformer to drive the load in a push-pull mode of operation described next.

During the first half-cycle of operation, transistor  $Q_1$  is driven into conduction whereas transistor  $Q_2$  is driven off. The current  $I_1$  through the transformer results in the first half-cycle of signal to the load. During the second half-cycle of the input signal,  $Q_2$  conducts whereas  $Q_1$  stays off, the current  $I_2$  through the transformer resulting in the second half-cycle to the load. The overall signal developed across the load then varies over the full cycle of signal operation.



Figure 15.15 Push-pull circuit

# Complementary-Symmetry Circuits

Using complementary transistors (npn and pnp) it is possible to obtain a full cycle output across a load using half-cycles of operation from each transistor, as shown in Fig. 15.16a. While a single input signal is applied to the base of both transistors, the transistors, being of opposite type, will conduct on opposite half-cycles of the input. The npn transistor will be biased into conduction by the positive half-cycle of signal, with a resulting half-cycle of signal across the load as shown in Fig. 15.16b. During the negative half-cycle of signal, the pnp transistor is biased into conduction when the input goes negative, as shown in Fig. 15.16c.

During a complete cycle of the input, a complete cycle of output signal is developed across the load. One disadvantage of the circuit is the need for two separate voltage supplies. Another, less obvious disadvantage with the complementary circuit is shown in the resulting crossover distortion in the output signal (see Fig. 15.16d). Crossover distortion refers to the fact that during the signal crossover from positive to negative (or vice versa) there is some nonlinearity in the output signal. This results from the fact that the circuit does not provide exact switching of one transistor off and the other on at the zero-voltage condition. Both transistors may be partially off







Figure 15.16 Complementary-symmetry push-pull circuit.

so that the output voltage does not follow the input around the zero-voltage condition. Biasing the transistors in class AB improves this operation by biasing both transistors to be on for more than half a cycle.

A more practical version of a push-pull circuit using complementary transistors is shown in Fig. 15.17. Note that the load is driven as the output of an emitter-follower so that the load resistance of the load is matched by the low output resistance of the driving source. The circuit uses complementary Darlington-connected transistors to provide higher output current and lower output resistance.



Figure 15.17 Complementarysymmetry push-pull circuit using Darlington transistors.

# Quasi-Complementary Push-Pull Amplifier

In practical power amplifier circuits, it is preferable to use *npn* transistors for both high-current-output devices. Since the push-pull connection requires complementary devices, a *pnp* high-power transistor must be used. A practical means of obtaining complementary operation while using the same, matched *npn* transistors for the output is provided by a quasi-complementary circuit, as shown in Fig. 15.18. The push-pull op-



Figure 15.18 Quasi-complementary push-pull transformerless power amplifier.

eration is achieved by using complementary transistors  $(Q_1 \text{ and } Q_2)$  before the matched npn output transistors  $(Q_3 \text{ and } Q_4)$ . Notice that transistors  $Q_1$  and  $Q_3$  form a Darlington connection that provides output from a low-impedance emitter-follower. The connection of transistors  $Q_2$  and  $Q_4$  forms a feedback pair, which similarly provides a low-impedance drive to the load. Resistor  $R_2$  can be adjusted to minimize crossover distortion by adjusting the dc bias condition. The single input signal applied to the push-pull stage then results in a full cycle output to the load. The quasi-complementary push-pull amplifier is presently the most popular form of power amplifier.

#### EXAMPLE 15.10

For the circuit of Fig. 15.19, calculate the input power, output power, and power handled by each output transistor and the circuit efficiency for an input of 12 V rms.



Figure 15.19 Class B power amplifier for Examples 15.10–15.12.

#### Solution

The peak input voltage is

$$V_i(p) = \sqrt{2} V_i \text{ (rms)} = \sqrt{2} (12 \text{ V}) = 16.97 \text{ V} \approx 17 \text{ V}$$

Since the resulting voltage across the load is ideally the same as the input signal (the amplifier has, ideally, a voltage gain of unity),

$$V_L(p) = 17 \text{ V}$$

and the output power developed across the load is

$$P_o(\text{ac}) = \frac{V_L^2(\text{p})}{2R_L} = \frac{(17 \text{ V})^2}{2(4 \Omega)} = 36.125 \text{ W}$$

The peak load current is

$$I_L(p) = \frac{V_L(p)}{R_L} = \frac{17 \text{ V}}{4 \Omega} = 4.25 \text{ A}$$

from which the dc current from the supplies is calculated to be

$$I_{dc} = \frac{2}{\pi} I_L(p) = \frac{2(4.25 \text{ A})}{\pi} = 2.71 \text{ A}$$

so that the power supplied to the circuit is

$$P_i(dc) = V_{CC}I_{dc} = (25 \text{ V})(2.71 \text{ A}) = 67.75 \text{ W}$$

The power dissipated by each output transistor is

$$P_Q = \frac{P_{2Q}}{2} = \frac{P_1 - P_0}{2} = \frac{67.75 \text{ W} - 36.125 \text{ W}}{2} = 15.8 \text{ W}$$

The circuit efficiency (for the input of 12 V, rms) is then

$$\% \ \eta = \frac{P_o}{P_i} \times 100\% = \frac{36.125 \text{ W}}{67.75 \text{ W}} \times 100\% = 53.3\%$$

For the circuit of Fig. 15.19, calculate the maximum input power, maximum output power, input voltage for maximum power operation, and the power dissipated by the output transistors at this voltage.

EXAMPLE 15.11

#### Solution

The maximum input power is

maximum 
$$P_i(dc) = \frac{2V_{CC}^2}{\pi R_L} = \frac{2(25 \text{ V})^2}{\pi 4 \Omega} = 99.47 \text{ W}$$

The maximum output power is

maximum 
$$P_o(\text{ac}) = \frac{V_{CC}^2}{2R_t} = \frac{(25 \text{ V})^2}{2(4 \Omega)} = 78.125 \text{ W}$$

[Note that the maximum efficiency is achieved:]

$$\% \ \eta = \frac{P_v}{P_c} \times 100\% = \frac{78.125 \text{ W}}{99.47 \text{ W}} 100\% = 78.54\%$$

To achieve maximum power operation the output voltage must be

$$V_L(p) = V_{CC} = 25 \text{ V}$$

and the power dissipated by the output transistors is then

$$P_{2Q} = P_i - P_o - 99.47 \text{ W} - 78.125 \text{ W} = 21.3 \text{ W}$$

For the circuit of Fig. 15.19, determine the maximum power dissipated by the output ransistors and the input voltage at which this occurs.

EXAMPLE 15.12

#### solution

he maximum power dissipated by both output transistors is

maximum 
$$P_{2Q} = \frac{2V_{CC}^2}{\pi^2 R_t} = \frac{2(25 \text{ V})^2}{\pi^2 4 \Omega} = 31.66 \text{ W}$$

his maximum dissipation occurs at

$$V_L = 0.636V_L(p) = 0.636(25 \text{ V}) = 15.9 \text{ V}$$

Notice that at  $V_L = 15.9 \text{ V}$  the circuit required the output transistors to dissipate 1.66 W, while at  $V_L = 25 \text{ V}$  they only had to dissipate 21.3 W.)