# 1. STUSB\_1\_3 Component

## 1. STUSB\_1\_3

| Vendor | Library | Name  | Version |
|--------|---------|-------|---------|
| st.com | Leon2   | STUSB | 1.3     |

## 2. SPIRIT address block STUSB\_MAP

| Base address | Base address Size |             | Description |
|--------------|-------------------|-------------|-------------|
| 0x0          | 0x1000            | STUSB_BLOCK |             |

# **STUSB\_BLOCK Register Summary**

3. STUSB\_BLOCK register list

| Offset | Register name             | Description                        | Page                 |
|--------|---------------------------|------------------------------------|----------------------|
| 0x06   | BCD_TYPEC_REV_LOW         | BCD_TYPEC_REV_LOW register         | 0                    |
| 0x07   | BCD_TYPEC_REV_HIGH        | BCD_TYPEC_REV_HIGH register        | 0                    |
| 0x08   | BCD_USBPD_REV_LOW         | BCD_USBPD_REV_LOW register         | 0                    |
| 0x09   | BCD_USBPD_REV_HIGH        | BCD_USBPD_REV_HIGH register        | 0                    |
| 0x0A   | DEVICE_CAPAB_HIGH         | DEVICE_CAPAB_HIGH register         | 0                    |
| 0x0B   | ALERT_STATUS_1            | ALERT_STATUS_1 register            | 0                    |
| 0x0C   | ALERT_STATUS_1_MASK       | ALERT_STATUS_1_MASK register       | 0                    |
| 0x0D   | PORT_STATUS_0             | PORT_STATUS_0 register             | 0                    |
| 0x0E   | PORT_STATUS_1             | PORT_STATUS_1 register             | 0                    |
| 0x0F   | TYPEC_MONITORING_STATUS_0 | TYPEC_MONITORING_STATUS_0 register | 0                    |
| 0x10   | TYPEC_MONITORING_STATUS_1 | TYPEC_MONITORING_STATUS_1 register | 0                    |
| 0x11   | CC_STATUS                 | CC_STATUS register                 | 0                    |
| 0x12   | CC_HW_FAULT_STATUS_0      | CC_HW_FAULT_STATUS_0 register      | 0                    |
| 0x13   | CC_HW_FAULT_STATUS_1      | CC_HW_FAULT_STATUS_1 register      | 0                    |
| 0x16   | PRT_STATUS                | PRT_STATUS register                | 0                    |
| 0x17   | PHY_STATUS                | PHY_STATUS register                | 0                    |
| 0x18   | reserved                  | reserved                           |                      |
| 0x19   | reserved                  | reserved                           |                      |
| 0x1A   | PD_COMMAND                | PD_COMMAND register                | 0                    |
| 0x1B   | reserved                  | reserved                           |                      |
| 0x1D   | DEVICE_CTRL               | DEVICE_CTRL register               | 0                    |
| 0x1E   | ANALOG_CNTRL              | ANALOG_CNTRL register              | 0                    |
| 0x1F   | reserved                  | reserved                           |                      |
| 0x20   | MONITORING_CTRL_0         | MONITORING_CTRL_0 register         | 0                    |
| 0x21   | MONITORING_CTRL_1         | MONITORING_CTRL_1 register         | 0                    |
| 0x22   | MONITORING_CTRL_2         | MONITORING_CTRL_2 register         | 0                    |
| 0x23   | RESET_CTRL                | RESET_CTRL register                | RESET_CTRL           |
| 0x24   | POWER_ACCESSORY_CTRL      | POWER_ACCESSORY_CTRL register      | POWER_ACCESSORY_CTRL |



ADCS TBD 1/31

| 0x25             | VBUS_DISCHARGE_TIME_CTRL | VBUS_DISCHARGE_TIME_CTRL register | VBUS_0                             |
|------------------|--------------------------|-----------------------------------|------------------------------------|
| 0x26             | VBUS_DISCHARGE_CTRL      | VBUS_DISCHARGE_CTRL register      | VBUS_0                             |
| 0x27             | VBUS_CTRL                | VBUS_CTRL register                | 0                                  |
| 0x28             | POWER_ROLE_CTRL          | POWER_ROLE_CTRL register          | POWER_ROLE_CTRL                    |
| 0x29             | PE_FSM                   | PE_FSM register                   | Error! Reference source not found. |
| 0x2E             | SPARE_BITS               | SPARE_BITS register               | 0                                  |
| 0x2F             | DEVICE_ID                | DEVICE_ID register                | 0                                  |
| 0x30             | reserved                 | reserved                          |                                    |
| 0x31             | RX_HEADER_LOW            | RX_HEADER_LOW register            | 0                                  |
| 0x32             | RX_HEADER_HIGH           | RX_HEADER_HIGH register           | 0                                  |
| 0x33             | RX_DATA_OBJ1_0           | RX_DATA_OBJ1_0 register           | 0                                  |
| 0x34             | RX_DATA_OBJ1_1           | RX_DATA_OBJ1_1 register           |                                    |
| 0x35             | RX_DATA_OBJ1_2           | RX_DATA_OBJ1_2 register           |                                    |
| 0x36             | RX_DATA_OBJ1_3           | RX_DATA_OBJ1_3 register           |                                    |
| 0x37             | RX_DATA_OBJ2_0           | RX_DATA_OBJ2_0 register           | 0                                  |
| 0x38             | RX_DATA_OBJ2_1           | RX_DATA_OBJ2_1 register           |                                    |
| 0x39             | RX_DATA_OBJ2_2           | RX_DATA_OBJ2_2 register           |                                    |
| 0x3A             | RX_DATA_OBJ2_3           | RX_DATA_OBJ2_3 register           |                                    |
| 0x3B             | RX_DATA_OBJ3_0           | RX_DATA_OBJ3_0 register           | 0                                  |
| 0x3C             | RX_DATA_OBJ3_1           | RX_DATA_OBJ3_1 register           |                                    |
| 0x3D             | RX_DATA_OBJ3_2           | RX_DATA_OBJ3_2 register           |                                    |
| 0x3E             | RX_DATA_OBJ3_3           | RX_DATA_OBJ3_3 register           |                                    |
| 0x3F             | RX_DATA_OBJ4_0           | RX_DATA_OBJ4_0 register           | 0                                  |
| 0x40             | RX_DATA_OBJ4_1           | RX_DATA_OBJ4_1 register           |                                    |
| 0x41             | RX_DATA_OBJ4_2           | RX_DATA_OBJ4_2 register           |                                    |
| 0x42             | RX_DATA_OBJ4_3           | RX_DATA_OBJ4_3 register           |                                    |
| 0x43             | RX_DATA_OBJ5_0           | RX_DATA_OBJ5_0 register           | 0                                  |
| 0x44             | RX_DATA_OBJ5_1           | RX_DATA_OBJ5_1 register           |                                    |
| 0x45             | RX_DATA_OBJ5_2           | RX_DATA_OBJ5_2 register           |                                    |
| 0x46             | RX_DATA_OBJ5_3           | RX_DATA_OBJ5_3 register           |                                    |
| 0x47             | RX_DATA_OBJ6_0           | RX_DATA_OBJ6_0 register           | 0                                  |
| 0x48             | RX_DATA_OBJ6_1           | RX_DATA_OBJ6_1 register           |                                    |
| 0x49             | RX_DATA_OBJ6_2           | RX_DATA_OBJ6_2 register           |                                    |
| 0x4A             | RX_DATA_OBJ6_3           | RX_DATA_OBJ6_3 register           |                                    |
| 0x4B             | RX_DATA_OBJ7_0           | RX_DATA_OBJ7_0 register           | 0                                  |
| 0x4C             | RX_DATA_OBJ7_1           | RX_DATA_OBJ7_1 register           |                                    |
| 0x4D             | RX_DATA_OBJ7_2           | RX_DATA_OBJ7_2 register           |                                    |
| 0x4E             | RX_DATA_OBJ7_3           | RX_DATA_OBJ7_3 register           |                                    |
| 0x50<br>0x6F     | reserved                 | reserved                          |                                    |
| 0x70             | DPM_PDO_NUMB             | DPM_PDO_NUMB register             | 0                                  |
| 0x71             | DPM_SRC_PDO1_0           | DPM_SRC_PDO1_0 register           | 0                                  |
| 0x72             | DPM_SRC_PDO1_1           | DPM_SRC_PDO1_1 register           |                                    |
| 0x72             | DPM_SRC_PDO1_2           | DPM_SRC_PDO1_2 register           |                                    |
| 0x74             | DPM_SRC_PDO1_3           | DPM_SRC_PDO1_3 register           |                                    |
| 771 <del>T</del> | D. M_GRO_1 DO 1_0        | 5101.0_1 DO1_0109i0i01            |                                    |

| 0x75 | DPM_SRC_PDO2_0 | DPM_SRC_PDO2_0 register |                                    |
|------|----------------|-------------------------|------------------------------------|
| 0x76 | DPM_SRC_PDO2_1 | DPM_SRC_PDO2_1 register |                                    |
| 0x77 | DPM_SRC_PDO2_2 | DPM_SRC_PDO2_2 register |                                    |
| 0x78 | DPM_SRC_PDO2_3 | DPM_SRC_PDO2_3 register |                                    |
| 0x79 | DPM_SRC_PDO3_0 | DPM_SRC_PDO3_0 register |                                    |
| 0x7A | DPM_SRC_PDO3_1 | DPM_SRC_PDO3_1 register |                                    |
| 0x7B | DPM_SRC_PDO3_2 | DPM_SRC_PDO3_2 register |                                    |
| 0x7C | DPM_SRC_PDO3_3 | DPM_SRC_PDO3_3 register |                                    |
| 0x7D | DPM_SRC_PDO4_0 | DPM_SRC_PDO4_0 register |                                    |
| 0x7E | DPM_SRC_PDO4_1 | DPM_SRC_PDO4_1 register |                                    |
| 0x7F | DPM_SRC_PDO4_2 | DPM_SRC_PDO4_2 register |                                    |
| 0x80 | DPM_SRC_PDO4_3 | DPM_SRC_PDO4_3 register |                                    |
| 0x81 | DPM_SRC_PDO5_0 | DPM_SRC_PDO5_0 register |                                    |
| 0x82 | DPM_SRC_PDO5_1 | DPM_SRC_PDO5_1 register |                                    |
| 0x83 | DPM_SRC_PDO5_2 | DPM_SRC_PDO5_2 register |                                    |
| 0x84 | DPM_SRC_PDO5_3 | DPM_SRC_PDO5_3 register |                                    |
| 0x85 | reserved       | reserved                |                                    |
| 0x90 |                |                         |                                    |
| 0x91 | DPM_REQ_RDO3_0 | DPM_REQ_RDO3_0 register | Error! Reference source not found. |
| 0x92 | DPM_REQ_RDO3_1 | DPM_REQ_RDO3_1 register |                                    |
| 0x93 | DPM_REQ_RDO3_2 | DPM_REQ_RDO3_2 register |                                    |
| 0x94 | DPM_REQ_RDO3_3 | DPM_REQ_RDO3_3 register |                                    |
|      |                |                         |                                    |

# STUSB\_BLOCK register descriptions

## BCD\_TYPEC\_REV\_LOW

## BCD\_TYPEC\_REV\_LOW register

| 7                 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------------|---|---|---|---|---|---|---|
| BCD_TYPEC_REV_7_0 |   |   |   |   |   |   |   |
|                   |   |   | F | ₹ |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x06

Type: R
Reset: 0x12

**Description:** BCD\_TYPEC\_REV\_LOW register

[7:0] **BCD\_TYPEC\_REV\_7\_0**: Defined Type-C release supported by the device

## BCD\_TYPEC\_REV\_HIGH

# BCD\_TYPEC\_REV\_HIGH register

| 7                  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------------|---|---|---|---|---|---|---|
| BCD_TYPEC_REV_15_8 |   |   |   |   |   |   |   |
| R                  |   |   |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x07

Type: R
Reset: 0x00



**Description:** BCD\_TYPEC\_REV\_HIGH register

BCD\_TYPEC\_REV\_15\_8: Defined Type-C release supported by the device

#### BCD\_USBPD\_REV\_LOW

[7:0]

## BCD\_USBPD\_REV\_LOW register

| 7 | 6                 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|-------------------|---|---|---|---|---|---|
|   | BCD_USBPD_REV_7_0 |   |   |   |   |   |   |
| R |                   |   |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x08

Type: R
Reset: 0x11

**Description:** BCD\_USBPD\_REV\_LOW register

[7:0] **BCD\_USBPD\_REV\_7\_0**: Defined Power Delivery release supported by the device

### BCD\_USBPD\_REV\_HIGH

#### BCD\_USBPD\_REV\_HIGH register

|                    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------------|---|---|---|---|---|---|---|---|
| BCD_USBPD_REV_15_8 |   |   |   |   |   |   |   |   |
| Ī                  |   |   |   | ı | ₹ |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x09

Type: R
Reset: 0x20

Description: BCD\_USBPD\_REV\_HIGH register

[7:0] **BCD\_USBPD\_REV\_15\_8**: Defined Power Delivery release supported by the device

#### **DEVICE\_CAPAB\_HIGH**

## DEVICE\_CAPAB\_HIGH register

| 7                 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------------|---|---|---|---|---|---|---|
| DEVICE_CAPAB_HIGH |   |   |   |   |   |   |   |
|                   |   |   | F | २ |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x0A

Type: R
Reset: 0x00

**Description:** DEVICE\_CAPAB\_HIGH register

[7:0] **DEVICE\_CAPAB\_HIGH**: Not used

#### ALERT\_STATUS\_1

4/31

#### ALERT\_STATUS\_1 register

| 7                 | 6                  | 5                                  | 4                         | 3        | 2        | 1                 | 0                 |
|-------------------|--------------------|------------------------------------|---------------------------|----------|----------|-------------------|-------------------|
| HARD_RESET_<br>AL | PORT_STATUS<br>_AL | TYPEC_MONIT<br>ORING_STATU<br>S_AL | CC_HW_FAUL<br>T_STATUS_AL | RESERVED | RESERVED | PRT_STATUS_<br>AL | PHY_STATUS_<br>AL |
| RC                | R                  | R                                  | R                         | R        | R        | R                 | R                 |

Address: STUSB\_BLOCKBaseAddress + 0x0B

Type: R
Reset: 0x30

**Description:** ALERT\_STATUS\_1 register

| [7] | HARD_RESET_AL: TBD              |
|-----|---------------------------------|
| [6] | PORT_STATUS_AL: TBD             |
| [5] | TYPEC_MONITORING_STATUS_AL: TBD |
| [4] | CC_HW_FAULT_STATUS_AL: TBD      |
| [1] | PRT_STATUS_AL: TBD              |
| [0] | PHY_STATUS_AL: TBD              |

# ALERT\_STATUS\_1\_MASK

## ALERT\_STATUS\_1\_MASK register

| 7                      | 6                       | 5                                    | 4                               | 3        | 2        | 1                      | 0                      |
|------------------------|-------------------------|--------------------------------------|---------------------------------|----------|----------|------------------------|------------------------|
| HARD_RESET_<br>AL_MASK | PORT_STATUS<br>_AL_MASK | TYPEC_MONIT<br>ORING_STATU<br>S_MASK | CC_FAULT_ST<br>ATUS_AL_MAS<br>K | RESERVED | RESERVED | PRT_STATUS_<br>AL_MASK | PHY_STATUS_<br>AL_MASK |
| R/W                    | R/W                     | R/W                                  | R/W                             | R        | R        | R/W                    | R/W                    |

Address: STUSB\_BLOCKBaseAddress + 0x0C

Type: R/W Reset: 0xFF

**Description:** ALERT\_STATUS\_1\_MASK register

| [7] | HARD_RESET_AL_MASK                      |
|-----|-----------------------------------------|
|     | 0: (UNMASKED) Interrupt unmasked        |
|     | 1: (MASKED) Interrupt masked            |
|     | Initiated by FTP_ALERT_STATUS_1_MASK[7] |
| [6] | PORT_STATUS_AL_MASK                     |
|     | 0: (UNMASKED) Interrupt unmasked        |
|     | 1: (MASKED) Interrupt masked            |
|     | Initiated by FTP_ALERT_STATUS_1_MASK[6] |
| [5] | TYPEC_MONITORING_STATUS_MASK            |
|     | 0: (UNMASKED) Interrupt unmasked        |
|     | 1: (MASKED) Interrupt masked            |
|     | Initiated by FTP_ALERT_STATUS_1_MASK[5] |
| [4] | CC_FAULT_STATUS_AL_MASK                 |
|     | 0: (UNMASKED) Interrupt unmasked        |
|     | 1: (MASKED) Interrupt masked            |
|     | Initiated by FTP_ALERT_STATUS_1_MASK[4] |
| [1] | PRT_STATUS_AL_MASK:                     |
|     | 0: (UNMASKED) Interrupt unmasked        |
|     | 1: (MASKED) Interrupt masked            |
|     | Initiated by FTP_ALERT_STATUS_1_MASK[1] |
| [0] | PHY_STATUS_AL_MASK:                     |
|     | 0: (UNMASKED) Interrupt unmasked        |
|     | 1: (MASKED) Interrupt masked            |
|     | Initiated by FTP_ALERT_STATUS_1_MASK[0] |
|     |                                         |



ADCS TBD 5/31

## PORT\_STATUS\_0

## PORT\_STATUS\_0 register

| 7 | 6 | 5 | 4        | 3 | 2 | 1 | 0    |
|---|---|---|----------|---|---|---|------|
|   |   |   | G        |   |   |   | RAN  |
|   |   |   | RVE      |   |   |   | E_A  |
|   |   |   | ESE      |   |   |   | IACI |
|   |   |   | <u>«</u> |   |   |   | ΑT   |
|   |   |   | R        |   |   |   | RC   |

Address: STUSB\_BLOCKBaseAddress + 0x0D

Type: R
Reset: 0x00

**Description:** PORT\_STATUS\_0 register

[0] ATTACH\_TRANS:

1: Transition detected in Attached state

## PORT\_STATUS\_1

## PORT\_STATUS\_1 register

|   | 7               | 6 | 5 | 4                     | 3          | 2         | 1          | 0      |
|---|-----------------|---|---|-----------------------|------------|-----------|------------|--------|
|   | ATTACHED_DEVICE |   |   | LOW_POWE<br>R_STANDBY | POWER_MODE | DATA_MODE | VCONN_MODE | ATTACH |
| ĺ | R               |   |   | R                     | R          | R         | R          | R      |

Address: STUSB\_BLOCKBaseAddress + 0x0E

Type: RC Reset: 0x00

**Description:** PORT\_STATUS\_1 register

| [7:5] | ATTACHED_DEVICE:                                      |
|-------|-------------------------------------------------------|
|       | 000: (NONE_ATT) No device connected                   |
|       | 001: (SNK_ATT) Sink device connected                  |
|       | 010: (SRC_ATT) Source device connected                |
|       | 011: (DBG_ATT) Debug accessory device connected       |
|       | 100: (AUD_ATT) Audio accessory device connected       |
|       | 101: (POW_ACC_ATT) Powered accessory device connected |
|       | Others: Do not use                                    |
| [4]   | LOW_POWER_STANDBY:                                    |
|       | 0: (LP_OFF) Device is operating in normal mode        |
|       | 1: (LP_ON) Device is operating in standby mode        |
| [3]   | POWER_MODE:                                           |
|       | 0: (POW_SNK)                                          |
|       | 1: (POW_SRC)                                          |
| [2]   | DATA_MODE:                                            |
|       | 0: (UFP)                                              |
|       | 1: (DFP)                                              |
| [1]   | VCONN_MODE:                                           |
|       | 0: (VCONN_OFF) VCONN is not supplied                  |
|       | 1: (VCONN_ON) VCONN is supplied                       |
| [0]   | ATTACH:                                               |
|       | 0: (UNATTACHED)                                       |
| 1     | 1: (ATTACHED)                                         |

## TYPEC\_MONITORING\_STATUS\_0

## TYPEC\_MONITORING\_STATUS\_0 register

| 7  | 6                      | 5 | 4 | 3  | 2                      | 1                    | 0                     |
|----|------------------------|---|---|----|------------------------|----------------------|-----------------------|
|    | D_TYPEC_HA<br>ND_CHECK |   |   |    | VBUS_VSAFE0<br>V_TRANS | VBUS_VALID_<br>TRANS | VCONN_VALID<br>_TRANS |
| RC |                        |   |   | RC | RC                     | RC                   | RC                    |

Address: STUSB\_BLOCKBaseAddress + 0x0F

Type: R
Reset: 0x0F

Description: TYPEC\_MONITORING\_STATUS\_0 register

| Descrip | otion: TYPEC_MONITORING_STATUS_0 register                                       |
|---------|---------------------------------------------------------------------------------|
| [7:4]   | PD_TYPEC_HAND_CHECK: hand checking sent by Type C to Power Delivery to feedback |
|         | requested action                                                                |
|         | 0000:cleared                                                                    |
|         | 0001:PD_PR_SWAP_PS_RDY_ACK                                                      |
|         | 0010:PD_PR_SWAP_RP_ASSERT_ACK                                                   |
|         | 0011:PD_PR_SWAP_RD_ASSERT_ACK                                                   |
|         | 0100:PD_DR_SWAP_PORT_CHANGE_2_DFP_ACK                                           |
|         | 0101:PD_DR_SWAP_PORT_CHANGE_2_UFP_ACK                                           |
|         | 0110:PD_VCONN_SWAP_TURN_ON_VCONN_ACK                                            |
|         | 0111:PD_VCONN_SWAP_TURN_OFF_VCONN_ACK                                           |
|         | 1000:PD_HARD_RESET_COMPLETE_ACK                                                 |
|         | 1001:PD_HARD_RESET_TURN_OFF_VCONN_ACK                                           |
|         | 1010:PD_HARD_RESET_PORT_CHANGE_2_DFP_ACK                                        |
|         | 1011:PD_HARD_RESET_PORT_CHANGE_2_UFP_ACK                                        |
|         | 1100:PD_PR_SWAP_SNK_VBUS_OFF_ACK                                                |
|         | 1101:PD_PR_SWAP_SRC_VBUS_OFF_ACK                                                |
|         | 1110:PD_HARD_RESET_RECEIVED_ACK                                                 |
|         | 1111:PD_HARD_RESET_SEND_ACK                                                     |
| [3]     | VBUS_READY_TRANS:                                                               |
|         | 0: status cleared                                                               |
|         | 1: Transition detected on VBUS_READY bit                                        |
| [2]     | VBUS_VSAFE0V_TRANS:                                                             |
|         | 0: status cleared                                                               |
|         | 1: Transition detected on VBUS_VSAFE0V bit                                      |
| [1]     | VBUS_VALID_TRANS:                                                               |
|         | 0: status cleared                                                               |
|         | 1: Transition detected on VBUS_VALID bit                                        |
| [0]     | VCONN_VALID_TRANS:                                                              |
|         | 0: (NO_TRANS) Status cleared                                                    |
|         | 1: (TRANS_DETECTED) Transition detected on VCONN_VALID bit                      |

# TYPEC\_MONITORING\_STATUS\_1

## TYPEC\_MONITORING\_STATUS\_1 register

| 7 | 6         | 5                                                                                                | 4 | 3          | 2                | 1          | 0           |
|---|-----------|--------------------------------------------------------------------------------------------------|---|------------|------------------|------------|-------------|
|   | מני, ימני | Х<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б |   | VBUS_READY | VBUS_VSAFE0<br>V | VBUS_VALID | VCONN_VALID |
|   | F         | ₹                                                                                                |   | R          | R                | R          | R           |



ADCS TBD 7 /31

Address: STUSB\_BLOCKBaseAddress + 0x10

Type: R
Reset: 0x0E

**Description:** TYPEC\_MONITORING\_STATUS\_1 register

| [3] | VBUS_READY: 0: VBUS disconnected (Unpowered or vSafe0V) 1: VBUS connected (vSafe5V or negotiated power level) |
|-----|---------------------------------------------------------------------------------------------------------------|
| [2] | VBUS_VSAFE0V: 0: VBUS is higher than 0.8V 1: VBUS is lower than 0.8V                                          |
| [1] | VBUS_VALID: 0: VBUS is lower than 3.9V 1: VBUS is higher than 3.9V                                            |
| [0] | VCONN_VALID: 0: VCONN is lower than 4.1V or 2.7V 1: VCONN is higher than 4.1V or 2.7V                         |

## CC\_STATUS

# **CC\_STATUS** register

| 7       | 6               | 5 | 4 | 3 | 2                   | 1 | 0 |
|---------|-----------------|---|---|---|---------------------|---|---|
| REVERSE | SNK_POWER_LEVEL |   |   |   | TYPEC_FSM_S<br>TATE |   |   |
| R       | F               | ₹ |   |   | R                   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x11

Type: R
Reset: 0x01

**Description:** CC\_STATUS register

| [7]   | REVERSE: Connection orientation, indicates CC pin used for PD communication      |
|-------|----------------------------------------------------------------------------------|
|       | 0: (STRAIGHT_CC1)                                                                |
|       | 1: (TWISTED_CC2)                                                                 |
| [6:5] | SNK_POWER_LEVEL: Note: This bit-field is valid only when POWER_MODE==POW_SNK     |
|       | 00: (CUR_DEFAULT) Rp standard current is connected                               |
|       | 01: (CUR_1_5A) Rp 1.5A is connected                                              |
|       | 10: (CUR_3_0A) Rp 3.0A is connected                                              |
|       | 11: Reserved                                                                     |
| [4:0] | TYPEC_FSM_STATE: Indicates Type-C FSM state                                      |
|       | 00000: (UNATTACHED_SNK)                                                          |
|       | 00001: (ATTACHWAIT_SNK)                                                          |
|       | 00010: (ATTACHED_SNK)                                                            |
|       | 00011: (DEBUGACCESSORY_SNK)                                                      |
|       | 00100: Reserved                                                                  |
|       | 00101: Reserved                                                                  |
|       | 00110: (SNK_2_SRC_PR_SWAP) Intermediate state during PR Swap from sink to source |
|       | 00111: (TRYWAIT_SNK)                                                             |
|       | 01000: (UNATTACHED_SRC)                                                          |
|       | 01001: (ATTACHWAIT_SRC)                                                          |
|       | 01010: (ATTACHED_SRC)                                                            |
|       | 01011: (SRC_2_SNK_PR_SWAP) Intermediate state during PR Swap from source to sink |
|       |                                                                                  |

01100: (TRY\_SRC)
01101: (UNATTACHED\_ACCESSORY)
01110: (ATTACHWAIT\_ACCESSORY)
01111: (AUDIOACCESSORY)
10000: (UNORIENTEDDEBUGACCESSORY\_SRC)
10001: (POWERED\_ACCESSORY)
10010: (UNSUPPORTED\_ACCESSORY)
10011: (TYPEC\_ERRORRECOVERY)
10100: (TRYDEBOUNCE\_SNK) Intermediate state towards TRY\_SNK state
10101: (TRY\_SNK)
10110: Reserved
10111: (TRYWAIT\_SRC)
11000: (UNATTACHEDWAIT\_SRC) VCONN intermediate discharge state
11001: (ORIENTEDDEBUGACCESSORY\_SRC)
11010: (SRC\_2\_SNK\_PR\_SWAP\_RD) Intermediate state during PR Swap from source to sink

## CC\_HW\_FAULT\_STATUS\_0

### CC\_HW\_FAULT\_STATUS\_0 register

| 7                 | 6        | 5                       | 4                   | 3        | 2                                | 1                                | 0                                |
|-------------------|----------|-------------------------|---------------------|----------|----------------------------------|----------------------------------|----------------------------------|
| TH_145_STAT<br>US | RESERVED | VPU_OVP_FAU<br>LT_TRANS | VPU_VALID_T<br>RANS | RESERVED | VCONN_SW_R<br>VP_FAULT_TR<br>ANS | VCONN_SW_O<br>CP_FAULT_TR<br>ANS | VCONN_SW_O<br>VP_FAULT_TR<br>ANS |
| RC                | R        | RC                      | RC                  | R        | RC                               | RC                               | RC                               |

Address: STUSB\_BLOCKBaseAddress + 0x12

Type: R
Reset: 0x10

**Description:** CC\_HW\_FAULT\_STATUS\_0 register

| [7] | TH_145_STATUS: TBD                            |
|-----|-----------------------------------------------|
| [5] | VPU_OVP_FAULT_TRANS: change in CS_OVP status  |
| [4] | VPU_VALID_TRANS: change in VPUvalidity status |
| [2] | VCONN_SW_RVP_FAULT_TRANS: TBD                 |
| [1] | VCONN_SW_OCP_FAULT_TRANS: TBD                 |
| [0] | VCONN_SW_OVP_FAULT_TRANS: TBD                 |

#### CC\_HW\_FAULT\_STATUS\_1

#### CC\_HW\_FAULT\_STATUS\_1 register

| 7                 | 6         | 5                          | 4                          | 3                          | 2                              | 1                          | 0                              |
|-------------------|-----------|----------------------------|----------------------------|----------------------------|--------------------------------|----------------------------|--------------------------------|
| VPU_OVP_F<br>AULT | VPU_VALID | /CONN_SW_RVF<br>_FAULT_CC1 | VCONN_SW_RVF<br>_FAULT_CC2 | /CONN_SW_OCF<br>_FAULT_CC1 | VCONN_SW_<br>OCP_FAULT_<br>CC2 | /CONN_SW_OVF<br>_FAULT_CC1 | VCONN_SW_<br>OVP_FAULT_<br>CC2 |
| R                 | R         | R                          | R                          | R                          | R                              | R                          | R                              |

Address: STUSB\_BLOCKBaseAddress + 0x13

Type: R
Reset: 0x40

**Description:** CC HW FAULT STATUS 1 register

| Descrip | don: OO_TIVE_TYOET_OTYTOO_TTOGISTOT |
|---------|-------------------------------------|
| [7]     | VPU_OVP_FAULT                       |
| [6]     | VPU_VALID                           |
| [5]     | VCONN_SW_RVP_FAULT_CC1              |



ADCS TBD 9 /31

| [4] | VCONN_SW_RVP_FAULT_CC2 |
|-----|------------------------|
| [3] | VCONN_SW_OCP_FAULT_CC1 |
| [2] | VCONN_SW_OCP_FAULT_CC2 |
| [1] | VCONN_SW_OVP_FAULT_CC1 |
| [0] | VCONN_SW_OVP_FAULT_CC2 |

## PRT\_STATUS

## PRT\_STATUS register

| 7          | 6        | 5                 | 4                     | 3                | 2                    | 1                   | 0                       |
|------------|----------|-------------------|-----------------------|------------------|----------------------|---------------------|-------------------------|
| PRL_TX_ERR | RESERVED | PRT_BIST_SE<br>NT | PRT_BIST_RE<br>CEIVED | PRL_MSG_SE<br>NT | PRL_MSG_RE<br>CEIVED | PRL_HW_RST_<br>DONE | PRL_HW_RST_<br>RECEIVED |
| RC         | R        | RC                | RC                    | RC               | RC                   | RC                  | RC                      |

Address: STUSB\_BLOCKBaseAddress + 0x16

Type: R
Reset: 0x00

Description: PRT\_STATUS register

| uon. FKI_STATOS register                                                                           |
|----------------------------------------------------------------------------------------------------|
| PRL_TX_ERR:                                                                                        |
| 0: Cleared by I2C master                                                                           |
| 1: Interrupt for TX error on the Protocol Layer                                                    |
| PRT_BIST_SENT: TBD                                                                                 |
| PRT_BIST_RECEIVED: TBD                                                                             |
| PRL_MSG_SENT:                                                                                      |
| 0: Cleared by I2C master                                                                           |
| 1: Interrupt for message sent from the Protocol Layer when GoodCRC is received                     |
| PRL_MSG_RECEIVED:                                                                                  |
| 0: Cleared by I2C master                                                                           |
| 1: Interrupt for Protocol Layer Message Received                                                   |
| PRL_HW_RST_DONE:                                                                                   |
| 0: Cleared by I2C master                                                                           |
| 1: Interrupt for a PD hardware reset executed (hardware reset has to be completed to set the flag) |
| PRL_HW_RST_RECEIVED:                                                                               |
| 0: Cleared by I2C master                                                                           |
| 1: Interrupt for a PD hardware reset request coming from RX                                        |
|                                                                                                    |

## PHY\_STATUS

## PHY\_STATUS register

|   | 7             | 6 | 5 | 4        | 3        | 2           | 1           | 0           |
|---|---------------|---|---|----------|----------|-------------|-------------|-------------|
|   | RX_MSG_STATUS |   |   | RESERVED | BUS_IDLE | TX_MSG_SUCC | TX_MSG_DISC | TX_MSG_FAIL |
| ĺ | RC            |   |   | R        | RC       | RC          | RC          | RC          |

Address: STUSB\_BLOCKBaseAddress + 0x17

Type: R
Reset: 0x00

**Description:** PHY STATUS register

| 2 05 01 15 | wom ::::_e::::e::e::e::e::e::e::e::e::e::e:: |
|------------|----------------------------------------------|
| [7:5]      | RX_MSG_STATUS: TBD                           |
| [3]        | BUS_IDLE: TBD                                |

| [2] | TX_MSG_SUCC: TBD |
|-----|------------------|
| [1] | TX_MSG_DISC: TBD |
| [0] | TX_MSG_FAIL: TBD |

## PD\_COMMAND

## PD\_COMMAND register

| 7        | 6        | 5      | 4   | 3 | 2 | 1 | 0 |  |
|----------|----------|--------|-----|---|---|---|---|--|
| RESERVED | RESERVED | PD_CMD |     |   |   |   |   |  |
| R        | R        |        | R/W |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x1A

Type: R/W Reset: 0x00

**Description:** PD\_COMMAND register

[5:0] **PD\_CMD**: TBD

## **DEVICE\_CTRL**

## **DEVICE\_CTRL** register

| 7           | 6 | 5         | 4         | 3         | 2          | 1                | 0        |
|-------------|---|-----------|-----------|-----------|------------|------------------|----------|
| PD_TOP_LAYE | α | PDO_READY | RDO_READY | VDM_READY | MSGID_CTRL | PHY_TX_RESE<br>T | RESERVED |
| R/          | W | W         | R/W       | R/W       | R/W        | W                | R        |

Address: STUSB\_BLOCKBaseAddress + 0x1D

Type: R/W Reset: 0x20

**Description:** DEVICE\_CTRL register

| PD_TOP_LAYER: It is meaningful only is DEV_CUT[1:0] = TypeC + PD (STUSB46)  00: (PRL) PD top layer is hardware PRL (STUSB4620)  01: (PE) PD top layer is hardware PE (STUSB4610) Full SW control is needed  10: (DL) PD top layer is harware DPM (STUSB46 with Partial Auto-Run=1) SW control is needed  11: (SDL) PD top layer is harware DPM (STUSB46 withFull Auto-Run=1)  Initialized by FTP_DEVICE_POWER_ROLE_CTRL[7:6] |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PDO_READY                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Initialized by FTP_DEVICE_POWER_ROLE_CTRL[5]                                                                                                                                                                                                                                                                                                                                                                                 |
| RDO_READY:                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Initialized by FTP_DEVICE_POWER_ROLE_CTRL[4]                                                                                                                                                                                                                                                                                                                                                                                 |
| VDM_READY:                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Initialized by FTP_DEVICE_POWER_ROLE_CTRL[3]                                                                                                                                                                                                                                                                                                                                                                                 |
| MSGID_CTRL:                                                                                                                                                                                                                                                                                                                                                                                                                  |
| PHY_TX_RESET:                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0: (NO_PHY_TX_RST) Do not reset transmitter of the physical layer                                                                                                                                                                                                                                                                                                                                                            |
| 1: (PHY_TX_RST) Reset transmitter of the physical layer                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                              |



ADCS TBD 11 /31

#### ANALOG\_CNTRL

## ANALOG\_CNTRL register

| 7 | 6    | 5    | 4 | 3             | 2  | 1 | 0 |  |
|---|------|------|---|---------------|----|---|---|--|
|   | RESE | RVED |   | VCONN_ISEL_TH |    |   |   |  |
|   | F    | ₹    |   |               | R/ | W |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x1E

Type: R/W Reset: 0x0

**Description:** ANALOG\_CNTRL register

[3:0] VCONN\_ISEL\_TH

Initialized by FTP\_ANALOG\_CNTRL[3:0]

#### MONITORING\_CTRL\_0

#### MONITORING\_CTRL\_0 register

| 7                 | 6                  | 5                                | 4                      | 3 | 2        | 1                                                                                                 | 0 |
|-------------------|--------------------|----------------------------------|------------------------|---|----------|---------------------------------------------------------------------------------------------------|---|
| VCONN_MONI<br>TOR | VCONN_UVLO<br>_SEL | VBUS_RANGE<br>_MONITORING<br>_EN | VBUS_MONITO<br>RING_EN |   | מני/ימני | אר<br>ה<br>ה<br>ה<br>ה<br>ה<br>ה<br>ה<br>ה<br>ה<br>ה<br>ה<br>ה<br>ה<br>ה<br>ה<br>ה<br>ה<br>ה<br>ה |   |
| R/W               | R/W                | R                                | R                      |   | F        | ₹                                                                                                 |   |

Address: STUSB\_BLOCKBaseAddress + 0x20

Type: R/W Reset: 0xB0

**Description:** MONITORING\_CTRL\_0 register

| [7] | VCONN_MONITOR:                                            |
|-----|-----------------------------------------------------------|
|     | 0: (VCONN_MON_OFF) Off<br>1: (VCONN_MON_ON) Monitor On    |
| [6] | VCONN_UVLO_SEL:                                           |
|     | 0: (UVLO_HIGH) Select high level UVLO threshold of 4.65 V |
|     | 1: (UVLO_LOW) Select low level UVLO threshold of 2.65 V   |
| [5] | VBUS_RANGE_MONITORING_EN: vbus monitoring                 |
| [4] | VBUS_MONITORING_EN: as soon as TypeC attached             |

#### MONITORING\_CTRL\_1

## MONITORING\_CTRL\_1 register

| 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|---|----------|---|---|---|---|---|---|--|--|--|
|   | VSEL_PDO |   |   |   |   |   |   |  |  |  |
|   |          |   | R | W |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x21

Type: R/W Reset: 0x32

**Description:** MONITORING\_CTRL\_1 register

[7:0] VSEL\_PDO: monitor VBUS DAC VALUE

#### MONITORING\_CTRL\_2

## MONITORING\_CTRL\_2 register

| 7 | 6      | 5      | 4 | 3          | 2  | 1 | 0 |  |
|---|--------|--------|---|------------|----|---|---|--|
|   | VSHIFT | Γ_HIGH |   | VSHIFT_LOW |    |   |   |  |
|   | R/     | W      |   |            | R/ | W |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x22

Type: R/W Reset: 0xFF

Description: MONITORING\_CTRL\_2 register

| [7:4] | VSHIFT_HIGH: shift register initialisation high level (set OVP level ) |
|-------|------------------------------------------------------------------------|
| [3:0] | VSHIFT LOW: shift register initialisation low level (set UVP level )   |

#### RESET\_CTRL

## **RESET\_CTRL** register

| 7 | 6        | 5 | 4   | 3 | 2 | 1 | 0   |  |  |
|---|----------|---|-----|---|---|---|-----|--|--|
|   | RESERVED |   |     |   |   |   |     |  |  |
|   |          |   | R/W |   |   |   | R/W |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x23

Type: R/W Reset: 0x00

**Description:** RESET\_CTRL register

[0] RESET\_SW\_EN: Software reset

0: (SW\_RESET\_OFF) Software reset disabled

1: (SW\_RESET\_ON) Software reset enabled

#### POWER\_ACCESSORY\_CTRL

## POWER\_ACCESSORY\_CTRL register

| 7 | 6 | 5        | 4 | 3 | 2                | 1               | 0               |
|---|---|----------|---|---|------------------|-----------------|-----------------|
|   |   | RESERVED |   |   | ALT_MOD_F<br>AIL | NOT_POW_A<br>CC | POW_ACC_S<br>UP |
|   |   | R/W      |   |   | R/W              | R/W             | R/W             |

Address: STUSB\_BLOCKBaseAddress + 0x24

Type: R/W Reset: 0x00

**Description:** POWER\_ACCESSORY\_CTRL register

| [2] | ALT_MOD_FAIL                                                                                  |
|-----|-----------------------------------------------------------------------------------------------|
|     | 0: (ALT_MOD_ON) Alternate mode allowed                                                        |
|     | 1: (ALT_MOD_FAIL) Alternate mode disabled – Used by Type-C FSM to go to UnSupported.Accessory |
| [1] | NOT_POW_ACC                                                                                   |
|     | 0: (POW_ACC) Powered accessory present - Used by Type-C FSM to stay in                        |
|     | Powered.Accessory state)                                                                      |
|     | 1: (NO_POW_ACC) Powered accessory not present – Used by Type-C FSM to go to Try.SNK state     |
|     | State                                                                                         |
| [0] | POW_ACC_SUP                                                                                   |
|     | 0: (POW_ACC_OFF) Powered accessory not supported - detection disabled in Type-C FSM           |
|     | 1: (POW_ACC_ON) Powered accessory supported - detection enabled in Type-C FSM                 |



ADCS TBD 13 /31

Initialized by FTP\_PORT\_ROLE\_CNTRL[5]

#### VBUS\_DISCHARGE\_TIME\_CTRL

### VBUS\_DISCHARGE\_TIME\_CTRL register

| 7                    | 6  | 5 | 4 | 3                         | 2  | 1 | 0 |
|----------------------|----|---|---|---------------------------|----|---|---|
| DISCHARGE_TIME_TO_0V |    |   |   | DISCHARGE_TIME_TRANSITION |    |   |   |
|                      | R/ | W |   |                           | R/ | W |   |

Address: STUSB\_BLOCKBaseAddress + 0x25

Type: R/W Reset: 0x0

**Description:** VBUS\_DISCHARGE\_TIME\_CTRL register

| [7:4] | DISCHARGE_TIME_TO_0V: Discharge time from any contract to OV 800 ms is the default in standard                   |
|-------|------------------------------------------------------------------------------------------------------------------|
|       | Initialized by FTP_DISCHARGE_TIME_CTRL[7:4]                                                                      |
| [3:0] | <b>DISCHARGE_TIME_TRANSITION</b> : Discharge time from any contract to next one the default in standard is 270ms |
|       | Initialized by FTP_DISCHARGE_TIME_CTRL[3:0]                                                                      |

#### VBUS\_DISCHARGE\_CTRL

## VBUS\_DISCHARGE\_CTRL register

| 7                     | 6 | 5 | 4 | 3        | 2 | 1 | 0 |
|-----------------------|---|---|---|----------|---|---|---|
| VBUS_DISCHA<br>RGE_EN |   |   |   | RESERVED |   |   |   |
| R/W                   |   |   |   | R        |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x26

Type: R/W Reset: 0x00

**Description:** VBUS\_DISCHARGE\_CTRL register

[7] VBUS\_DISCHARGE\_EN: TBD

#### VBUS\_CTRL

### VBUS\_CTRL register

| 7 | 6 | 5       | 4                                                                                                | 3 | 2 | 1                | 0                  |  |
|---|---|---------|--------------------------------------------------------------------------------------------------|---|---|------------------|--------------------|--|
|   |   | מני/מני | Х<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б<br>Б |   |   | SINK_VBUS_E<br>N | SOURCE_VBU<br>S_EN |  |
|   | R |         |                                                                                                  |   |   |                  |                    |  |

Address: STUSB\_BLOCKBaseAddress + 0x27

**Type:** R/W **Reset:** 0x00

Description: VBUS\_CTRL register

[1] SINK\_VBUS\_EN

0: (VBUS\_EN\_SNK\_FORCE\_DIS) Disable the forced VBUS\_EN\_SNK pin assertion

1: (VBUS\_EN\_SNK\_FORCE) Force the VBUS EN SNK pin assertion

14 /31 ADCS TBD



[0] SOURCE\_VBUS\_EN

0: (VBUS\_EN\_SRC\_FORCE\_DIS) Disable the forced VBUS\_EN\_SRC pin assertion

1: (VBUS\_EN\_SRC\_FORCE) Force the VBUS EN SRC pin assertion

#### POWER\_ROLE\_CTRL

#### POWER\_ROLE\_CTRL register

| 7 | 7 6 5 4 3 |           |            |  |  | 2 1 0 |  |  |  |  |
|---|-----------|-----------|------------|--|--|-------|--|--|--|--|
|   |           | RERSERVED | POWER_ROLE |  |  |       |  |  |  |  |
|   |           | R         | R/W        |  |  |       |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x28

Type: R/W Reset: 0x0

**Description:** POWER\_ROLE\_CTRL register

[2:0] **POWER\_ROLE**:

000: (SRC) Source 001: (SNK\_ACC) Sink with Accessory Support

010: (SNK) Snk without Accessory Support

011: (DRP) DRP

100: (DRP\_TRY\_SRC) DRP with Accessory and Try.SRC support 101: (DRP\_TRY\_SNK) DRP with Accessory and Try.SNK support

Others: Do not use

Initialized by FTP\_DEVICE\_POWER\_ROLE\_CTRL[2:0]

#### PE FSM

### PE\_FSM register

| 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|--------------|---|---|---|---|---|---|---|--|--|
| PE_FSM_STATE |   |   |   |   |   |   |   |  |  |
|              | R |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x29

Type: R

**Reset:** 0x00

**Description:** PE\_FSM register

[7:0] PE\_FSM\_STATE: Policy Engine Layer FSM state
000000: (PE\_INIT)
000001: (PE\_SOFT\_RESET)
000010: (PE\_HARD\_RESET)
000011: (PE\_SEND\_SOFT\_RESET)

000100: (PE\_C\_BIST) 000101: (PE\_SRC\_STARTUP) 000110: (PE\_SRC\_DISCOVERY)

000111: (PE\_SRC\_REQUEST\_CAPABILITIES)
001000: (PE\_SRC\_SEND\_CAPABILITIES)
001001: (PE\_SRC\_NEGOTIATE\_CAPABILITIES)
001010: (PE\_SRC\_TRANSITION\_SUPPLY)
001011: (PE\_SRC\_TSINK\_TRANSACTION)
001100: (PE\_SRC\_TRANSITION\_SUPPLY\_2)

001101: (PE\_SRC\_DISABLED) 001110: (PE\_SRC\_READY)

001111: (PE\_SRC\_READY\_SENDING)

010000: (PE\_SRC\_CAPABILITY\_RESPONSE)



ADCS TBD 15 /31

010001: (PE\_SNK\_STARTUP) 010010: (PE\_SNK\_DISCOVERY) 010011: (PE\_SNK\_WAIT\_FOR\_CAPABILITIES) 010100: (PE\_SNK\_EVALUATE\_CAPABILITIES) 010101: (PE\_SNK\_SELECT\_CAPABILITIES) 010110: (PE\_SNK\_TRANSITION\_SINK) 010111: (PE\_SNK\_READY) 011000: (PE\_SNK\_READY\_SENDING) 011001: (PE\_DB\_CP\_CHECK\_FOR\_VBUS) 011010: (PE\_PRS\_EVALUATE\_PR\_SWAP) 011011: (PE\_PRS\_SEND\_PR\_SWAP) 011100: (PE\_PRS\_ACCEPT\_PR\_SWAP) 011101: (PE\_PRS\_SRC\_SNK\_TRANSITION\_TO\_OFF\_ST) 011110: (PE\_PRS\_SRC\_SNK\_TRANSITION\_TO\_OFF) 011111: (PE\_PRS\_SRC\_SNK\_SOURCE\_OFF) 100000: (PE\_PRS\_SNK\_SRC\_TRANSITION\_TO\_OFF) 100001: (PE\_PRS\_SNK\_SRC\_SOURCE\_ON) 100010: (PE\_PRS\_SNK\_SRC\_SOURCE\_ON\_2) 100011: (PE\_PRS\_ASSERT\_RD) 100100: (PE\_PRS\_ASSERT\_RP) 100101: (PE\_DRS\_EVALUATE\_DR\_SWAP) 100110: (PE\_DRS\_CHANGE\_TO\_DRP) 100111: (PE\_DRS\_REJECT\_DR\_SWAP) 101000: (PE\_DRS\_ACCEPT\_DR\_SWAP) 101001: (PE\_DRS\_WAIT\_CHANGE) 101010: (PE DRS SEND DR SWAP) 101011: (PE\_VCS\_DFP\_SEND\_SWAP) 101100: (PE\_VCS\_DFP\_SEND\_SWAP2) 101101: (PE\_VCS\_DFP\_SEND\_SWAP3) 101110: (PE\_VCS\_DFP\_WAIT\_FOR\_UFP\_VCONN) 101111: (PE\_VCS\_DFP\_TURN\_ON\_VCONN) 110000: (PE\_VCS\_DFP\_TURN\_OFF\_VCONN) 110001: (PE\_VCS\_DFP\_SEND\_PS\_RDY) 110010: (PE\_VCS\_UFP\_REJECT\_VCONN\_SWAP) 110011: (PE\_VCS\_UFP\_EVALUATE\_SWAP) 110100: (PE\_VCS\_UFP\_ACCEPT\_SWAP) 110101: (PE\_VCS\_UFP\_WAIT\_FOR\_DFP\_VCONN) 110110: (PE\_VCS\_UFP\_TURN\_ON\_VCONN) 110111: (PE\_VCS\_UFP\_TURN\_OFF\_VCONN) 111000: (PE\_VCS\_UFP\_SEND\_PS\_RDY) 111001: (PE\_HARD\_RESET\_SHUTDOWN) 111010: (PE\_HARD\_RESET\_RECOVERY) 111011: (PE\_ATTENTION\_RECEIVED) 111100: (PE\_UFP\_VDM\_GET\_VDM) 111101: (PE\_UFP\_VDM\_SEND\_VDM\_ACK) 111110: (PE\_UFP\_VDM\_SEND\_VDM\_NACK) 111111: (PE\_ERRORRECOVERY)

#### SPARE\_BITS

## SPARE\_BITS register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |

| NC  | VDD_OVLO_<br>DISABLE | RESET_BY_L<br>DO_DISABLE | VBUS_HIGH_<br>LOW_BYPAS<br>S | VBUS_EN_S<br>NK_INV | VSAFE0V_SEL | VBUS_EN_M<br>ASK_DIS |
|-----|----------------------|--------------------------|------------------------------|---------------------|-------------|----------------------|
| R/W | R/W                  | R/W                      | R/W                          | R/W                 | R/W         | R/W                  |

Address: STUSB\_BLOCKBaseAddress + 0x2E

 Type:
 R/W

 Reset:
 0x00

**Description:** SPARE\_BITS register

| Descrip | uon: SPARE_BITS register                                                       |  |  |  |  |  |  |
|---------|--------------------------------------------------------------------------------|--|--|--|--|--|--|
| [7]     | NC                                                                             |  |  |  |  |  |  |
|         | Initialized by FTP_SPARE[7]                                                    |  |  |  |  |  |  |
| [6]     | VDD_OVLO_DISABLE                                                               |  |  |  |  |  |  |
|         | Initialized by FTP_SPARE[6]                                                    |  |  |  |  |  |  |
| [5]     | RESET_BY_LDO_DISABLE                                                           |  |  |  |  |  |  |
|         | 0: (RST_BY_LDO_ON) Enable device reset by forcing VREG_1V2 to 1.8V or higher   |  |  |  |  |  |  |
|         | 1: (RST_BY_LDO_OFF) Disable device reset by forcing VREG_1V2 to 1.8V or higher |  |  |  |  |  |  |
|         | Initialized by FTP_SPARE[5]                                                    |  |  |  |  |  |  |
| [4]     | VBUS_HIGH_LOW_BYPASS                                                           |  |  |  |  |  |  |
|         | Initialized by FTP_SPARE[4]                                                    |  |  |  |  |  |  |
| [3]     | VBUS_EN_SNK_INV                                                                |  |  |  |  |  |  |
|         | 0: (VBUS_EN_SNK_NOT_INV) VBUS_EN_SNK not inverted                              |  |  |  |  |  |  |
|         | 1: (VBUS_EN_SNK_INV) VBUS_EN_SNK output inverted                               |  |  |  |  |  |  |
|         | Initialized by FTP_SPARE[3]                                                    |  |  |  |  |  |  |
| [2:1]   | VSAFE0V_SEL                                                                    |  |  |  |  |  |  |
|         | 00: (VSAFE0V_0_6) vsafe0V threshold=0.6V                                       |  |  |  |  |  |  |
|         | 01: (VSAFE0V_0_9) vsafe0V threshold=0.9V                                       |  |  |  |  |  |  |
|         | 10: (VSAFE0V_1_2) vsafe0V threshold=1.2V                                       |  |  |  |  |  |  |
|         | 11: (VSAFE0V_1_8) vsafe0V threshold=1.8V                                       |  |  |  |  |  |  |
|         | Initialized by FTP_SPARE[2:1]                                                  |  |  |  |  |  |  |
| [0]     | VBUS_EN_MASK_DIS                                                               |  |  |  |  |  |  |
|         | Initialized by FTP_SPARE[0]                                                    |  |  |  |  |  |  |

## DEVICE\_ID

## **DEVICE\_ID** register

| 7                 | 6        | 5 | 4  | 3 | 2 | 1       | 0 |  |
|-------------------|----------|---|----|---|---|---------|---|--|
| VB47_NOT_V<br>B39 | RESERVED |   | ID |   |   | DEV_CUT |   |  |
| R                 | ı        | R | R  |   |   | R       |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x2F

**Type:** R **Reset:** 0x90

**Description:** DEVICE\_ID register

| [7]   | VB47_NOT_VB39: (Static, hardwired in analog part)         |  |  |  |  |  |  |  |
|-------|-----------------------------------------------------------|--|--|--|--|--|--|--|
|       | 1: VB47 device                                            |  |  |  |  |  |  |  |
|       | 0: VB39 device                                            |  |  |  |  |  |  |  |
|       | Note: For verification purpose the reset value must be 1. |  |  |  |  |  |  |  |
| [4:2] | ID:                                                       |  |  |  |  |  |  |  |
|       | 010: for Cut2.0                                           |  |  |  |  |  |  |  |
|       | 011: for Cut2.1                                           |  |  |  |  |  |  |  |
|       | 100: for Cut2.2                                           |  |  |  |  |  |  |  |
| [1:0] | DEV_CUT:                                                  |  |  |  |  |  |  |  |
|       | Initialized by FTP_DEVICE_CUT[7:6]                        |  |  |  |  |  |  |  |



ADCS TBD 17 /31

#### RX\_HEADER\_LOW

#### **RX\_HEADER\_LOW register**

| 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|---------------|---|---|---|---|---|---|---|--|--|
| RX_HEADER_7_0 |   |   |   |   |   |   |   |  |  |
|               | R |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x31

Type: R
Reset: 0x00

**Description:** RX\_HEADER\_LOW register

[7:0] **RX\_HEADER\_7\_0**: TBD

### **RX\_HEADER\_HIGH**

### **RX\_HEADER\_HIGH** register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| RX_HEADER_15_8 |   |   |   |   |   |   |   |  |  |
|                | R |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x32

Type: R
Reset: 0x00

**Description:** RX\_HEADER\_HIGH register

[7:0] **RX\_HEADER\_15\_8**: TBD

#### RX\_DATA\_OBJ1\_0

#### RX\_DATA\_OBJ1\_0 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| RX_DATA_OBJ1_0 |   |   |   |   |   |   |   |  |  |
|                | R |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x33

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ1\_0 register

[7:0] **RX\_DATA\_OBJ1\_0** 

#### RX\_DATA\_OBJ1\_1

#### RX\_DATA\_OBJ1\_1 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| RX_DATA_OBJ1_1 |   |   |   |   |   |   |   |  |  |
|                | R |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x34

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ1\_1 register

[7:0] **RX\_DATA\_OBJ1\_1** 

#### RX\_DATA\_OBJ1\_2

## RX\_DATA\_OBJ1\_2 register



Address: STUSB\_BLOCKBaseAddress + 0x35

Type: R
Reset: 0x00

Description: RX\_DATA\_OBJ1\_2 register

[7:0] **RX\_DATA\_OBJ1\_2** 

#### RX\_DATA\_OBJ1\_3

## RX\_DATA\_OBJ1\_3 register

| 7 | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|---|----------------|---|---|---|---|---|---|--|--|--|
|   | RX_DATA_OBJ1_3 |   |   |   |   |   |   |  |  |  |
| R |                |   |   |   |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x36

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ1\_3 register

[7:0] **RX\_DATA\_OBJ1\_3** 

#### RX\_DATA\_OBJ2\_0

#### RX\_DATA\_OBJ2\_0 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| RX_DATA_OBJ2_0 |   |   |   |   |   |   |   |  |  |
| R              |   |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x37

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ2\_0 register

[7:0] **RX\_DATA\_OBJ2\_0** 

## RX\_DATA\_OBJ2\_1

#### RX\_DATA\_OBJ2\_1 register

| 7 6 5 4 3 2 1  |  |  |  |  |  |  |  |  |  |
|----------------|--|--|--|--|--|--|--|--|--|
| RX_DATA_OBJ2_1 |  |  |  |  |  |  |  |  |  |
| R              |  |  |  |  |  |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x38

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ2\_1 register



ADCS TBD 19/31

[7:0] RX\_DATA\_OBJ2\_1

#### RX\_DATA\_OBJ2\_2

## RX\_DATA\_OBJ2\_2 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|---|---|---|---|---|---|---|--|--|--|
| RX_DATA_OBJ2_2 |   |   |   |   |   |   |   |  |  |  |
| R              |   |   |   |   |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x39

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ2\_2 register

[7:0] **RX\_DATA\_OBJ2\_2** 

#### RX\_DATA\_OBJ2\_3

## RX\_DATA\_OBJ2\_3 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| RX_DATA_OBJ2_3 |   |   |   |   |   |   |   |  |  |
| R              |   |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x3A

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ2\_3 register

[7:0] **RX\_DATA\_OBJ2\_3** 

## RX\_DATA\_OBJ3\_0

#### RX\_DATA\_OBJ3\_0 register

| 7 | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|---|----------------|---|---|---|---|---|---|--|--|--|
|   | RX_DATA_OBJ3_0 |   |   |   |   |   |   |  |  |  |
|   | R              |   |   |   |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x3B

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ3\_0 register

[7:0] **RX\_DATA\_OBJ3\_0** 

#### RX\_DATA\_OBJ3\_1

#### RX\_DATA\_OBJ3\_1 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| RX_DATA_OBJ3_1 |   |   |   |   |   |   |   |  |  |
| R              |   |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x3C

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ3\_1 register

[7:0] **RX\_DATA\_OBJ3\_1** 

#### RX\_DATA\_OBJ3\_2

## RX\_DATA\_OBJ3\_2 register



Address: STUSB\_BLOCKBaseAddress + 0x3D

Type: R
Reset: 0x00

Description: RX\_DATA\_OBJ3\_2 register

[7:0] **RX\_DATA\_OBJ3\_2** 

#### RX\_DATA\_OBJ3\_3

#### RX\_DATA\_OBJ3\_3 register

| 7 | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|---|----------------|---|---|---|---|---|---|--|--|--|
|   | RX_DATA_OBJ3_3 |   |   |   |   |   |   |  |  |  |
| R |                |   |   |   |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x3E

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ3\_3 register

[7:0] **RX\_DATA\_OBJ3\_3** 

#### RX\_DATA\_OBJ4\_0

#### RX\_DATA\_OBJ4\_0 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| RX_DATA_OBJ4_0 |   |   |   |   |   |   |   |  |  |
| R              |   |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x3F

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ4\_0 register

[7:0] **RX\_DATA\_OBJ4\_0** 

#### RX\_DATA\_OBJ4\_1

#### RX\_DATA\_OBJ4\_1 register

| 7 6 5 4 3 2 1  |  |  |  |  |  |  |  |  |  |
|----------------|--|--|--|--|--|--|--|--|--|
| RX_DATA_OBJ4_1 |  |  |  |  |  |  |  |  |  |
| R              |  |  |  |  |  |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x40

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ4\_1 register



ADCS TBD 21 /31

[7:0] **RX\_DATA\_OBJ4\_1** 

#### RX\_DATA\_OBJ4\_2

## RX\_DATA\_OBJ4\_2 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|---|---|---|---|---|---|---|--|--|--|
| RX_DATA_OBJ4_2 |   |   |   |   |   |   |   |  |  |  |
| R              |   |   |   |   |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x41

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ4\_2 register

[7:0] **RX\_DATA\_OBJ4\_2** 

#### RX\_DATA\_OBJ4\_3

## RX\_DATA\_OBJ4\_3 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| RX_DATA_OBJ4_3 |   |   |   |   |   |   |   |  |  |
| R              |   |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x42

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ4\_3 register

[7:0] **RX\_DATA\_OBJ4\_3** 

## RX\_DATA\_OBJ5\_0

#### RX\_DATA\_OBJ5\_0 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|---|---|---|---|---|
| RX_DATA_OBJ5_0 |   |   |   |   |   |   |   |
| R              |   |   |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x43

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ5\_0 register

[7:0] **RX\_DATA\_OBJ5\_0** 

#### RX\_DATA\_OBJ5\_1

#### RX\_DATA\_OBJ5\_1 register

| 7 | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|----------------|---|---|---|---|---|---|--|
|   | RX_DATA_OBJ5_1 |   |   |   |   |   |   |  |
| R |                |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x44

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ5\_1 register

[7:0] **RX\_DATA\_OBJ5\_1** 

#### RX\_DATA\_OBJ5\_2

## RX\_DATA\_OBJ5\_2 register



Address: STUSB\_BLOCKBaseAddress + 0x45

Type: R
Reset: 0x00

Description: RX\_DATA\_OBJ5\_2 register

[7:0] **RX\_DATA\_OBJ5\_2** 

#### RX\_DATA\_OBJ5\_3

#### RX\_DATA\_OBJ5\_3 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|---|---|---|---|---|
| RX_DATA_OBJ5_3 |   |   |   |   |   |   |   |
| R              |   |   |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x46

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ5\_3 register

[7:0] **RX\_DATA\_OBJ5\_3** 

#### RX\_DATA\_OBJ6\_0

#### RX\_DATA\_OBJ6\_0 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|---|---|---|---|---|
| RX_DATA_OBJ6_0 |   |   |   |   |   |   |   |
| R              |   |   |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x47

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ6\_0 register

[7:0] **RX\_DATA\_OBJ6\_0** 

#### RX\_DATA\_OBJ6\_1

#### RX\_DATA\_OBJ6\_1 register

| 7 | 7 6 5 4 3 2 1 0 |  |  |  |  |  |  |  |
|---|-----------------|--|--|--|--|--|--|--|
|   | RX_DATA_OBJ6_1  |  |  |  |  |  |  |  |
|   | R               |  |  |  |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x48

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ6\_1 register



ADCS TBD 23 /31

[7:0] **RX\_DATA\_OBJ6\_1** 

#### RX\_DATA\_OBJ6\_2

### RX\_DATA\_OBJ6\_2 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|---|---|---|---|---|
| RX_DATA_OBJ6_2 |   |   |   |   |   |   |   |
| R              |   |   |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x49

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ6\_2 register

[7:0] **RX\_DATA\_OBJ6\_2** 

#### RX\_DATA\_OBJ6\_3

## RX\_DATA\_OBJ6\_3 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|---|---|---|---|---|
| RX_DATA_OBJ6_3 |   |   |   |   |   |   |   |
| R              |   |   |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x4A

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ6\_3 register

[7:0] **RX\_DATA\_OBJ6\_3** 

## RX\_DATA\_OBJ7\_0

#### RX\_DATA\_OBJ7\_0 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|---|---|---|---|---|
| RX_DATA_OBJ7_0 |   |   |   |   |   |   |   |
| R              |   |   |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x4B

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ7\_0 register

[7:0] **RX\_DATA\_OBJ7\_0** 

#### RX\_DATA\_OBJ7\_1

#### RX\_DATA\_OBJ7\_1 register

| 7 | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|----------------|---|---|---|---|---|---|--|
|   | RX_DATA_OBJ7_1 |   |   |   |   |   |   |  |
| R |                |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x4C

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ7\_1 register

[7:0] **RX\_DATA\_OBJ7\_1** 

#### RX\_DATA\_OBJ7\_2

## RX\_DATA\_OBJ7\_2 register



Address: STUSB\_BLOCKBaseAddress + 0x4D

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ7\_2 register

[7:0] **RX\_DATA\_OBJ7\_2** 

#### RX\_DATA\_OBJ7\_3

## RX\_DATA\_OBJ7\_3 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|---|---|---|---|---|
| RX_DATA_OBJ7_3 |   |   |   |   |   |   |   |
| R              |   |   |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x4E

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ7\_3 register

[7:0] **RX\_DATA\_OBJ7\_3** 

#### DPM\_PDO\_NUMB

## DPM\_PDO\_NUMB register

| 7                | 6 | 5        | 4 | 3                | 2 1 |  | 0 |  |
|------------------|---|----------|---|------------------|-----|--|---|--|
| DPM_SRC_PDO_NUMB |   | RESERVED |   | DPM_SNK_PDO_NUMB |     |  |   |  |
| R/W              |   |          | F | ₹                | R/W |  |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x70

Type: R/W Reset: 0x0

**Description:** DPM\_PDO\_NUMB register

| [7:5] | DPM_SRC_PDO_NUMB:                        |
|-------|------------------------------------------|
|       | Initialized by SRC_PDO_FILL_0[7:6] + 0x2 |
| [2:0] | DPM_SNK_PDO_NUMB:                        |
|       | Initialized by SNK_PDO_FILL_0[6] + 0x2   |

#### DPM\_SRC\_PDO1\_0

## DPM\_SRC\_PDO1\_0 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|---|---|---|--|
| DPM_SRC_PDO1_0 |   |   |   |   |   |   |   |  |
| R/W            |   |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x71

Type: R/W



ADCS TBD 25 /31

Reset: 0x00

**Description:** DPM\_SRC\_PDO1\_0 register

[7:0] DPM\_SRC\_PDO1\_0

## DPM\_SRC\_PDO1\_1

#### DPM\_SRC\_PDO1\_1 register

| 7              | 7 6 5 4 3 2 1 |  |  |  |  |  |  |  |  |
|----------------|---------------|--|--|--|--|--|--|--|--|
| DPM_SRC_PDO1_1 |               |  |  |  |  |  |  |  |  |
| R/W            |               |  |  |  |  |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x72

Type: R/W Reset: 0x00

**Description:** DPM\_SRC\_PDO1\_1 register

[7:0] **DPM\_SRC\_PDO1\_1** 

#### DPM\_SRC\_PDO1\_2

#### DPM\_SRC\_PDO1\_2 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|---|---|---|--|
| DPM_SRC_PDO1_2 |   |   |   |   |   |   |   |  |
| R/W            |   |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x73

Type: R/W Reset: 0x00

**Description:** DPM\_SRC\_PDO1\_2 register

[7:0] **DPM\_SRC\_PDO1\_2**:

Initialized to 0b00xx0001 with xx = SRC\_PDO\_FILL\_0[1:0]

#### DPM\_SRC\_PDO1\_3

#### DPM\_SRC\_PDO1\_3 register

| 7  | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----|----------------|---|---|---|---|---|---|--|--|
|    | DPM_SRC_PDO1_3 |   |   |   |   |   |   |  |  |
| RW |                |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x74

**Type:** R/W **Reset:** 0x00

**Description:** DPM\_SRC\_PDO1\_3 register

[7:0] DPM\_SRC\_PDO1\_3:
Initialized to 0x08

#### DPM\_SRC\_PDO2\_0

#### DPM\_SRC\_PDO2\_0 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|---|---|---|--|
| DPM_SRC_PDO2_0 |   |   |   |   |   |   |   |  |
| R/W            |   |   |   |   |   |   |   |  |

Address: STUSB BLOCKBaseAddress + 0x75

Type: R/W Reset: 0x00

**Description:** DPM\_SRC\_PDO2\_0 register

[7:0] **DPM\_SRC\_PDO2\_0** 

#### DPM\_SRC\_PDO2\_1

## DPM\_SRC\_PDO2\_1 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| DPM_SRC_PDO2_1 |   |   |   |   |   |   |   |  |  |
| R/W            |   |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x76

Type: R/W Reset: 0x00

**Description:** DPM\_SRC\_PDO2\_1 register

[7:0] **DPM\_SRC\_PDO2\_1** 

#### DPM\_SRC\_PDO2\_2

#### DPM\_SRC\_PDO2\_2 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|---|---|---|--|
| DPM_SRC_PDO2_2 |   |   |   |   |   |   |   |  |
| R/W            |   |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x77

Type: R/W Reset: 0x00

Description: DPM\_SRC\_PDO2\_2 register

[7:0] **DPM\_SRC\_PDO2\_2** 

#### DPM\_SRC\_PDO2\_3

#### DPM\_SRC\_PDO2\_3 register

| 7   | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-----|----------------|---|---|---|---|---|---|--|--|--|
|     | DPM_SRC_PDO2_3 |   |   |   |   |   |   |  |  |  |
| R/W |                |   |   |   |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x78

**Type:** R/W **Reset:** 0x00

**Description:** DPM\_SRC\_PDO2\_3 register

[7:0] **DPM\_SRC\_PDO2\_3** 

## DPM\_SRC\_PDO3\_0

## DPM\_SRC\_PDO3\_0 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| DPM_SRC_PDO3_0 |   |   |   |   |   |   |   |  |  |
| R/W            |   |   |   |   |   |   |   |  |  |

Address: STUSB BLOCKBaseAddress + 0x79

Type: R/W



ADCS TBD 27 /31

Reset: 0x00

**Description:** DPM\_SRC\_PDO3\_0 register

[7:0] DPM\_SRC\_PDO3\_0

## DPM\_SRC\_PDO3\_1

#### DPM\_SRC\_PDO3\_1 register

| 7              | 7 6 5 4 3 2 1 |  |  |  |  |  |  |  |  |
|----------------|---------------|--|--|--|--|--|--|--|--|
| DPM_SRC_PDO3_1 |               |  |  |  |  |  |  |  |  |
| RW             |               |  |  |  |  |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x7A

**Type:** R/W **Reset:** 0x00

**Description:** DPM\_SRC\_PDO3\_1 register

[7:0] **DPM\_SRC\_PDO3\_1** 

#### DPM\_SRC\_PDO3\_2

#### DPM\_SRC\_PDO3\_2 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|---|---|---|--|
| DPM_SRC_PDO3_2 |   |   |   |   |   |   |   |  |
| R/W            |   |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x7B

Type: R/W Reset: 0x00

Description: DPM\_SRC\_PDO3\_2 register

[7:0] **DPM\_SRC\_PDO3\_2** 

#### **DPM SRC PDO3 3**

#### DPM\_SRC\_PDO3\_3 register

| 7 | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|---|----------------|---|---|---|---|---|---|--|--|
|   | DPM_SRC_PDO3_3 |   |   |   |   |   |   |  |  |
|   |                |   | R | W |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x7C

**Type:** R/W **Reset:** 0x00

**Description:** DPM\_SRC\_PDO3\_3 register

[7:0] **DPM\_SRC\_PDO3\_3** 

#### DPM\_SRC\_PDO4\_0

#### DPM\_SRC\_PDO4\_0 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|---|---|---|--|
| DPM_SRC_PDO4_0 |   |   |   |   |   |   |   |  |
| R/W            |   |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x7D

Type: R/W

Reset: 0x00

**Description:** DPM\_SRC\_PDO4\_0 register

[7:0] **DPM\_SRC\_PDO4\_0** 

### DPM\_SRC\_PDO4\_1

## DPM\_SRC\_PDO4\_1 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|---|---|---|--|
| DPM_SRC_PDO4_1 |   |   |   |   |   |   |   |  |
| R/W            |   |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x7E

**Type:** R/W **Reset:** 0x00

**Description:** DPM\_SRC\_PDO4\_1 register

[7:0] **DPM\_SRC\_PDO4\_1** 

#### DPM\_SRC\_PDO4\_2

#### DPM\_SRC\_PDO4\_2 register

| 7              | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|-----|---|---|---|---|---|---|--|--|
| DPM_SRC_PDO4_2 |     |   |   |   |   |   |   |  |  |
|                | R/W |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x7F

Type: R/W Reset: 0x00

**Description:** DPM\_SRC\_PDO4\_2 register

[7:0] **DPM\_SRC\_PDO4\_2** 

#### DPM\_SRC\_PDO4\_3

#### DPM\_SRC\_PDO4\_3 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|---|---|---|--|
| DPM_SRC_PDO4_3 |   |   |   |   |   |   |   |  |
| RW             |   |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x80

**Type:** R/W **Reset:** 0x00

**Description:** DPM\_SRC\_PDO4\_3 register

[7:0] **DPM\_SRC\_PDO4\_3** 

#### DPM\_SRC\_PDO5\_0

#### DPM\_SRC\_PDO5\_0 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|---|---|---|--|
| DPM_SRC_PDO5_0 |   |   |   |   |   |   |   |  |
| R/W            |   |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x81

Type: R/W Reset: 0x00

ADCS TBD 29 /31

Description: DPM\_SRC\_PDO5\_0 register

[7:0] **DPM\_SRC\_PDO5\_0** 

## DPM\_SRC\_PDO5\_1

#### DPM\_SRC\_PDO5\_1 register



Address: STUSB\_BLOCKBaseAddress + 0x82

Type: R/W Reset: 0x00

**Description:** DPM\_SRC\_PDO5\_1 register

[7:0] **DPM\_SRC\_PDO5\_1** 

### DPM\_SRC\_PDO5\_2

#### DPM\_SRC\_PDO5\_2 register

| 7              | 6  | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|----|---|---|---|---|---|---|--|--|
| DPM_SRC_PDO5_2 |    |   |   |   |   |   |   |  |  |
|                | RW |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x83

Type: R/W Reset: 0x00

**Description:** DPM\_SRC\_PDO5\_2 register

[7:0] **DPM\_SRC\_PDO5\_2** 

#### DPM\_SRC\_PDO5\_3

#### DPM\_SRC\_PDO5\_3 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|---|---|---|--|
| DPM_SRC_PDO5_3 |   |   |   |   |   |   |   |  |
| RW             |   |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x84

Type: R/W Reset: 0x00

**Description:** DPM\_SRC\_PDO5\_3 register

[7:0] **DPM\_SRC\_PDO5\_3** 

#### DPM\_REQ\_RDO3\_0

#### DPM\_REQ\_RDO3\_0 register

| 7              | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|-----|---|---|---|---|---|---|--|--|
| DPM_REQ_RDO3_0 |     |   |   |   |   |   |   |  |  |
|                | R/W |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x91

Type: R/W Reset: 0x00

**Description:** DPM\_REQ\_RDO3\_0 register

[7:0] DPM\_REQ\_RDO3\_0

## DPM\_REQ\_RDO3\_1

#### DPM\_REQ\_RDO3\_1 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|---|---|---|--|
| DPM_REQ_RDO3_1 |   |   |   |   |   |   |   |  |
| R/W            |   |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x92

Type: R/W Reset: 0x00

**Description:** DPM\_REQ\_RDO3\_1 register

[7:0] **DPM\_REQ\_RDO3\_1** 

#### DPM\_REQ\_RDO3\_2

## DPM\_REQ\_RDO3\_2 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|---|---|---|--|
| DPM_REQ_RDO3_2 |   |   |   |   |   |   |   |  |
| R/W            |   |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x93

**Type:** R/W **Reset:** 0x00

**Description:** DPM\_REQ\_RDO3\_2 register

[7:0] **DPM\_REQ\_RDO3\_2** 

## DPM\_REQ\_RDO3\_3

#### DPM\_REQ\_RDO3\_3 register

| 7 | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|---|----------------|---|---|---|---|---|---|--|--|
|   | DPM_REQ_RDO3_3 |   |   |   |   |   |   |  |  |
|   | R/W            |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x94

**Type:** R/W **Reset:** 0x00

**Description:** DPM\_REQ\_RDO3\_3 register

[7:0] **DPM\_REQ\_RDO3\_3** 

ADCS TBD 31 /31