### COAL Lab # 08

# **Designing Microarchitecture-III**

Name: Muhammad Usman

Class: BSCS 3C1

**Reg No:** cs211208

#### Literature Review:

Designing microarchitecture of 32-bit microprocessor which can perform different functionalities for computer. In this lab we have extended the functionality of single cycle core which can perform every instruction one by one. At this point the design is limited for loading data from an address from memory, that is Load word (lw) and storing data from registers to memory, That is Store word (sw).

Store instructions are S-type instructions. The store word instruction, sw, copies data from a register to memory. The register is not changed. The memory address is specified using a base/register pair. The name S-type is short for Store-type. S-type instructions use two register operands and one immediate operand. The figure below shows the S-type machine instruction format. The 32-bit instruction has five fields: op, rs1, rs2, funct3, and imm. The first four fields, op, rs1, rs2, and funct3 are like those of R-type instructions. The imm field holds the 12-bit immediate. The operation is determined by the opcode and funct3, highlighted in blue. The operands are specified in the three fields rs1, rs2, and imm. rs and imm are always used as source operands. rs2 is used as another source for store instructions.

Like I-type instructions, S-type also has 12-bit immediate. The immediate in store instructions are split into two halves: the lower bits are stored in Instr[11:7] bit and the upper bits are stored in Instr[31:25]. First, we make the 12-bit immediate by concatenating the upper and lower part of immediate and then sign extend it for further use.

# **Lab Task:**

#### Task:

1. Write a complete data path for Store Instruction in Verilog by instantiating all the module blocks. Attach the code.

# **Block Diagram:**



## **Verilog Code:**

# Single\_Cycle.v

```
`include "./PC/design.v"
   include "./Instruction-memory/design.v"
   include "./register-file/design.v"
   include "./ControlUnit/control_unit.v"
   include "./sign-extension/design.v"
   include "./ALU/design.v"
   include "./data-memory/design.v"
   include "./adder/design.v"
```

```
include "./ControlUnit/DecoderModules/main decoder.v"
 include "./ControlUnit/DecoderModules/alu decoder.v"
module Single_Cycle(clk,reset);
    input clk,reset;
   // Interim Wire Declaration
       wire [31:0] PC_w;
        wire [31:0] Instruction;
        wire [31:0] RD1;
        wire [31:0] Extended;
       wire [31:0]ALUResult;
        wire RegWrite;
       wire MemWrite;
       wire [31:0] RD;
        wire [31:0] RD2;
        wire [31:0] NextIns;
        wire [1:0] ImmSrc;
        wire [2:0]ALUControl;
   // Module Initialization
                                                                         // fetch cycle
   program_counter program_counter (
                                         .clk(clk),
                                         .reset(reset),
                                         .PC(PC_w),
                                         .PCNext(NextIns)
                                         );
    instruction_memory instruction_memory (
                                             .reset(reset),
                                             .A(PC_w),
                                             .RD(Instruction)
                                             );
                                                                         // Decoding ==>
                                 .zero(),
                                 .op(Instruction[6:0]),
                                 .func3(Instruction[14:12]),
                                 .func7(),
                                 .PCSrc(),
                                 .RegWrite(RegWrite),
                                 .ALUSrc(),
```

```
.MemWrite(MemWrite),
                             .ResultSrc(),
                             .ImmSrc(ImmSrc),
                             .ALUControl(ALUControl)
                             );
register_file register_file (
                                 .A1(Instruction[19:15]),
                                 .A2(Instruction[24:20]),
                                 .A3(Instruction[11:7]),
                                 .clk(clk),
                                 .reset(reset),
                                 .RD1(RD1),
                                 .RD2(RD2),
                                 .WD3(RD),
                                 .WE3(RegWrite)
                                 );
sign_extension sign_extension (
                                 .Imm(Instruction),
                                 .ImmExt(Extended),
                                 .ImmSrc(ImmSrc)
                                 );
Flags_ALU Flags_ALU (
                     .A(RD1),
                     .B(Extended),
                     .ctrl(ALUControl),
                     .Result(ALUResult),
                     .Z(),
                     .N(),
                     .C(),
                     .V()
                     );
data_memory data_memory (
                             .clk(clk),
                             .A(ALUResult),
                             .WD(RD2),
                             .WE(MemWrite),
                             .RD(RD),
                             .reset(reset)
                         );
Adder Adder(
```

```
.Inp1(PC_w),
.Inp2(32'd4),
.Sum(NextIns)
);
endmodule
```

#### program\_counter.v

```
module program_counter(PCNext,clk,reset,PC);

input[31:0] PCNext;
output reg[31:0] PC;
input clk,reset;

always @(posedge clk) begin
   if(reset == 1'b1) begin
    PC <= 32'h000000000;
end
else begin
   PC <= PCNext;
end
end</pre>
end
end
```

# instruction\_memory.v

```
module instruction_memory(reset,A,RD);
    input[31:0] A;
    input reset;
    output [31:0] RD;
    reg[31:0] mem [1023:0]; // 8 byte // 16 half word // 32 word
    assign RD = (reset == 1'b1) ? 32'h000000000 : mem[A[31:2]];
```

```
initial begin
    // sw x5,0x4(x0)
    // sw x6, 0x8(x0)
    // sw x7, 0xC(x0)
    mem[0] <= 32'h00502223;
    mem[1] <= 32'h00602423;
    mem[2] <= 32'h00702623;
    end</pre>
endmodule
```

## register file.v

```
module register_file(A1,A2,A3,clk,reset,RD1,RD2,WD3,WE3);
    input[4:0] A1,A2,A3;
   input clk,reset,WE3;
    input[31:0] WD3;
   output [31:0]RD1,RD2;
    reg[31:0] register[31:0];
    initial begin
        register[0] <= 32'h000000000;
        register[1] <= 32'h000000000;
        register[5] <= 32'h00000100;
        register[6] <= 32'h00000200;
        register[7] <= 32'h00000300;
        register[10] <= 32'h000000000;
    assign RD1 = (reset == 1'b1) ? 32'd0 : register[A1];
    assign RD2 = (reset == 1'b1) ? 32'd0 : register[A2];
    always@ (negedge clk) begin
        if((WE3 == 1'b1) & (A3 != 5'h00)) begin
            register[A3] <= WD3;</pre>
        end
    end
endmodule
```

### Control Unit.v

```
module control_unit(zero, op, func3, func7, PCSrc, RegWrite, ALUSrc, MemWrite,
ResultSrc, ImmSrc, ALUControl);
   input zero, func7;
   input [6:0] op;
   input [2:0] func3;
   output PCSrc, RegWrite, ALUSrc, MemWrite, ResultSrc;
   output [1:0] ImmSrc;
   output [2:0] ALUControl;
   wire [1:0] ALUOp;
   wire op5, Branch;
   assign op5 = op[5];
   main_decoder main_dec (
        .op(op), .RegWrite(RegWrite), .ALUSrc(ALUSrc), .MemWrite(MemWrite),
        .ResultSrc(ResultSrc), .Branch(Branch), .ImmSrc(ImmSrc), .ALUOp(ALUOp)
   );
    alu_decoder alu_dec (
        .ALUOp(ALUOp), .func3(func3), .op5(op5), .func7_5(func7),
.ALUControl(ALUControl)
   );
    assign PCSrc = zero & Branch;
endmodule
```

## ALU\_decoder.v

```
module alu_decoder(ALUOp, func3, op5, func7_5, ALUControl);
    input [1:0] ALUOp;
    input [2:0] func3;
    input op5, func7_5;
    wire [1:0] signal;
    output [2:0] ALUControl;
```

### main\_decoder.v

```
module main_decoder(op, RegWrite, ALUSrc, MemWrite, ResultSrc, Branch, ImmSrc, ALUOp);
  input[6:0] op;
  output RegWrite, ALUSrc, MemWrite, ResultSrc, Branch;
  output [1:0] ImmSrc, ALUOp;

assign RegWrite = ((op == 7'b0000011) | (op == 7'b0110011)) ? 1'b1 : 1'b0;
  assign ALUSrc = ((op == 7'b0100011)) ? 1'b1 : 1'b0;
  assign MemWrite = ((op == 7'b0100011)) ? 1'b1 : 1'b0;
  assign ResultSrc = ((op == 7'b0100011)) ? 1'b1 : 1'b0;
  assign Branch = ((op == 7'b1100011)) ? 1'b1 : 1'b0;

assign ImmSrc = ((op == 7'b0100011)) ? 2'b01 : (op == 7'b1100011) ? 2'b10 : 2'b00;
endmodule
```

#### adder.v

```
module Adder(Inp1,Inp2,Sum);
  input [31:0] Inp1,Inp2;
  output [31:0]Sum;
  assign Sum = Inp1+Inp2;
```

#### ALU.v

```
module Flags_ALU(A, B, ctrl, Result, Z, N, C, V);
 // inputs
 input [31:0] A, B;
 input [2:0] ctrl;
 // outputs
 output [31:0] Result;
 // Flags for Zero, Negative, Carry and Overflow respectively.
 output Z,N,C,V;
 // interim wires
 wire [31:0] A_and_B, A_or_B, B_not, A_sum_B;
 wire [31:0] S1;
 wire [31:0] not_Result;
 wire Cout, xor_A_Sum, xnor_A_B_ctrl0, ctrl1_not;
 // Logic Designing
 assign A_and_B = A & B;
 assign A_or_B = A | B;
 // Not
 assign B_not = ~B;
 // 2x1 Mux for addition or subtraction
 assign S1 = (ctrl[0] == 1'b1) ? B_not : B;
 // Addition / Subtraction
 assign {Cout, A sum B} = A + S1 + ctrl[0];
 // Result output through 4x1 Mux
 assign Result = (ctrl[1:0] == 2'b00) ? A_sum_B :
                  (ctrl[1:0] == 2'b01) ? A_sum_B :
                  (ctrl[1:0] == 2'b10) ? A_and_B : A_or_B;
 // Flags Outputs
 // for zero checking
 assign not_Result = ~Result;
 assign Z = &(not_Result);
 // for negative checking
```

```
assign N = Result[31];
//for carry checking
assign ctrl1_not = (~ctrl[1]);
assign C = ctrl1_not & Cout;
// for overflow checking
assign xor_A_Sum = A_sum_B[31] ^ A[31];
assign xnor_A_B_ctrl0 = ~(A[31] ^ B[31] ^ ctrl[0]);
assign V = ctrl1_not & xor_A_Sum & xnor_A_B_ctrl0;
endmodule
```

## sign\_extension.v

```
module sign_extension(Imm,ImmSrc,ImmExt);
    input [31:0] Imm;
    input[1:0] ImmSrc;
    output [31:0] ImmExt;
    assign ImmExt = (ImmSrc == 2'b00) ? {{20{Imm[31]}},Imm[31:20]} :
{{20{Imm[31]}},Imm[31:25],Imm[11:7]};
endmodule
```

### data\_memory.v

```
module data_memory(clk,A,WD,WE,RD,reset);
    input[31:0] A,WD;
    input WE,clk,reset;
    output [31:0] RD;
    reg[31:0] memory [1023:0];
    initial begin
        memory[0] <= 32'h00000000;
    end
    assign RD = (WE == 1'b0) ? memory[A] : 32'd0;
    always@(posedge clk) begin</pre>
```

```
if(WE == 1'b1) begin
    memory[A] <= WD;
end
end
end</pre>
```

#### **GTK WAVE:**



