# Exact Tile-Based Segmentation Inference of Images Larger than GPU Memory

# Michael Majurski<sup>1</sup>, and Peter Bajcsy<sup>1</sup>

<sup>1</sup>National Institute of Standards and Technology, Gaithersburg, MD 20899

michael.majurski@nist.gov peter.bajcsy@nist.gov

We address the problem of performing exact (tiling-error free) out-of-core semantic segmentation inference of arbitrarily large images using fully convolutional neural networks (FCN). FCN models have the property that once a model is trained it can be applied on arbitrarily sized images, although it is still constrained by the available GPU memory. This work is motivated by overcoming the GPU memory size constraint without numerically impacting the final result. Our approach is to select a tile size which will fit into GPU memory with a halo border of half the network receptive field. Next, stride across the image by the tile size without the halo. The input tile halos will overlap while the output tiles join exactly at the seams. Such an approach enables performing inference of whole slide microscopy images generated by a slide scanner, for example. The novelty of this work is documenting the formulas for determining tile size and stride and then validating them on U-Net and FC-DenseNet architectures. In addition, we quantified the errors due to tiling configurations which do not satisfy the constraints, and explore using architecture effective receptive fields to estimate the tiling parameters.

**Key words:** artificial intelligence; convolutional neural networks; effective receptive field; out-of-core processing; semantic segmentation.

Accepted: Month Date, Year

Published: Month Date, Year

https://doi.org/10.6028/jres.XXX.XXX

#### 1. Introduction

The task of semantic segmentation, assigning a label to each image pixel, is often performed using deep learning based convolutional neural networks (CNNs) [1, 2]. A subtype type of CNN which only uses convolutional layers is called a "fully convolutional neural network" (FCN), which can be used with input of arbitrary size. Both U-Net [2] and the original FCN network [3] are examples of FCN type CNNs. FCNs enable training the network on images much smaller than those of interest at inference time as long as the resolution is comparable. For example, one can train a U-Net model on  $512 \times 512$  pixel tiles and then perform GPU-based inference on arbitrarily-sized images provided the GPU memory can accommodate the model coefficients, network activations, application code, and an input image tile. This decoupling of training and inference image sizes means the semantic segmentation models can be applied to images much larger than the memory available on current GPUs.

Images larger than GPU memory can also be used to train the model if you first break them into tiles. In fact, that is fairly common practice when working with large format images. Interestingly, the same edge effect which cause tiling errors during inference also affects the training process. Therefore the tiling methodology presented here could also be used to generate tiles for network training.

The ability of FCN networks to perform inference on arbitrarily large images differs from other types of CNNs where the training and inference image sizes must be identical. Usually this static image size requirement is not a problem since the input image size is expected to be static, or images can be resized within reason to fit the network. For example, if one trained a CNN on ImageNet [4] to classify pictures into two classes:  $\{Cat, Dog\}$ , the content of the image does not change drastically if the cat photo is resized to  $224 \times 224$  pixels before inference provided the resolution is not altered considerably. Convolutional networks are not yet capable of strong generalization across scales [5, 6] so the inference time pixel resolution needs to approximately match the training time resolution or accuracy can suffer.

In contrast, there are applications where resizing the image is not acceptable due to loss of information. For example, in digital pathology, one cannot take a whole slide microscopy image generated by a slide scanner (upwards of 10 Gigapixels) and fit it into GPU memory; nor can one reasonably resize the image as too much image detail would be lost.

Our work is motivated by the need to design a methodology for performing inference on arbitrarily large images on GPU memory constrained hardware in those applications where the loss of information due to image resizing is not acceptable. This method can be summarized as follows. The image is broken down into non-overlapping tiles. Each tile has its local context defined by the halo border (ghost region) included only when performing inference. The tile size should be selected so that when the halo border is included the whole image will fit into GPU memory. The network receptive field [7] is the set of all input pixels which can influence a given output pixel. We use the receptive field to define the halo border as half the network receptive field to ensure that pixels on the edge of the non-overlapping tiles have all of the required local context as if computed in a single forward pass.

There are three important concepts required for this tile-based (out-of-core) processing scheme.

- 1. Zone of Responsibility (ZoR): a rectangular region of the output image currently being computed, a.k.a. the output tile size.
- 2. Halo: minimum horizontal and vertical border around the ZoR indicating the local context that the FCN requires to accurately compute all pixels within the ZoR. This value is equal to half of the receptive field size of the model architecture being used. This is derived from the definition of the convolution network: each output pixel in the ZoR is dependent upon other pixels in either the ZoR or in the halo.
- 3. Stride: the stride across the source image used to create tiles. The stride is fixed at the ZoR size.

The original U-Net paper [2] briefly hinted at the feasibility of an inference scheme similar to the one we present in this paper but did not fully quantify and explain the inference mechanism. The novelty of our work lies in presenting a methodology for tiling-error-free inference over images that are larger than available GPU memory for processed data.

# 2. Related Work

Out-of-core, tile-based processing is a common approach in the high performance computing (HPC) field where any local signal processing filter can be applied to carefully decomposed subregions of a larger problem [8]. The goal is often computation acceleration via task or data parallelization. These tile-based processes for the purpose of task parallelization also reduce the active working memory required at any given point in the computation.

It has been known since the initial introduction of FCN models that they can be applied via shift-and-stitch methods as if the FCN were a single filter [3, 9]. The original U-Net paper [2] also hints at

inference of arbitrary sized images in its Figure 2. However, none of the past papers mentioning shift-and-stitch discuss the methodology for performing out-of-core arbitrary sized image inference.

There are two common approaches for applying CNN models to large images: sliding window (overlapping tiles) and patch-based. Sliding windows (i.e. overlapping tiles) have been used for object detection [10, 11] and for semantic segmentation [12, 13]. Patch-based inference also supports arbitrarily large images, but it can be very inefficient [13, 14].

Huang et al. and Iglovikov et al. [15, 16] both propose sliding window approaches. Huang et al. [15] directly examines the problem of operating on images for which inference cannot be performed in a single forward pass. The authors focus on different methods for reducing but not eliminating the error in labeling that arises from different overlapping tile-based processing schemes. They examine label averaging and the impacts of different tile sizes on the resulting output error and conclude that using as large a tile as possible will minimize the error. Huang et al. [15] also examine the effects of zero-padding, documenting how much error it introduces. At no point do they produce tiling-error free inference. Iglovikov et al. [16] remark upon error in the output logits at the tile edges during inference and suggest overlapping predictions or cropping the output to reduce that error.

Patch based methods for dealing with large images predict a central patch given a larger local context. Mnih [17] predicts a  $16 \times 16$  pixel patch from a  $64 \times 64$  pixel area for road segmentation from aerial images. This approach will scale to arbitrarily large images and if a model architecture with a receptive field of less than 48 pixels is used, it will have zero error from the tiling process. Saito et al. [18] use a similar patch based formulation to Mnih, predicting a center patch given a large local context, however they add a model averaging component by predicting eight slightly offset versions of the same patch and then combining the predictions.

Our ability to perform error-free tile-based inference relies on the limited receptive field of convolutional layers. Luo et al. [19] discuss the receptive fields of convolutional architectures, highlighting that for a given output pixel, there is limited context/information from the input that can influence that output [7]. Input data outside the receptive field cannot influence that output pixel [19]. The receptive field of a model is highly dependent upon architecture and layer connectivity. We use the theoretical underpinning of receptive fields to identify a sufficient size of an image tile for performing inference without tiling-based errors.

To the best of our knowledge, no published method fully explores a methodology for performing error-free tile-based (out-of-core) inference of arbitrarily large images. While tile-based processing schemes have been outlined, the past publications do not provide a framework for achieving error-free tile-based inference results. Our approach does not handle layers with dynamic inference or variable receptive fields like stand alone self-attention [20], squeeze and excitation layers [21], deformable convolutions [22], or non-local layers [23].

### 3. Methods

Performing inference on arbitrarily large input images requires that we operate based on image tiles and only on a small enough tile to fit in GPU memory for any single forward pass. To form a tile, the whole image is broken down into non-overlapping regions. This is equivalent to striding across the image with a fixed stride. Then if we include enough local context around each tile to cover the theoretical receptive field of the network, each pixel will have all of the local context it requires. Therefore, while the full image is broken into tiles to performing inference, each pixel individually has all of the information required to be predicted as if the whole image were passed through the network as one block of memory. This work leverages FastImage [24], a high-performance accessor library for processing gigapixel images in a tile-based manner. Figure 1 shows a cropped region from an example 20000 × 20000 pixel stem cell



Fig. 1. (Left)  $250 \times 250$  pixel subregion of a grayscale stem cell colony image being segmented by U-Net. (Center) Segmentation result with proper halo border of 96 pixels. (Right) Segmentation result with artifacts due to tiling (halo border is equal to 0).

microscope image (left), with the segmentation result produced by the model applied to the full image with a correct halo (center), and the segmentation result from tiling without the halo (right).

Each dimension of the square input tile is then defined as  $inputTileSize = ZoR + 2 \times Halo$ . Figure 2 shows an example where a  $832 \times 832$  pixel zone of responsibility is shown as a square with a 96 pixel halo surrounding it. Since the local context provided by the pixels in the halo is required to correctly compute the output tile, the GPU input is  $832 + 2 \times 96 = 1024$  pixels per spatial dimension.

In other words, the image is broken down into the non-overlapping ZoR (i.e. output tiles). For each ZoR, the local context defined by the halo (where that context is available) is included in the input tile to be passed through the network. For a specific output pixel, if an input pixel is more than half the receptive field away, it cannot influence that output pixel. Therefore including a halo of half the receptive field ensures that pixels on the edge of the ZoR have all the required context.

After passing the input tile through the model, the ZoR within the prediction (without the halo) is copied to the output image being constructed in CPU memory. Note, the network output is the same size as its input,  $ZoR + 2 \times Halo$ . The ZoR needs to be cropped out from the prediction so only those pixels with full context are used to build the final result. The halo provides the network with all the information it needs to make correct, exact predictions for the entirety of the output zone of responsibility. Hence the name, since each ZoR is responsible for a specific zone of the output image.

This tile-based inference can be thought of as a series of forward passes, each computing a subregion (ZoR) of the feature maps that would be created while performing inference on the whole image in one pass. In summary, each tile's feature maps are created (forward pass), its ZoR output extracted, and then the GPU memory is recycled for the next tile. By building each ZoR result in a separate forward pass we can construct the network output within a fixed GPU memory footprint for arbitrarily large images.

### 3.1 U-Net Case Study

We use U-Net [2] as a case study example of FCNs. Nonetheless, the presented tiling concept applies to any FCN (without dynamic or variable receptive fields), just the specific numerical values will be different.

Note: for the purpose of brevity, we will use 'up-conv' (as the U-Net paper does) to refer to fractionally strided convolutions with a stride of 1/2 which doubles the feature map spatial resolution [25].



**Fig. 2.** Left: ZoR  $(832 \times 832 \text{ pixel square})$  with a 96 pixel surrounding halo (shaded area) which combine to make the  $1024 \times 1024$  pixel input tile required to infer the  $832 \times 832$  pixel output tile (ZoR). Right: segmentation output tile showing the ZoR contribution to the final segmented image.

# 3.1.1 Determining The Halo

The halo must be half the receptive field  $(halo = \lceil receptive field/2 \rceil)$ . The general principle is to sum along the longest path through the network, the product of half the receptive field for each convolutional kernel and the stride that kernel has across the input image. The stride a specific convolution kernel has across the input image is a combination of that kernel's stride with respect to its feature map and the downsampling factor between the input image size and the spatial size of that feature map. The downsampling factor is determined by the number of spatial altering layers between the input image and a specific layer.

Let U-Net be described by an ordered sequence of convolutional layers c = 0, ..., N-1 with each layer being associated with a level  $l_c$  and a square kernel  $k_c \times k_c$ . For the network, N defines the number of convolutional layers along the longest path from input to output.

Let us define the level  $l_c$  of an encoder-decoder network architecture as the number of max-pool<sup>1</sup> layers minus the number of up-conv layers between the input image and the current convolutional layer c along the longest path through the network. Levels start at 0; each max pool encountered along the longest path increases the level by 1 and each up-conv reduces the level by 1.

#### 3.1.2 General Halo Calculation

The required halo can be calculated according to the Equation 1 for a UNet type FCN architecture. This equation can be considered a special case of the more general framework presented by [7] for computing CNN receptive fields; however it enables an exploration of how each UNet element contributes to the receptive field.

$$Halo = \sum_{c=0}^{N-1} 2^{l_c} \lfloor \frac{k_c}{2} \rfloor \tag{1}$$

<sup>&</sup>lt;sup>1</sup>Convolutions with a stride of 2 can also be used to halve the spatial size of the feature maps but they will affect the receptive field.

The halo is a sum over every convolutional layer index c from 0 to N-1 encountered along the longest path from the input image to the output. Equation 1 has two terms. The  $2^{l_c}$  term is the number of pixels at the input image resolution that correspond to a single pixel within a feature map at level  $l_c$ . Therefore, at level  $l_c=4$  each pixel in the feature map equates to  $2^4=16$  pixels at the input image resolution. This  $2^{l_c}$  term is multiplied by the second term  $\lfloor \frac{k_c}{2} \rfloor$  which determines, for a given c, how many pixels of local context are required at that feature map resolution to perform the convolution.

#### 3.1.3 U-Net Configuration

We have made two modifications to the published U-Net.

- 1. Normalization: Batch normalization [26] was added after the activation function of each convolutional layer as it is current good practice in the CNN modeling community.
- 2. Convolution Type: The convolutional padding scheme was changed to SAME from VALID as used in the original paper [2].

Batch normalization will not prevent numerically identical results compared to inferring the whole image in a single pass if correct inference procedures are followed, where the normalization statistics are frozen having been estimated during the training process.

The original U-Net paper uses VALID type convolutions<sup>2</sup> which shrink the spatial size of the feature maps by 2 pixels for each layer [25]. Switching to SAME type convolutions preserves feature map size. See Appendix D for additional explanation.

There is one additional constraint on U-Net that needs to be mentioned. Given the skip connections between the encoder and decoder elements for matching feature maps, we need to ensure that the tensors being concatenated together are the same size. This can be restated as requiring the input size be divisible by the largest stride across the input image by any kernel. For U-Net this stride is 16 (derivation in Appendix D). Another approach to ensuring consistent size between the encoder and decoder is to pad each up-conv layer to make its output larger and then crop to the target feature map size. That is a less elegant solution than enforcing a tile size constraint and potentially padding the input image.

### 3.1.4 Halo Calculation for U-Net

The published U-Net (Figure 1 from [2]) has one level per horizontal stripe of layers. The input image enters on level  $l_{c=0} = l_{c=1} = 0$ . The first max-pool layer halves the spatial resolution of the network, changing the level. Convolution layers  $c = \{2,3\}$  after that first max-pool layer up to the next max-pool layer belong to level  $l_{c=2} = l_{c=3} = 1$ . This continues through level 4, where the bottleneck of the U-Net model occurs. In U-Net's Figure 1 [2], the bottleneck is the feature map at the bottom which occurs right before the first up-conv layer. After the bottleneck, the level number decreases with each subsequent up-conv layer, until level  $l_{N-1} = 0$  right before the output image is generated.

The halo computation in Equation 1 can be simplified for U-Net as shown in Appendix A. Appendix B shows a numerical example for computing the halo size using Equation 1.

Following Equation 1 for U-Net results in a minimum required halo of 92 pixels in order to provide the network with all of the local context it needs to predict the outputs correctly. This halo needs to be provided both before and after each spatial dimension and hence the input image to the network will need to be  $2 \times 92 = 184$  pixels larger. This value is exactly the number of pixels the original U-Net paper has the

<sup>&</sup>lt;sup>2</sup>For an excellent review of convolutional arithmetic, including transposed convolutions (i.e., up-conv), see "A guide to convolutional arithmetic for deep learning by Dumoulin and Visin" [25].



**Fig. 3.** A (left): Simplified 1D example of an addition kernel of size 3 being applied at an offset less than the kernel size, producing different results (compare top and bottom sums of 1, 2, and 3 or 2, 3, and 4). B (right): Simplified 1D example of reflection padding (reflected through dotted line) causing a different stride pattern across a set of pixels. The altered stride prevents the tile-based processing from collaboratively building subregions of a single feature map.

output being shrunk by to avoid using SAME convolutions; a 572 pixel input shrunk by 184 results in the 388 pixel output [2]. However, this runs afoul of our additional restriction on the U-Net input size, which requires images to be a multiple of 16. So rounding up to the nearest multiple of 16 results in a halo of 96 pixels. Since one cannot just adjust the ZoR size to ensure (ZoR + Halo)%16 = 0 due to convolutional arithmetic, we must explore constraints on image partitioning.

#### 3.2 Constraints on Image Partitioning

Our tile-based processing methodology operates on the principle of constructing the intermediate feature map representations within U-Net in a tile-based fashion, such that they are numerically identical to the whole image being passed through the network in a single pass. Restated another way, the goal is to construct an input image partitioning scheme such that the zone of responsibility is building a spatial subregion of the feature maps that would exist if the whole image were passed through the network in a single pass.

#### 3.2.1 Stride Selection

To properly construct this feature map subregion one cannot stride across the input image in a different manner than would be used to perform inference on the whole image. The smallest feature map in U-Net is spatially  $16 \times$  smaller than the input image. Therefore, 16 pixels is the smallest offset one can have between two tile-based forward network passes while having both collaboratively build subregions of a single feature map representation. Figure 3 shows a simplified 1D example with a kernel of size 3 performing addition. When two applications of the same kernel are offset by less than the size of the kernel they can produce different results. For U-Net, each  $16 \times 16$  pixel block in the input image becomes a single pixel in the lowest spatial resolution feature map. A stride other than a multiple of 16 would result in subtly different feature maps because each feature map pixel was constructed from a different set of  $16 \times 16$  input pixels.

This requirement means that we always need to start our tiling of the full image at the top left corner and stride across in a multiple of 16. However, this does not directly answer the question as to why we cannot have a non-multiple of 16 halo value.

#### 3.2.2 Border Padding

The limitation on the halo comes from the fact that if we have arbitrary halo values, we will need to use different padding schemes between the full image inference and the tile-based inference to handle the image edge effects. Figure 3 shows for a 1D case how reflection padding can (1) alter the stride across the full image which needs to be maintained as a multiple of 16 to collaboratively build subregions of a single feature map and (2) change the reflection padding required to have an input image whose spatial dimensions are a multiple of 16. Reflection padding is preferred since it preserves image statistics locally.

#### 3.2.3 ZoR and Halo Constraints

Both problems, (1) collaboratively building feature maps and (2) different full image edge reflection padding requirements disappear if both the zone of responsibility and the halo are multiples of 16. Thus, we constrain the final values of ZoR and halo to be the closest higher multiple of the ratio F between the image size I and minimum feature map size (Equation 2) where F = 16 for the published U-Net,

$$F = \frac{\min\{H_{I}, W_{I}\}}{\min_{\forall I_{c}}\{H_{I_{c}}, W_{I_{c}}\}}$$

$$Halo^{*} = F \lceil \frac{Halo}{F} \rceil$$

$$ZoR = F \lceil \frac{ZoR}{F} \rceil$$
(2)

where  $H_I$  and  $W_I$  are the input image height and width dimensions,  $Halo^*$  is the adjusted halo value to accommodate stride constraints, and  $H_{l_c}$  and  $W_{l_c}$  are the feature map height and width dimensions.

#### 4. Experimental Results

#### 4.1 Data Set

We used a publicly accessible data set acquired in phase contrast imaging modality and published in [27]. The data set consists of three collections, each with around 161 time-lapse images at roughly  $20\,000 \times 20\,000$  pixels per stitched image frame with 2 bytes per pixel.

#### 4.2 Exact Tile-Based Inference Scheme

Whether performing inference on the whole image in a single forward pass or using tile-based processing, the input image size needs to be a multiple of 16 as previously discussed Reflection padding is applied to the input image to enforce this size constraint before the image is decomposed into tiles.

Let us assume that we know how big an image we can fit into GPU memory, for example  $1024 \times 1024$  pixels. Additionally, given that we are using U-Net we know that the required halo is 96 pixels. Then our zone of responsibility is  $ZoR = 1024 - 2 \times Halo = 832$  pixels per spatial dimension. Despite performing inference on  $1024 \times 1024$  pixel tiles on the GPU per forward pass, the stride across the input image is 832 pixels because we need non-overlapping ZoR. The edges of the full image do not require halo context to ensure identical results when compared with a single inference pass. Intuitively, the true context is unknown since it's outside the existing image.

In the last row and column of tiles, there might not be enough pixels to fill out a full  $1024 \times 1024$  tile. However, because U-Net can alter its spatial size on demand, as long as the tile is a multiple of 16 a narrower (last column) or shorter (last row) tile can be used.

#### 4.3 Errors due to an Undersized Halo

To experimentally confirm that our out-of-core image inference methodology does not impact the results we determined the largest image we could process on our GPU, performed the forward pass, and saved the resulting softmax output values as ground truth data. We then process the same image using our tiling scheme with varying halo values. We show that there are numerical differences (greater than floating point error) when using halo values less than 96.

Our U-Net model was trained to perform binary (foreground/background) segmentation of the phase contrast microscopy images. The largest image on which we could perform inference given our GPU with 24 GB of memory is  $3584 \times 3584$  pixels. Therefore, we created 20 reference inference results by cropping out K = 20 random  $3584 \times 3584$  subregions of the data set. Tile-based out-of-core inference was performed for each of the 20 reference images using a tile size of 512 pixels (thereby meeting the multiple of 16 constraint) with halo values from 0 to 96 pixels in 16 pixel increments.

The tiling codebase seamlessly constructs the softmax output in CPU memory as if the whole image had been inferred in a single forward pass. So our evaluation methodology consists of looking for differences in the output softmax produced by the reference forward pass (R) as well as the tile-based forward pass (T). We used the following two metrics for evaluation: Root Mean Squared Error (RMSE, Equation 3) of the softmax and Misclassification Error (ME, Equation 4) of the resulting binary segmentation masks. We also include Misclassification Error Rate (MER, Equation 5), the ME normalized by the number of pixels; and Relative Runtime, where compute time to perform inference is shown relative to the runtime without the tiling scheme. This runtime highlights that there is a tradeoff to be made between the error introduced due to the out-of-core GPU inference and the compute overhead required to do so. The MER metric can be multiplied by 100 to compute the percent of pixels with errors due to the tiling scheme. All metrics are averaged across the K=20 reference images.

$$RMSE = \frac{1}{K} \sum_{i=1}^{K} \sqrt{\frac{\sum_{i=1}^{m} \sum_{j=1}^{n} (R_{ij} - T_{ij})^{2}}{mn}}$$
(3)

$$ME = \frac{1}{K} \sum_{i=1}^{K} \left( \sum_{i=1}^{m} \sum_{i=1}^{n} [R_{ij} \neq T_{ij}] \right)$$
 (4)

$$MER = \frac{1}{K} \sum_{i=1}^{K} \left( \frac{\sum_{i=1}^{m} \sum_{j=1}^{n} [R_{ij} \neq T_{ij}]}{nm} \right)$$
 (5)

The total inference error is a composite of model error (what is directly minimized by gradient descent during training) and tiling error. We demonstrate a zero error contribution from tiling in the case of trained and untrained U-Net models (or minimum and maximum inference errors due to a model).

For the trained model, the error metrics are shown in Table 1 with 512 pixel tiles  $^3$ . Once the required 96 pixel halo is met the RMSE falls into the range of floating point error and ME goes to zero. Beyond the minimum required halo, all error metrics remain equivalent to the minimum halo. The first row shows the data for the whole image being inferred without the tiling scheme. The ME metric is especially informative, because when it is zero, the output segmentation results are identical regardless of whether the whole image was inferred in a single pass or it was decomposed into tiles. Table 1 highlights the engineering tradeoff that must be made, obtaining zero inference error requires  $2.58 \times$  the wall clock runtime. The MER with naive tailing is  $6.1 \times 10^{-4}$  or 0.06%. Depending on your application, this level of error might be acceptable

<sup>&</sup>lt;sup>3</sup>All results were generated on an Intel Xeon 4114 CPU with an NVIDIA Titan RTX GPU using Python 3.6 and TensorFlow 2.1.0 running on Ubuntu 18.04.

| TileSize | ZoR | Halo | RMSE                   | ME     | $\sigma(ME)$ | MER                  | RelativeRuntime |
|----------|-----|------|------------------------|--------|--------------|----------------------|-----------------|
| 3584     | n/a | n/a  | 0.0                    | 0.0    | 0.0          | 0.0                  | 1.0             |
| 512      | 512 | 0    | $1.11\times10^{-2}$    | 7773.4 | 1350         | $6.1 \times 10^{-4}$ | 1.08            |
| 512      | 480 | 16   | $6.35 \times 10^{-3}$  | 5455.4 | 1420         | $4.2 \times 10^{-4}$ | 1.31            |
| 512      | 448 | 32   | $3.29 \times 10^{-3}$  | 2372.2 | 670          | $1.8 \times 10^{-4}$ | 1.36            |
| 512      | 416 | 48   | $1.95 \times 10^{-3}$  | 1193.7 | 350          | $9.3 \times 10^{-5}$ | 1.61            |
| 512      | 384 | 64   | $7.79 \times 10^{-4}$  | 434.1  | 141          | $3.4 \times 10^{-5}$ | 1.85            |
| 512      | 352 | 80   | $1.50 \times 10^{-4}$  | 71.6   | 27           | $5.6 \times 10^{-6}$ | 2.21            |
| 512      | 320 | 96   | $4.17 \times 10^{-10}$ | 0.0    | 0.0          | 0.0                  | 2.58            |

Table 1. Error Metrics for Tile Size 512





Fig. 4. Impact of the stride offset on the RMSE of the U-Net softmax output.

despite the potential for edge effects between the non-overlapping tiles. One consideration: larger tile sizes are more compute efficient because the ratio of the ZoR area to the tile area increases.

For the untrained model, results are shown in Table 3 in Appendix C with 1024 pixel tiles. The results were generated using an untrained 4 class U-Net model, whose weights were left randomly initialized. Additionally, the image data for that result was normally distributed random noise with  $\mu=0, \sigma=1$ . The error coming from tile-based processing is zero once the required halo is met.

# 4.4 Errors due to Violation of Partitioning Constraints

To demonstrate how the inference results differ as a function of how the network strides across the input image we have constructed 32 overlapping,  $2048 \times 2048$  pixel subregions of an image; each offset from the previous subregion start by 1 pixel. So the first subregion is  $[x_{st}, y_{st}, x_{end}, y_{end}] = [0, 0, 2048, 2048]$ , while the second subregion is [1, 0, 2049, 2048], and so on. In order to compare the inference results without any edge effects confounding the results, we only compute RMSE (Equation 3) of the softmax output within the area in common between all 32 images, inset by 96 pixels; [128, 96, 1920, 1952]. The results are shown in Figure 4 where identical softmax outputs only happen when the offset is a multiple of 16.

#### 4.5 Application to a Fully Convolutional DenseNet

Up to this point we have shown that our ZoR and halo tiling scheme produces error-free out-of-core semantic segmentation inference for arbitrarily large images when using the published U-Net architecture

 Architecture
 Halo

 U-Net [2]
 96

 SegNet [1]
 192

 FCN-VGG16 [3]
 202

 FC-DenseNet-56 [28]
 384

 FC-DenseNet-67 [28]
 480

 FC-DenseNet-103 [28]
 1120

Table 2. Theoretical Radii for Common Segmentation Architectures

[2]. This section demonstrates the tiling scheme on a Fully Convolutional DenseNet configured for Semantic Segmentation [28]. DenseNets [29] replace stacked convolutional layers with densely connected blocks where each convolutional layer is connected to all previous convolutional layers in that block. Jegou et al. [28] extended this original DenseNet idea to create a fully convolutional DenseNet based semantic segmentation architecture.

While the architecture of DenseNets significantly differs from U-Net, the model is still fully convolutional and thus our tiling scheme is applicable. Following Equation 1 for a FC-DenseNet-56 [28] model produces a required halo value of 377. This is significantly higher than U-Net due to the architecture depth. FC-DenseNet-56 also has a ratio between the input image size and the smallest feature map of F = 32. Therefore the inference image sizes need to be a multiple of 32, not 16 like the original U-Net. Thus, the computed 377 pixel halo is adjusted up to 384.

The error metrics for FC-DenseNet-56 as a function of halo are showing in Table 4 in Appendix C. This numerical analysis relies on versions of the same 20 test images from the U-Net analysis, but cropped to  $2304 \times 2304$ , which was the largest image we were able to perform inference using FC-DenseNet-56 on our 24 GB GPU in a single forward pass.

#### 4.6 Halo Approximation via Effective Receptive Field

The halo value required to achieve error free inference increases with the depth of the network. For example, see Table 2 which shows the theoretical halo values (computed using Equation 1) for a few common semantic segmentation architectures. The deeper networks, like FC-DenseNet-103 require very large halo values to guarantee error free tile based inference.

Using the empirical effective receptive field estimation method outlined by Luo et al. [19] which consists of setting the loss to 1 in the center of the image and then back propagating to the input image, we can automatically estimate the required halo. For our trained U-Net [2] this method produces an estimated halo of 96 pixels, which is exactly the theoretical halo. This matches the data in Tables 1 and 3 where the ME metric did not fall to zero until the theoretical halo was reached. On the other hand, according to Table 4 for FC-DenseNet-56, there is no benefit to using a halo larger than 192 despite the theoretical required halo (receptive field) being much larger. This is supported by the effective receptive field estimated halo of 160 pixels; just below the empirically discovered minimum halo of 192. Thus, using the effective receptive field for estimating the required halo is not foolproof but it provides a good proxy for automatically reducing the tiling error. The effective receptive field will always be less than or equal to the true networks potential receptive field because convolution kernel weights can learn to ignore information, but cannot increase the kernel size.

### 5. Conclusions

This paper outlined a methodology for performing error-free segmentation inference of arbitrarily large images. We documented the formulas for determining the tile-based inference scheme parameters. We then demonstrated that the inference results are identical regardless of whether or not tiling was used. These inference scheme parameters were related back to the theoretical and effective receptive fields of deep convolutional networks as previously studied in literature [19]. The empirical effective receptive field estimation methods of Luo et al. [19] were used to provide a rough estimate of the inference tiling scheme parameters without requiring any knowledge of the architecture. While we used U-Net and FC-DenseNets as example FCN models, these principles apply to any FCN model while being robust across different choices of tile size.

In this work we did not consider any FCN networks with dilated convolutions, which are known to increase the receptive field side of the network. We will include this extension in future work as well as tradeoff evaluations of the relationships among relative runtime, GPU memory size and maximum tile size.

### 6. Test Data and Source Code

The test data and the Tensorflow v2.x source code are available from public URLs<sup>4</sup>. While the available codebase in theory supports arbitrarily large images, we made the choice at implementation time to load the whole image into memory before processing it through the network. In practice this means the codebase is limited to inferencing images which fit into CPU memory. However, using a file format which supports reading sub-sections of the whole image would support performing inference of disk-backed images which do not fit into CPU memory.

# 7. Disclaimer

Commercial products are identified in this document in order to specify the experimental procedure adequately. Such identification is not intended to imply recommendation or endorsement by NIST, nor is it intended to imply that the products identified are necessarily the best available for the purpose. Analysis performed [in part] on the NIST Enki HPC cluster. Contribution of U.S. government not subject to copyright.

<sup>&</sup>lt;sup>4</sup>https://isg.nist.gov/deepzoomweb/data/stemcellpluripotency https://github.com/usnistgov/semantic-segmentation-unet/tree/ooc-inference.

# A. Derivation of Simplified Halo Formula

Let us assume that in the entire U-Net architecture the kernel size is constant  $k_c = k = const$  and each level has the same number of convolutional layers on both decoder and encoder sides  $n_l = n = const$ . If these constraints are satisfied, then the general formula for determining halo can be simplified as follows:

$$Halo = \sum_{c=1}^{N} 2^{l_c} \lfloor \frac{k_c}{2} \rfloor$$

$$= \lfloor \frac{k}{2} \rfloor \times \sum_{c=1}^{N} 2^{l_c}$$

$$= \lfloor \frac{k}{2} \rfloor \times (2 \times \sum_{m=0}^{M-1} (2^m \times n) + 2^M \times n)$$

$$= \lfloor \frac{k}{2} \rfloor \times n \times (2 \times \frac{1 \times (1 - 2^M)}{1 - 2}) + 2^M)$$

$$= \lfloor \frac{k}{2} \rfloor \times n \times (3 \times 2^M - 2)$$

$$(6)$$

where *M* is the maximum U-Net level  $M = \max_{\forall c} \{l_c\}$ .

For U-Net architecture, the parameters are k = 3, n = 2 and M = 4, and the equation yields Halo = 92.

For DenseNet architecture, the parameters are k = 3, n = 4 and M = 5, and the equation yields Halo = 376. This value differs by one from the value computed according to Equation 1 because the DenseNet has asymmetry between the first encoder layer with a kernel size k = 3 and the last decoder layer with a kernel size k = 1.

# **B.** Example U-Net Halo Calculation

Following Equation 1 for U-Net results in a required halo of 92 pixels in order to provide the network with all of the local context it needs to predict the outputs correctly. With k = 3,  $\lfloor \frac{k_c}{2} \rfloor$  reduces to  $\lfloor \frac{3}{2} \rfloor = 1$ . The halo computation for U-Net thus reduces to a sum of  $2^{l_c}$  terms for each convolutional layer encountered along the longest path from input to output as shown in Equation 7.

$$Halo = \sum_{c=0}^{17} 2^{l_c} \tag{7}$$

By substituting the level numbers for each convolutional layer from 0 to 17 as shown in Equation 8, one obtains the minimum halo value of 92 pixels.

$$l_c = \{0,0,1,1,2,2,3,3,4,4,3,3,2,2,1,1,0,0\}$$

$$92 = 2^0 + 2^0 + 2^1 + 2^1 + 2^2 + 2^2 + 2^3 + \dots$$
(8)

Similarly, according to Equation 6, the calculation simplifies to:

$$M = \max_{\forall c} l_c = 4$$

$$k_c = k = 1$$

$$n_l = n = 2$$

$$92 = 1 \times 2 \times (3 \times 2^4 - 2)$$

$$(9)$$

### C. Error Metrics

| <b>Table 3.</b> UnTrained U-Net Ei | ror Metrics for Tile Size 1024 |
|------------------------------------|--------------------------------|
|------------------------------------|--------------------------------|

| TileSize | ZoR  | Halo | RMSE                   | ME      | MER                  | RelativeRuntime |
|----------|------|------|------------------------|---------|----------------------|-----------------|
| 3584     | n/a  | n/a  | 0.0                    | 0.0     | 0.0                  | 1.0             |
| 1024     | 1024 | 0    | $2.36 \times 10^{-4}$  | 21856.9 | $1.7 \times 10^{-3}$ | 1.08            |
| 1024     | 992  | 16   | $1.05 \times 10^{-6}$  | 234.8   | $1.8 \times 10^{-5}$ | 1.23            |
| 1024     | 960  | 32   | $1.92 \times 10^{-7}$  | 49.7    | $3.9 \times 10^{-6}$ | 1.30            |
| 1024     | 928  | 48   | $5.47 \times 10^{-8}$  | 13.2    | $1.0 \times 10^{-6}$ | 1.35            |
| 1024     | 896  | 64   | $1.44 \times 10^{-8}$  | 2.8     | $2.1 \times 10^{-7}$ | 1.31            |
| 1024     | 864  | 80   | $5.87 \times 10^{-9}$  | 1.4     | $1.1 \times 10^{-7}$ | 1.5             |
| 1024     | 832  | 96   | $3.54 \times 10^{-10}$ | 0.0     | 0.0                  | 1.58            |

Table 4. Error Metrics for FC-DenseNet Tile Size 1152

| TileSize | ZoR  | Halo | RMSE                  | ME    | MER                  | RelativeRuntime |
|----------|------|------|-----------------------|-------|----------------------|-----------------|
| 2304     | n/a  | n/a  | 0.0                   | 0.0   | 0.0                  | 1.0             |
| 1152     | 1152 | 0    | $5.40 \times 10^{-3}$ | 821.5 | $1.5 \times 10^{-4}$ | 1.15            |
| 1152     | 1088 | 32   | $1.81 \times 10^{-3}$ | 376.1 | $7.1 \times 10^{-5}$ | 1.42            |
| 1152     | 1024 | 64   | $9.16 \times 10^{-4}$ | 168.0 | $3.2 \times 10^{-5}$ | 1.54            |
| 1152     | 960  | 96   | $3.36 \times 10^{-4}$ | 51.6  | $9.7 \times 10^{-6}$ | 1.59            |
| 1152     | 896  | 128  | $5.63 \times 10^{-5}$ | 5.3   | $1.0 \times 10^{-6}$ | 1.67            |
| 1152     | 832  | 160  | $4.97 \times 10^{-6}$ | 0.2   | $4.7 \times 10^{-8}$ | 1.76            |
| 1152     | 768  | 192  | $2.44 \times 10^{-7}$ | 0.0   | 0.0                  | 2.32            |
| 1152     | 704  | 224  | $1.92 \times 10^{-8}$ | 0.0   | 0.0                  | 2.22            |
| 1152     | 640  | 256  | $1.37 \times 10^{-8}$ | 0.0   | 0.0                  | 2.33            |
| 1152     | 576  | 288  | $1.44 \times 10^{-8}$ | 0.0   | 0.0                  | 2.39            |
| 1152     | 512  | 320  | $1.37 \times 10^{-8}$ | 0.0   | 0.0                  | 2.52            |
| 1152     | 448  | 352  | $1.45 \times 10^{-8}$ | 0.0   | 0.0                  | 4.65            |
| 1152     | 384  | 384  | $1.37 \times 10^{-8}$ | 0.0   | 0.0                  | 5.89            |

# D. SAME vs VALID Convolution Padding

The original U-Net paper uses VALID type convolutions which shrink the spatial size of the feature maps by 2 pixels for each layer  $[25]^5$ . Figure 2.1 from Dumoulin and Visin "A guide to convolutional arithmetic for deep learning" [25] shows an illustration showing why VALID causes the feature maps to shrink. The effect of VALID convolutions can also be seen in the first layer of the original U-Net where the input image size of  $572 \times 572$  pixels shrinks to  $570 \times 570$  [2]. Switching to SAME type convolutions requires that within each convolutional layer zero padding is applied to each feature map to ensure the output has the same spatial size as the input. Figure 2.3 from Dumoulin and Visin [25] shows an illustration where a  $5 \times 5$  input remains  $5 \times 5$  after the convolution is applied. While VALID type convolutions avoid the negative effects of the zero padding within SAME type convolutions, which can affect the results as outlined by Huang et al.

<sup>&</sup>lt;sup>5</sup>For an excellent review of convolutional arithmetic, including transposed convolutions (i.e., up-conv), see "A guide to convolutional arithmetic for deep learning by Dumoulin and Visin" [25].

[15], it is conceptually simpler to have input and output images of the same size. Additionally, our tiling scheme overcomes all negative effects that zero padding can introduce, justifying the choice of SAME type convolutions.

The change to SAME type convolutions introduces an additional constraint on U-Net that needs to be mentioned. Given the skip connections between the encoder and decoder elements for matching feature maps, we need to ensure that the tensors being concatenated together are the same size. This can be restated as requiring the input size be divisible by the largest stride across the input image by any kernel. Another approach to ensuring consistent size between the encoder and decoder is to pad each up-conv layer to make its output larger and then crop to the target feature map size. We feel that is a less elegant solution than enforcing a tile size constraint and potentially padding the input image.

The feature map at the bottleneck of U-Net is spatially  $16 \times$  smaller than the input image. Therefore, the input to U-Net needs to be divisible by 16. As we go deeper into a network we trade spatial resolution for feature depth. Given a  $512 \times 512$  pixel input image, the bottleneck shape will be  $N \times 1024 \times 32 \times 32$  (assuming NCHW<sup>6</sup> dimension ordering with unknown batch size). Thus the input image height divided by the bottleneck feature map height is  $\frac{512}{32} = 16$ . However, if the input image is  $500 \times 500$  pixels, the bottleneck would be (in theory)  $N \times 1024 \times 31.25 \times 31.25$ . When there are not enough input pixels in a feature map to perform the  $2 \times 2$  max pooling, the output feature map size is the floor of the input size divided by 2. Thus, for an input image of  $500 \times 500$  pixels the feature map heights after each max pooling layer in the encoder are: [500, 250, 125, 62, 31]. Now following the up-conv layers through the decoder, each of which doubles the spatial resolution, we end up with the following feature map heights: [31, 62, 124, 248, 496]. This results in a different feature map spatial size at the third level; encoder 125, decoder 124. If the input image size is a multiple of 16 this mismatch cannot happen.

# E. References

- [1] Badrinarayanan V, Kendall A, Cipolla R (2017) SegNet: A Deep Convolutional Encoder-Decoder Architecture for Image Segmentation. *IEEE transactions on pattern analysis and machine intelligence*, , . https://doi.org/10.1109/TPAMI.2016.2644615. 1511.00561 Available at http://arxiv.org/abs/1511.00561
- [2] Ronneberger O, Fischer P, Brox T (2015) U-Net: Convolutional Networks for Biomedical Image Segmentation. *International Conference on Medical image computing and computer-assisted intervention*, , pp 234–241. 1505.04597.
- [3] Long J, Shelhamer E, Darrell T (2015) Fully convolutional networks for semantic segmentation. Proceedings of the IEEE Computer Society Conference on Computer Vision and Pattern Recognition, , . https://doi.org/10.1109/CVPR.2015.7298965. 1411.4038
- [4] Russakovsky O, Deng J, Su H, Krause J, Satheesh S, Ma S, Huang Z, Karpathy A, Khosla A, Bernstein M, Berg AC, Fei-Fei L (2015) ImageNet Large Scale Visual Recognition Challenge. *International Journal of Computer Vision* 115:211–252. https://doi.org/10.1007/s11263-015-0816-y. Available at http://dx.doi.org/10.1007/s11263-015-0816-y
- [5] Jaderberg M, Simonyan K, Zisserman A, Kavukcuoglu K (2015) Spatial transformer networks. *Advances in Neural Information Processing Systems* 2015-January:2017–2025. 1506.02025.
- [6] Lin TY, Dollár P, Girshick R, He K, Hariharan B, Belongie S (2017) Feature Pyramid Networks for Object Detection. *Computer Vision and Pattern Recognition*, , .
- [7] Araujo A, Norris W, Sim J (2019) Computing receptive fields of convolutional neural networks. *Distill* https://doi.org/10.23915/distill.00021. Https://distill.pub/2019/computing-receptive-fields
- [8] Blattner T, Keyrouz W, Bhattacharyya SS, Halem M, Brady M (2017) A Hybrid Task Graph Scheduler for High Performance Image Processing Workflows. *Journal of Signal Processing Systems* 89(3):457–467. https://doi.org/10.1007/s11265-017-1262-6
- [9] Sherrah J (2016) Fully convolutional networks for dense semantic labelling of high-resolution aerial imagery. arXiv preprint arXiv:160602585.
- [10] Sermanet P, Eigen D, Zhang X, Mathieu M, Fergus R, LeCun Y (2013) Overfeat: Integrated recognition, localization and detection using convolutional networks. arXiv preprint arXiv:13126229.

<sup>&</sup>lt;sup>6</sup>NCHW Tensor dimension ordering: N (batch size), Channels, Height, Width

- [11] Van Etten A (2019) Satellite imagery multiscale rapid detection with windowed networks. 2019 IEEE Winter Conference on Applications of Computer Vision (WACV) (IEEE), , pp 735–743. https://doi.org/10.1109/WACV.2019.00083
- [12] Lin H, Chen H, Graham S, Dou Q, Rajpoot N, Heng PA (2019) Fast ScanNet: Fast and Dense Analysis of Multi-Gigapixel Whole-Slide Images for Cancer Metastasis Detection. *IEEE Transactions on Medical Imaging*, Vol. 38, pp 1948–1958. https://doi.org/10.1109/tmi.2019.2891305
- [13] Volpi M, Tuia D (2016) Dense semantic labeling of subdecimeter resolution images with convolutional neural networks. IEEE Transactions on Geoscience and Remote Sensing (IEEE), Vol. 55, pp 881–893. https://doi.org/10.1109/TGRS.2016.2616585
- [14] Maggiori E, Tarabalka Y, Charpiat G, Alliez P (2016) Fully convolutional neural networks for remote sensing image classification. International Geoscience and Remote Sensing Symposium (IGARSS) (IEEE), . . https://doi.org/10.1109/IGARSS.2016.7730322
- [15] Huang B, Reichman D, Collins LM, Bradbury K, Malof JM (2019) Tiling and stitching segmentation output for remote sensing: Basic challenges and recommendations. *arXiv preprint arXiv:180512219*.
- [16] Iglovikov V, Mushinskiy S, Osin V (2017) Satellite imagery feature detection using deep convolutional neural network: A kaggle competition. arXiv preprint arXiv:170606169.
- [17] Mnih V (2013) Machine Learning for Aerial Image Labeling. PhD Thesis: 109.
- [18] Saito S, Yamashita T, Aoki Y (2016) Multiple object extraction from aerial imagery with convolutional neural networks. IS and T International Symposium on Electronic Imaging Science and Technology 60(1):1–9. https://doi.org/10.2352/ISSN.2470-1173.2016.10.ROBVIS-392
- [19] Luo W, Li Y, Urtasun R, Zemel R (2016) Understanding the effective receptive field in deep convolutional neural networks. Advances in Neural Information Processing Systems (Nips):4905–4913. 1701.04128.
- [20] Ramachandran P, Parmar N, Vaswani A, Bello I, Levskaya A, Shlens J (2019) Stand-Alone Self-Attention in Vision Models. Neural Information Processing Systems, . . 1906.05909 Available at http://arxiv.org/abs/1906.05909.
- [21] Hu J, Shen L, Sun G (2018) Squeeze-and-Excitation Networks. Proceedings of the IEEE Computer Society Conference on Computer Vision and Pattern Recognition: 7132–7141https://doi.org/10.1109/CVPR.2018.00745. 1709.01507
- [22] Dai J, Qi H, Xiong Y, Li Y, Zhang G, Hu H, Wei Y (2017) Deformable Convolutional Networks. Proceedings of the IEEE International Conference on Computer Vision 2017-Octob:764–773. https://doi.org/10.1109/ICCV.2017.89. 1703.06211
- [23] Wang X, Girshick R, Gupta A, He K (2018) Non-local Neural Networks. Proceedings of the IEEE Computer Society Conference on Computer Vision and Pattern Recognition, , . https://doi.org/10.1109/CVPR.2018.00813. 1711.07971
- [24] Bardakoff A (2019) Fast image (fi): A high-performance accessor for processing gigapixel images. Available at https://github.com/usnistgov/FastImage.
- [25] Dumoulin V, Visin F (2016) A guide to convolution arithmetic for deep learning. arXiv preprint arXiv:160307285.
- [26] Ioffe S, Szegedy C (2015) Batch normalization: Accelerating deep network training by reducing internal covariate shift. arXiv preprint arXiv:150203167.
- [27] Bhadriraju K, Halter M, Amelot J, Bajcsy P, Chalfoun J, Vandecreme A, Mallon BS, Park Ky, Sista S, Elliott JT, Plant AL (2016) Large-scale time-lapse microscopy of Oct4 expression in human embryonic stem cell colonies. Stem Cell Research 17(1):122–129. https://doi.org/10.1016/j.scr.2016.05.012. Available at http://linkinghub.elsevier.com/retrieve/pii/S1873506116300502
- [28] Jegou S, Drozdzal M, Vazquez D, Romero A, Bengio Y (2017) The One Hundred Layers Tiramisu: Fully Convolutional DenseNets for Semantic Segmentation. IEEE Computer Society Conference on Computer Vision and Pattern Recognition Workshops 2017-July:1175–1183. https://doi.org/10.1109/CVPRW.2017.156. 1611.09326
- [29] Huang G, Liu Z, Van Der Maaten L, Weinberger KQ (2017) Densely connected convolutional networks. Proceedings 30th IEEE Conference on Computer Vision and Pattern Recognition, CVPR 2017, Vol. 2017-Janua, pp 2261–2269. https://doi.org/10.1109/CVPR.2017.243. 1608.06993 Available at http://arxiv.org/abs/1608.06993

#### About the authors:

Michael Majurski is a computer scientist in the Information Systems Group of the Software and Systems Division of the Information Technology Lab at NIST. His primary field of research is computer vision, specifically the processing and analysis of scientific images using traditional computer vision, machine learning, and deep learning based methods. Building CNNs from small domain-specific datasets is particular specialty.

Dr. Peter Bajcsy has been a member of the Information Systems Group in the Information Technology Laboratory at the National Institute of Standards and Technology (NIST) since 2011. Peter has been leading a project focusing on the application of computational science in biological metrology. Peter's area of research is large-scale image-based analyses using machine learning, computer vision, and pattern recognition techniques.

| The National Institute of Standards and Technology is an agency of the U.S. Department of Commerce. |  |
|-----------------------------------------------------------------------------------------------------|--|
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |
|                                                                                                     |  |