## FOR MORE EXCLUSIVE

# (Civil, Mechanical, EEE, ECE) ENGINEERING & GENERAL STUDIES

(Competitive Exams)

TEXT BOOKS, IES GATE PSU's TANCET & GOVT EXAMS
NOTES & ANNA UNIVERSITY STUDY MATERIALS

VISIT

# www.EasyEngineering.net

AN EXCLUSIVE WEBSITE FOR ENGINEERING STUDENTS & GRADUATES



\*\*Note: Other Websites/Blogs Owners Please do not Copy (or) Republish this Materials, Students & Graduates if You Find the Same Materials with EasyEngineering.net *Watermarks or Logo*, Kindly report us to <a href="mailto:easyengineeringnet@gmail.com">easyengineeringnet@gmail.com</a>







DIGITAL CIRCUITS







# Contents

| Manual for K-Notes                 |    |
|------------------------------------|----|
| Number Systems and Boolean Algebra |    |
| Combinational Logic Circuits       | 12 |
| Sequential Logic Circuits          | 15 |
| A/D and D/A Converters             | 25 |
| Microprocessor                     | 31 |

© 2015 Kreatryx. All Rights Reserved.











## Manual for K-Notes

## Why K-Notes?

Towards the end of preparation, a student has lost the time to revise all the chapters from his / her class notes / standard text books. This is the reason why K-Notes is specifically intended for Quick Revision and should not be considered as comprehensive study material.

#### What are K-Notes?

A 40 page or less notebook for each subject which contains all concepts covered in GATE Curriculum in a concise manner to aid a student in final stages of his/her preparation. It is highly useful for both the students as well as working professionals who are preparing for GATE as it comes handy while traveling long distances.

## When do I start using K-Notes?

It is highly recommended to use K-Notes in the last 2 months before GATE Exam (November end onwards).

#### How do I use K-Notes?

Once you finish the entire K-Notes for a particular subject, you should practice the respective Subject Test / Mixed Question Bag containing questions from all the Chapters to make best use of it.

© 2015 Kreatryx. All Rights Reserved.









## Number Systems and Boolean Algebra

- Decimal: Radix = 10; Symbols = (0, 1, 2, 3......9)
- Binary: Radix = 2; Symbols = (0, 1)
- Hexadecimal: Radix = 16; Symbols = (0, 1, 2....., 9, A, B,...., F)

For radix N, following digits are possible

• To convert a number from radix 'x' to bare 10 or decimal.

Eg. 
$$(136)_x \rightarrow (?)_{10} = 1.x^2 + 3.x + 6.x^0 = (x^2 + 3x + 6)$$

## **Complimentary Number Representation**

$$A - B = A + (-B) = A + (compliment of + B)$$

For a base – r system

$$(r-1)$$
's compliment =  $r^n - r^{-m} - N$ 

r's compliment =  $r^{n} - N$ 

Where r = base

N = given number

n = no. of digits in integer part of N

m = no. of digits in decimal part of N

eg. For (378.67)<sub>10</sub>

N = 378.67; m = 3; n = 2; r = 10







## **Boolean Algebra**

Compliment

$$0 \rightarrow 1$$

$$1 \rightarrow 0$$

Represented as  $A \to \bar{A}$ 

And 
$$\overline{(\overline{A})} = A$$

**AND** function

$$0.0 = 0$$
 $0.1 = 0$ 
 $1.0 = 0$ 
 $1.1 = 0$ 

$$A.A = A$$

$$A.0 = 0$$

$$A.\overline{A}=0$$

**OR Function** 

$$0 + 0 = 0$$
  
 $0 + 1 = 1$   
 $1 + 0 = 1$   
 $1 + 1 = 1$ 

$$A + A = A$$

$$A + 1 = 1$$

$$A + 0 = A$$

$$A + \overline{A} = 1$$

## **Laws of Boolean Algebra**

1) Commutative Law

$$OR = A + A = B + A$$

$$AND = AB = BA$$

$$NAND=\overline{A}\overline{B}=\overline{B}\overline{A}$$

2) Associative Law

$$OR = \left(A + B\right) + C = A + \left(B + C\right)$$

$$AND = (AB)C = A(BC)$$













3) Consensus Law

$$AB + \overline{A}C + BC = AB + \overline{A}C$$

4) Distributive Law

$$A.(B+C) = AB + AC$$

**Dual**: Convert all  $\stackrel{+ \to}{1 \to 0}$  $0 \rightarrow 1$ 

$$A + (BC) = (A+B)(A+C)$$

- 5) De Morgan's Law
  - NOR operation is same as bubbled AND

$$A + B + C$$
.....  $= \overline{A}.\overline{B}.\overline{C}$ ....

NAND operation is same as bubbled OR

$$A+B+C.... = \overline{A}+\overline{B}+\overline{C}...$$

6) <u>Transposition Law</u>

$$A.B + \overline{A}C = (A + C)(\overline{A} + B)$$

## **Operator precedence**

- 1) Parenthesis
- 2) NoT
- ↓ Decreasing priority
- 3) AND
- 4) OR

## **Minterms, Maxterms & Properties**

Minterm: It is a standard product term i.e. a product term which contains all variables of a given function either in normal form or compliment form.

Maxterm: it is standard sum term i.e. a sum term which contains all the variables of the function either in normal or compliment form.













$$\begin{array}{c|c} F (A,B,C) = min \ terms \\ \overline{A}\overline{B}\overline{C} = m_0 \ (0,0,0) \\ \overline{A}\overline{B}C = m_1 \ (0,0,1) \\ ABC = m_7 \ (1,1,1) \end{array} \qquad \begin{array}{c} F (A,B,C) = max \ terms \\ \overline{A} + \overline{B} + \overline{C} = M_7 \\ \overline{A} + \overline{B} + C = M_6 \\ A + B + C = M_0 \end{array}$$

## **Properties**

1) 
$$n - variable function \rightarrow \left\{2^n \text{ minterms & } 2^n \text{ maxterms}\right\}$$

2) 
$$M_{j} = \overline{m}_{j} \otimes m_{j} = \overline{M}_{j}$$

3) 
$$m_{iD} = M_{(2^n-1-i)}$$
;  $M_{iD} = m_{(2^n-1-i)}$ ; D = indicates dual

4)

a) 
$$\sum_{i=0}^{2n-1} mi = 1$$

b) 
$$\prod_{j=0}^{2n-1} m_j = 0$$

Note: The output of XOR and XNOR gate contains half the total number of minterms.

#### **Forms of Boolean function**

- 1) Sum of product (SOP) form = DNF (Distinjunctive Normal Form)
- 2) Canonical SOP form = DCF (Disjunctive Canonical Form)
- 3) Product of sum (POS) form = CNF (Conjunctive Normal Form)
- 4) Canonical POS form = CCF (Conjunctive Canonical Form)

Eg. Convert  $F(A,B,C) = \overline{A} + A\overline{C} + AB\overline{C}$  to Canonical SOP form:

$$F = \overline{A} + A\overline{C} + AB\overline{C}$$

$$= \overline{A}\overline{B}\overline{C} + \overline{A}\overline{B}C + \overline{A}B\overline{C} + \overline{A}BC + A\overline{B}\overline{C} + AB\overline{C}$$

$$\downarrow \qquad \downarrow \qquad \downarrow \qquad \downarrow \qquad \downarrow$$

$$m_0 \qquad m_1 \qquad m_2 \qquad m_3 \qquad m_4 \qquad m_6$$









 $F = \sum m(0,1,2,3,4,6) \rightarrow \text{canonical SOP form}$ 

 $= \pi M(5,7) \rightarrow \text{canonical POS form}$ 

## Karnaugh Map

3 – variable K – map

Octant → group of 8 minterms

Quad → group of 4 min terms

Pair  $\rightarrow$  group of 2 min terms

4 – variable k – map

All corners of k - map

 $(0, 2, 8, 10) \rightarrow Quad$ 

| BC  | 00 | 01 | 11 | 10 |
|-----|----|----|----|----|
| A 0 | 0  | 1  | 3  | 2  |
| 1   | 4  | 5  | 7  | 6  |

| AB | CD | 00 | 01 | 11 | 10 |
|----|----|----|----|----|----|
|    | 00 | 0  | 1  | 3  | 2  |
|    | 01 | 4  | 5  | 7  | 6  |
|    | 11 | 12 | 13 | 15 | 14 |
|    | 10 | 8  | 9  | 11 | 10 |

Eg.  $F(A,B,C,D) = \sum m(0,1,4,5,6,8,9,10,12,14,15)$ 



 $F = \overline{A}\overline{C} + AD + B\overline{D} + \overline{B}\overline{C} + ABC$ 









Eg. 
$$F(A,B,C) = \pi M(0,1,2,3,4,7)$$

$$F = A(B+C)(\overline{B}+\overline{C})$$

| BC  | 00  | 01  | 11  | 10  |
|-----|-----|-----|-----|-----|
| A 0 | 0 0 | 0 1 | 0 3 | 0 2 |
| 1   | 0 4 | 5   | 0 7 | 6   |

Implicant: it is the set of all adjacent min terms

Eg. Pair, quad, octants

Prime Implicant: It is an implicant which is not a subset of another implicant.

<u>Essential PI (EPI)</u>: It is a prime implicant which contains at least one min terms which is not covered by other prime implicant.

- 1) PI, Non PI
- 2) PI, EPI
- 3) PI, EPI
- 4) PI, EPI
- 5) PI, EPI



#### Don't care condition

In a digital system, for a non – occurring input, the output can be taken as either one or zero during simplification & it is called don't care condition.

Eg. 
$$X(A,B,C,D) = \sum m(0,1) + d(10,11,12,13,14,15);$$



 $X=\overline{A}\overline{B}\overline{C}$ 







## **Logic Gates**

1) Equivalence Gate = Ex – NOR Gate

| Α | В | F |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |



$$F = A \otimes B = AB + \overline{A}\overline{B}$$

2) Staircase connection = Ex – OR Gate

| Α | В | F |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |



$$F = A \oplus B = A\overline{B} + \overline{A}B$$

- In Ex OR, output = 1 if input has odd no. of 1's
- In Ex NOR, output = 1, if input has even no. of 1's

## 3) Inverter

$$\mathsf{F}=\overline{\mathsf{A}}$$











## 4) AND GATE

| Α | В | F |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |



$$F = A \cdot B$$

## 5) OR GATE

| Α | В | F |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

$$F = A + B$$

## 6) NAND GATE

| Α | В | F |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

$$F=\overline{A}\overline{B}$$

This gate is equivalent to



















## 7) NOR GATE

| Α | В | F |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 0 |



$$F = A + B$$

This gate is equivalent to



## **CODES:-**

- 1) Binary coded decimal code (BCD):-
- a) Each digit of decimal number is represented by binary equivalent.
- b) It is 4 bit binary code.
- c) eg.  $(943)_{\text{decimal}} \rightarrow \frac{9}{1001} \frac{4}{0100} \frac{3}{0011}$  $(943)_{10} = (100101000011)_2$
- 2) Gray Code :-
- a) Only one bit in the code group changes when going from one step to the next.
- b) For 3-bit

$$000 \rightarrow 001 \rightarrow 011 \rightarrow 010 \rightarrow 110 \rightarrow 111 \rightarrow 101 \rightarrow 100$$









## **Combinational Logic Circuits**

## 1) Half Adder

| Α | В | S | С |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 1 |

$$S = A \oplus B$$

$$\mathsf{C} = \mathsf{A}\mathsf{B}$$

1 Half adder = 1 XOR Gate & 1 AND Gate

- To implement a half adder using NAND Gates, 5 NAND Gates are required.
- To implement a half adder using NOR Gates, 5 NOR Gates are required.

## 2) Half Subtractor

|   | Α | В | D | В |
|---|---|---|---|---|
|   | 0 | 0 | 0 | 0 |
|   | 0 | 1 | 1 | 1 |
| ١ | 1 | 0 | 1 | 0 |
|   | 1 | 1 | 0 | 0 |

$$D = A \oplus B$$

$$B = \overline{A} B = borrow$$

• To implement a half sub tractor 5 NAND or 5 NOR Gates are required.









## 3) Full Adder :-

| Α | В | c <sub>i</sub> | S | C <sub>i+1</sub> |
|---|---|----------------|---|------------------|
| 0 | 0 | 0              | 0 | 0                |
| 0 | 0 | 1              | 1 | 0                |
| 0 | 1 | 0              | 1 | 0                |
| 0 | 1 | 1              | 0 | 1                |
| 1 | 0 | 0              | 1 | 0                |
| 1 | 0 | 1              | 0 | 1                |
| 1 | 1 | 0              | 0 | 1                |
| 1 | 1 | 1)>,           | 1 | 1                |

$$C_{i+1}$$
 = Carry Output

$$\mathsf{S} = \mathsf{A} \oplus \mathsf{B} \oplus \mathsf{C}$$

$$C_{i+1} = AB + BC_i + AC_i$$

• To implement full adder using NAND & NOR Gates 9 Gates are required.

## 4) Full Subtractor:-

| Α | В | bi | D | b <sub>iH</sub> |
|---|---|----|---|-----------------|
| 0 | 0 | 0  | 0 | 0               |
| 0 | 0 | 1  | 1 | 1               |
| 0 | 1 | 0  | 1 | 1               |
| 0 | 1 | 1  | 0 | 1               |
| 1 | 0 | 0  | 1 | 0               |
| 1 | 0 | 1  | 0 | 0               |
| 1 | 1 | 0  | 0 | 0               |
| 1 | 1 | 1  | 1 | 1               |

$$\mathsf{D}=\mathsf{A}\oplus\mathsf{B}\oplus\mathsf{b}_{\boldsymbol{i}}$$

$$b_{i+1}\,=\,\overline{A}B+Bb_i\,+\,\overline{A}b_i$$

• To implement full sub tractor using NAND or NOR Gates 9 Gates are required.







## **Magnitude Comparator**

For 2 bit Magnitude comparator

$$A = A_1 A_0$$
 ;  $B = B_1 B_0$ 



$$(A = B) = (A_1 \oplus B_1).(A_0 \oplus B_0)$$

$$(A > B) = A_1 \overline{B}_1 + (A_1 \odot B_1) A_0 \overline{B}_0$$

$$(A < B) = \overline{A}_1 B_1 + (A_1 \odot B_1) \overline{A}_0 B_0$$

## **Decoder**

#### <u>2 – 4 decoder</u>

Active high output

$$0=\overline{A}\ \overline{B}$$

$$1=\overline{A}\;B$$

$$2 = A \overline{B}$$

$$3 = A B$$

















**Active low output** 

$$0 = A + B$$
$$1 = A + \overline{B}$$
$$2 = \overline{A} + B$$

 $2=\overline{A}+B$  $3 = \overline{A} + \overline{B}$ 



- Each output of a decoder with active high output represents a min term & hence it can be used to implement any SOP expression.
- Each output of a decoder with active low output represents a max term and hence can be used to implement any POS expression if AND Gate is used and SOP expression if NAND Gate is used.

## **Multiplexer**

$$F = \overline{A}\overline{B}I_0 + \overline{A}BI_1 + A\overline{B}I_2 + ABI_3$$

 $2^{n} - 1$  MUX requires n -select lines.



A  $2^{n}:1$  MUX can be used to implement any SOP expression with (n+1) variable with n variables applied at select lines &  $(n+1)^{\mbox{th}}$  variable & its complement & 1 & 0 serve as input to MUX.

## Sequential Logic Circuits

## 1) SR Latch

| S | R | $Q_{n+1}$ |
|---|---|-----------|
| 0 | 0 | $Q_n$     |
| 0 | 1 | 0         |
| 1 | 0 | 1         |
| 1 | 1 | 0         |



S=1, R=1 and  $Q_{n+1}=0$  is impractical state











## **2)** $\bar{S} \; \bar{R} \; \underline{Latch}$

| Ī | R | $Q_{n+1}$ |
|---|---|-----------|
| 0 | 0 | 1         |
| 0 | 1 | 1         |
| 1 | 0 | 0         |
| 1 | 1 | $Q_n$     |



S=1, R=1 and  $Q_{n+1}=1$  is impractical state

## 3) Clocked SR Flip Flop



- When CIK = 0, the flip flop retains its previous state.
- When CIK = 1

| S | R | $Q_{n+1}$      |                 |
|---|---|----------------|-----------------|
| 0 | 0 | Q <sub>n</sub> |                 |
| 0 | 1 | 0              |                 |
| 1 | 0 | 1              |                 |
| 1 | 1 | _              |                 |
|   | I |                | Ambiguous state |

Characteristics equations :  $Q_{n+1} = S + \overline{R}.Q_n$ 













## 4) J – K Flip Flop

To convert SR flip flop to a JK flip flop.

$$S=j\, \bar Q \quad ; \quad R=KQ$$



Characteristics equation

$$\boldsymbol{Q}_{n+1} = j\,\boldsymbol{\bar{Q}}_n + \boldsymbol{\bar{K}}\,\boldsymbol{Q}_n$$

| J | K | $Q_{n+1}$   |
|---|---|-------------|
| 0 | 0 | Qn          |
| 0 | 1 | 1           |
| 1 | 0 | 0<br>Q      |
| 1 | 1 | $\bar{Q}_n$ |
|   |   | n n         |

## 5) D - Flip Flop



| <u></u> | S | Q        |  |
|---------|---|----------|--|
| CLK     | 9 | _        |  |
|         | R | <u>Q</u> |  |

| D | $Q_{n+1}$ |
|---|-----------|
| 0 | 0         |
| 1 | 1         |

Characteristics equation

$$Q_{n+1} = D$$











## 6) <u>T – Flip Flop</u>





| Т | $Q_{n+1}$   |
|---|-------------|
| 0 | Qn          |
| 1 | $\bar{Q}_n$ |

Characteristics equation

$$Q_{n+1} = T \oplus Q_n$$

## **Asynchronous or direct input**

| CLK | Pr | C <sub>r</sub> | $Q_{n+1}$ |
|-----|----|----------------|-----------|
| 0   | 0  | 1              | 1         |
| 0   | 1  | 0              | 0         |
| 1   | 1  | 1              |           |



Preset and clear input when enabled set or reset the flip flop irrespective of the state of clock.

## **Types of Triggering**

## 1) Level Triggered FF



## 2) Edge Triggered FF

a) +ve edge triggered













Level triggered FF are called as latch and edge triggered FF are called as Flip Flops.

## **Race around Condition**

- When a FF is in toggle mode, then due to propagation delay of gates involved in construction of FF, output toggles multiple times instead of once & this is called as Race around condition.
- This only occurs in level triggered FF.
- To avoid this problem, Master slave configuration is used.

Note: Whenever a FF is in toggle mode, output frequency is half of input frequency.

## **Applications of FF**

## 1) Shift Register



3 - bit shift Register

$$Q_2 Q_1 Q_0 \rightarrow \text{parallel output}$$
  
 $P_2 P_1 P_0 \rightarrow \text{parallel input}$ 

## 1) Serial input parallel output (SIPO)

| CIK | serial i / p | $Q_2$ | $Q_1$ | $Q_0$ |                          |
|-----|--------------|-------|-------|-------|--------------------------|
| 0   | _            | 0 🗸   | 0 /   | 0     |                          |
| 1   | 1            | 1 😼   | 0 🗸   | 0     | <b>→</b> Parallel output |
| 2   | 0            | 0 🗸   | 1 😼   | 0     |                          |
| 3   | 1            | 1     | 0     | 1/    |                          |

For n - bit, time taken = nxTT=clock period













## 2) Serial input serial output (SISO)

| CIK | serial o / p | $Q_2$ | $Q_1$ | $Q_0$           |
|-----|--------------|-------|-------|-----------------|
| 0   | _            | 0 🗸   | 0 🔀   | 0               |
| 1   | 1            | 1 😼   | 0 🔀   | 0               |
| 2   | 0            | 0 🗸   | 1 😼   | 0 Serial output |
| 3   | 1 🥒          | 1 😼   | 0 🔀   | 1 /             |
| 4   | -            | -     | 1 😼   | 0               |
| 5   | /4           | _     | _     | 1 '             |

For n - bits, time taken = (2n - 1)T, T = clock period

## 3) Parallel input parallel output (PIPO)

Parallel input can be fed to register using preset enable and for input to propagate to parallel output, it does not require any clock pulse.

## 4) Parallel input serial output (PISO)

Suppose 
$$P_2 P_1 P_0 = (101)_2$$

CIK 
$$Q_2$$
  $Q_1$   $Q_0$ 

$$- 1 \searrow 0 \searrow 1$$

$$1 - 1 \searrow 0$$

$$2 - - 1$$
Serial output

For n-bits, (n-1) clock cycles are required.







## **COUNTERS**

## **Asynchronous Counters**

- Different ff are applied with different clocks.
- No. of stages in a counter are called as modules of a counter.

 $2^{n} \geq N$ 

N = no. of bits or no. of flip flop required

N = no. of stages in a counter

If MOD – M and MOD – N counter are cascaded, resultant counter is MOD – (MN)

## **Ripple Counter**



This is a MOD – 8 up counter

In a n – bit ripple counter, propagation delay of each ff is  $t_{pd}$  ff, then time period of CIK is

$$t_{CIK} \ge nt_{pdff} = f_{CIK} \le \frac{1}{nt_{pdff}}$$
, 
$$f_{max} = \frac{1}{n \times t_{pdff}}$$











#### Note:

- i) -ve edge trigger  $\rightarrow$  Q as clock  $\rightarrow$  up counter
- +ve edge trigger  $\rightarrow \bar{Q}$  as clock  $\rightarrow$  up counter ii)
- -ve edge trigger  $\rightarrow \bar{Q}$  as clock  $\rightarrow$  down counter iii)
- +ve edge trigger  $\rightarrow \bar{Q}$  as clock  $\rightarrow$  down counter iv)

## **BCD Counter (Decade Counter)**

4 Flip flops are required.



This counter counts from 0000 - 1001

And as soon as count is incremented to 1010, then CLR input of ff is asserted and all ff are reset to 0 and count again becomes 0000, so this counter counts from 0 - 9.

## **Ring Counter (Synchronous Counter)**

The last FF output is connected to first FF input.















A n – bit synchronous counter has n – status.

## **Johnson Counter (Twisted Ring Counter)**



A n – bit Johnson counter has 2n states.

$$T = (2n) T_{CLK}$$

## Synchronous counter design for given sequence

- Suppose counting sequence is  $0 \rightarrow 3 \rightarrow 1 \rightarrow 2 \rightarrow 0$
- Using positive edge triggered D FF







## **State diagram**



## **Excitation Table**

| Next State | $D_1$ $D_0$ |
|------------|-------------|
|            | Next State  |

| Q <sub>1</sub> | $Q_0$ | Q <sub>1</sub> <sup>+</sup> | $Q_0^+$ |   |   |
|----------------|-------|-----------------------------|---------|---|---|
| 0              | 0     | _                           | 1       | 1 | 1 |
| 1              | 1     | 0                           | 1       | 0 | 1 |
| 0              | 1     | 1                           | 0       | 1 | 0 |
| 1              | 0     | 0                           | 0       | 0 | 0 |

$$D_1 = \overline{Q}_1$$
 ;  $D_2 = Q_1 \odot Q_0$ 













## **Conversion of different flip flops**

| From  | SR                       | JK                        | D                  | T              |
|-------|--------------------------|---------------------------|--------------------|----------------|
|       | Flip Flop                | Flip Flop                 | Flip Flop          | Flip Flop      |
| SR FF | -                        | $S = J\bar{Q}$            | S = D              | $S = T\bar{Q}$ |
|       |                          | R = k Q                   | $R = \overline{D}$ | R = TQ         |
| JK FF | J = S                    | -                         | J = D              | J = T          |
|       | K = R                    |                           | $K = \overline{D}$ | K = T          |
| D FF  | $D = S + \overline{R}Q$  | $D = J\bar{Q} + \bar{k}Q$ | -                  | $D=T\oplusQ$   |
| T FF  | $T = S\overline{Q} + RQ$ | $T = J\overline{Q} + kQ$  | $T = D \oplus Q$   | -              |

## A/D and D/A Converters

## **Digital to Analog Converter (DAC)**

• Resolution

The change in analog voltage corresponding one LSB increment in digital input.

• Resolution = 
$$\frac{V_r}{2^n - 1}$$

 $V_r$  = reference voltage corresponding to logic 1

N = no. of bits

 $V_{analog} = Resolution \times Decimal equivalent of binary i/p$ 

%resolution = 
$$\frac{1}{2^n - 1} \times 100\%$$

• Resolution of R – 2R ladder type DAC is

Resolution = 
$$\frac{V_r}{2^n}$$







## 1) Weighted Resister DAC (4 - bit)



$$I_3 = \frac{V_r}{R} \times b_3$$
;  $I_2 = \frac{V_r}{2R} \times b_2$ ;  $I_1 = \frac{V_r}{4R} \times b_1$ ;  $I_0 = \frac{V_r}{8R} \times b_0$ 

$$V_0 = -(I_3 + I_2 + I_1 + I_0)R_f = \frac{-V_r}{8R}R_f(b_0 + 2b_1 + 4b_2 + 8b_3)$$

LSB Resistance =  $(2^n - 1)$  MSB Resistance

## 2) R - 2R ladder



$$V_0 = \left(1 + \frac{R_f}{R_1}\right)V_x = \frac{V_r}{2^n}\sum_{i=0}^{n-1} 2^i b_i \left(1 + \frac{R_f}{R_1}\right)$$

= Resolution $\times$  Decimal $\times$  gain











## b) 3 - bit R - 2R Inverting ladder



$$V_0 = \frac{V_r}{2^n} \times \sum_{i=0}^{n-1} 2^i b_i \left( \frac{-R_f}{R_i + R} \right)$$

## **Analog to Digital Converter (ADC)**

a) Counter Type ADC



Maximum number of clock pulse required for n – bit conversion is  $(2^n - 1)$ 

$$\mathsf{Max}^{\mathbf{m}} \; \mathsf{Conversion} \; \mathsf{time} = \left(2^{\mathbf{n}} - 1\right) \mathsf{T}_{\mathsf{CLK}}$$







## b) Parallel Comparator Type

(2<sup>n</sup> – 1) comparators required

- For n bit  $\begin{cases} 2^n \text{ resistors required} \\ 2^n \times n \text{ priority encoder} \end{cases}$
- This is called as Flash ADC.



- Fastest ADC of all
- For SAR & Dual slope ADC, refer EMMI K Notes.















## **Logic Families**

## 1) RTL (Resistor Transistor Logic)



## 2) DTL (Diode Transistor Logic)

















When all input are high then  $D_A \& D_B$  are reverse biased and  $D_1$ ,  $D_2$ . Become forward biased and  $T_1$  becomes ON and output becomes low.



| Α | В | T <sub>1</sub> | $T_2$ | $T_3$ | T <sub>4</sub> | Υ |  |
|---|---|----------------|-------|-------|----------------|---|--|
| 0 | 0 | Α              | C     | C     | S              | 1 |  |
| 0 | 1 | Α              | C     | C     | S              | 1 |  |
| 1 | 0 | Α              | C     | C     | S              | 1 |  |
| 1 | 1 | Α              | S     | S     | C              | 0 |  |

A: Active

C: Cut - off

S: Saturation











## Microprocessor

The 8085 Microprocessor

- It is an 8 bit up (microprocessor)
- It is an 40 PIN IC
- Its data bus has 8 bits
- Its address bus has 16 bits
- It is capable of addressing 64 K of memory

#### **Address Bus:**

- It is 16 bits of length
- It is unidirectional bus.
- It is decided in to 2 parts namely

Lower order address bus  $(A_0 - A_7) \rightarrow$  is also called "Line number"

Higher order address bus  $(A_8 - A_{15}) \rightarrow$  is also called "page number"

Interrupts and externally initiated operations: -

- The 8085 up has 5 interrupts signals that can be used to interrupt a program execution
- It also accepts external interrupts to provide acknowledgement (ack) to the external device.
- Here TRAP, RST 7.5, RST 6.5, RST 5.5, INTR are called Hardware interrupts.

#### 1. INTR

- It is abbreviated as interrupt request
- It is used as general purpose interrupt
- It has least or 5<sup>th</sup> priority
- It is a non-vectored interrupt
- Address is provided by user or external device
- It is a level triggered signal.

#### 2. INTA

- It is abbreviated as interrupt acknowledge
- It is an output signal.

#### 3. TRAP

- It has highest priority
- It is the only non-maskable interrupt.









- It is a vectored interrupt.
- Also called RST 4.5
- This is both edge and level triggered signal.
- Its vectored address =  $(0024)_{H}$

Trick: since it is a RST - 4.5

So, 4.5 x 8 = 36 
$$\xrightarrow{\text{Hexa}}$$
  $(24)_{\text{H}} \Rightarrow (0024)_{\text{H}}$ 

#### 4. RST - 7.5

- Is has 2 nd highest priority
- It is maskable interrupt
- It is a vectored interrupt.
- It is edge triggered only
- It vectored address = (003C)<sub>H</sub>

#### 5. RST - 6.5

- It has 3<sup>rd</sup> highest priority.
- It is a maskable interrupt.
- It is a vectored interrupt.
- It is level triggered.
- It vectored address = (0034)<sub>H</sub>.

#### 6. RST - 5.5

- If has 4<sup>th</sup> highest priority.
- It is a maskable interrupt.
- It is a vectored interrupt.
- It is level triggered
- Its vectored address = (002C)<sub>H</sub>

#### 8085 Microprocessor Flags

The flags are affected by the arithmetic and logic operations in the ALU:-

In most of these operations the result is stored in accumulator therefore the flags generally reflect data conditions in the accumulator with some exceptions. The descriptions and conditions of the flag as follows:

• **Sign flag (S)**:- After execution of an arithmetic or logic operation, if bit D<sub>7</sub> of the result (usually in the accumulator ) is 1, the sign flag is set .







- **Zero Flag (Z)**: The zero flag is set if the ALU operations result in 0, and the flag is reset if the result is not 0. This flag is modified by the result in the accumulator as well as in other registers.
- Auxiliary carry flag (AC): In an arithmetic operation, when a carry is generated by digit D<sub>3</sub> and passed on to digit D<sub>4</sub> the AC flag is set.
- Parity Flag (P): After an arithmetic or logical, operation, if the result has an even number of 1s, the flag is set. If it has an odd number of 1s, the flag is reset.
- Carry flag (CY): If an arithmetic operation results in a carry, the carry flag is set; otherwise it is reset.



Among the five flags, the AC flag is used internally for BCD arithmetic the instruction set does
not include any conditional jump instruction based on the AC flag of the remaining four flags,
the Z and CY flags are those most commonly used.









## Possible register pairs are :

- $\Rightarrow$  B C (16 bits)
- $\Rightarrow$  D E (16 bits)
- $\Rightarrow$  H L (16 bits)

## • Accumulator (A): -

- ⇒ It is a 8 bits SPR and user accessible
- ⇒ It acts as one source of operand to the ALU and destinations to the result.
- ⇒ During I/O data transfer, data is transferred between accumulator (A) and I/O device.

### Status register (SR) :-

- ⇒ It is also called "Flag registers"
- ⇒ It is used to store ALU results
- ⇒ "FLAGS" are used for testing of data conditions
- ⇒ PSW (program status word) = Accumulator + flag register. Also PSW is a 16 bit register.

## Program counter (PC) :-

- ⇒ It is a a 16 bit SPR which is accessible
- $\Rightarrow$  It is required to keep track of the address of the next instruction to be fetched from the memory of execution.
- $\Rightarrow$  In other words we can say, PC provides the address of next instruction to memory which has to be executed
- $\Rightarrow$  when a byte is fetched then PC automatically incremented by 1 to point to next memory location.
- ⇒ when the microprocessor is reset, the PC sets to 0

#### Stock pointer:

It is a 16 bit SPR used as memory pointer SP provides the address of stack top or top address of stack.

 $\Rightarrow$  A memory location in R/W memory is called "STACK". It is a part of RAM, which is used during subroutines PUSH and POP operations.









# Instruction Set:

| INSTRUCTION                                                             | SYMBOLIC FORM                                                                                                             | EXAMPLE                                        | MACHINE<br>CYCLE  | T-STATE                                      | F LAGS<br>AFFECTED       |
|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------|----------------------------------------------|--------------------------|
| LXI r <sub>p</sub> , 16 bit Data<br>(load register pair<br>immediately) | $[rp] \leftarrow 16 \text{ bit data}$ $[rh] \leftarrow 8 \text{ MSB's of data}$ $[rl] \leftarrow 8 \text{ LSB's of data}$ | Lx 1H, 2800 H<br>i.e.  L  ← [00]<br>(H) ← [28] | MC=1+2=3          | 4T + (3T x 2) =<br>10T                       | NO FLAGS<br>are Affected |
| LDA address (Load accumulator direct)                                   | A   ←  [address]                                                                                                          | LDA 2400 H                                     | 1 + 3 = 4         | 4T + (3T x 3) =<br>13T                       | No flags are<br>Affected |
| STA address<br>(STORE<br>accumulator direct)                            | [address]  ←  A                                                                                                           | STA 2000H                                      | MC=1+2+1<br>= 4   | 4 T + (2x3T) +<br>3T = 13T                   | No flags are affected    |
| LHLD address (load<br>H – L pair direct)                                | $ L  \leftarrow [ address ]$<br>$ H  \leftarrow [ address + 1 ]$                                                          | LHLD2500 H                                     | MC = 1 + 4<br>= 5 | 4T + (4 x3T) =<br>16T – states               | No flags are affected    |
| SHLD address<br>(Store H – L pair<br>direct)                            |                                                                                                                           | SHLD 2500 H                                    | MC=1+2+2<br>= 5   | 4T + (2 x 3T) +<br>(2 x 3T) = 16 T<br>states | No flags are affected    |
| LDAX r <sub>p</sub> : (Load accumulator indirect)                       | A   ←  [rp]                                                                                                               | LDAX B                                         | MC = 1 + 1<br>= 2 | 4T + 3 T = 7T –<br>States                    | No flags are affected    |
| STAXr <sub>P</sub> : (store accumator indirect)                         | [[rp]] ←  A                                                                                                               | STAXD                                          | MC = 1 + 1<br>=2  | 4T + 3T = 7T                                 | NO Flags<br>are Affected |
| XCHG: (Exchange<br>the content of H –<br>L pair D – E pair)             | H – L  ↔  D – E                                                                                                           | XCHG data                                      | MC = 1            | 4T states                                    | No flags are<br>Affected |







| INSTRUCTION                                                                                           | SYMBOLIC FORM                              | EXAMPLE   | MACHINE<br>CYCLE  | T-STATE        | F LAGS<br>AFFECTED   |
|-------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------|-------------------|----------------|----------------------|
| MOV r <sub>1</sub> ,r <sub>2</sub> (move<br>the content of one<br>register into<br>another register ) | $ \mathbf{r}_1  \leftarrow  \mathbf{r}_2 $ | MOV A, B  | 1 MC              | 4 T - STATE    | NO FLAGS<br>Affected |
| MOV r, M (Move the content of Memory to register)                                                     | r ← M  or<br> r ←  [H−L]                   | MOV B, M  | MC = 1 + 1<br>= 2 | 4T + 3T = 7T   | No flags<br>Affected |
| MOV M, r (Move the content of register to memory)                                                     | M   ←   r   or<br>  [H – L]   ←   r        | MOV M, C  | MC = 1 + 1<br>= 2 | 4 T + 3 T = 7T | No flags<br>affected |
| MVI r, data (Move immediate data to register)                                                         | r ← data                                   | MVI A, 05 | MC = 1 + 1<br>= 2 | 4T + 3 T = 7 T | No flags<br>affected |







| INSTRUCTION                                               | SYMBOLIC FORM                                                         | EXAMPLE                                  | MACHINE<br>CYCLE     | T-STATE                      | F LAGS<br>AFFECTED           |
|-----------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------|----------------------|------------------------------|------------------------------|
| MVI M, data<br>(move immediate<br>data to memory)         | $[H-L]$ $\leftarrow$ $ data $ or $ M  \leftarrow  data $              | LXI H, 2400 H<br>MVI M, 08<br>HLT ⇒ Halt | MC = 1+ 1 + 1<br>= 3 | 4 T + 3T+3T<br>= 10T -states | No flags<br>are<br>affected  |
| ADD r (Add register to accumulator)                       | A   ←   A  + r                                                        | ADD B                                    | MC = 1               | 4T states                    | All flags<br>are<br>affected |
| ADC r : (Add register with carry to accumulator)          | A   ←   A   +   r   +   cs                                            | ADC B                                    | MC = 1               | 4T – states                  | All flags<br>are<br>affected |
| ADD M : (add<br>memory to<br>accumulator)                 | A   ←   M  <br>or   A   ←   [H – L]                                   | ADD M                                    | MC = 1 + 1 =2        | 4T + 3 T = 7T<br>- States    | All flags<br>are<br>affected |
| ADC M : (add<br>memory to<br>accumulator)                 | $ A  \leftarrow  A  +  M  +  CS $<br>or $ A  \leftarrow  A  +  [H-L]$ |                                          | MC = 1 + 1 =2        | 4T + 3 T = 7T<br>- States    | All flags<br>are<br>affected |
| ADI data : (Add immediate data to accumulator)            | A   ←   A  + data                                                     | ADI 08                                   | MC = 1 + 1 =2        | 4T + 3T = 7T                 | All Flags<br>are<br>Affected |
| ACI data : (add with carry immediate data to accumulator) | A  ←  A  + data<br>+  cs                                              | ACI 08                                   | MC = 1 + 1 =2        | 4T +3T = 7T                  | All flags<br>are<br>Affected |
| SUB r : (subtract register from accumulator)              | A  ←  A  –  r                                                         | SUB 08                                   | MC = 1               | 4 T                          | All flags<br>are<br>affected |







| INSTRUCTION                                                       | SYMBOLIC FORM                                                  | EXAMPLE | MACHINE<br>CYCLE | T-STATE                   | F LAGS<br>AFFECTED                        |
|-------------------------------------------------------------------|----------------------------------------------------------------|---------|------------------|---------------------------|-------------------------------------------|
| SBB r : (subtract<br>register from<br>accumulator with<br>Borrow) | A   ←   A  + r  - cs                                           |         | MC = 1           | 4T                        | All flags<br>are<br>affected              |
| SUB M : (subtract memory from accumulator)                        | $ A  \leftarrow  A  +  M $<br>or $ A  \leftarrow  A  - [ H-L $ | []      | MC = 1 + 1 =2    | 4T + 3T =7T<br>states     | All flags<br>are<br>affected              |
| SBB M : (subtract memory from accumulator alone with borrow)      | $ A  \leftarrow  A  +  M $<br>or $ A  \leftarrow  A  - [ H-L $ |         | MC = 1 + 1 =2    | 4T + 3 T = 7T<br>- States | All flags<br>are<br>affected              |
| SUI data (subtract immediate data from accumulator)               | A   ←   A   – data                                             |         | MC = 1 + 1 =2    | 4T + 3 T = 7T<br>- States | All flags<br>are<br>affected              |
| SBI data (subtract immediate from accumulator with borrow)        | A   ←   A   – data –  CS                                       |         | MC = 1 + 1 =2    | 4T + 3T = 7T              | All Flags<br>are<br>Affected              |
| INR r (increment register content by 1)                           | r  ←  r  +  01                                                 | n, Rej  | MC = 1           | 4T                        | All flags<br>are<br>Affected<br>except CY |
| INR M (increment<br>memory content by<br>1)                       | M  ←  M  + [01] Or<br>[H – L] ←  [H – L] + [01]                |         | MC= 1+1+1=3      | 4T+3T+3T<br>=10T          | All flags<br>are<br>affected<br>except CY |







| INSTRUCTION                                                  | SYMBOLIC FORM                                                                                                             | EXAMPLE                  | MACHINE<br>CYCLE     | T-STATE               | F LAGS<br>AFFECTED                             |
|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------|-----------------------|------------------------------------------------|
| INX rP : (increment<br>the content of<br>register pair by 1) | rp   ←   rp  +   0001                                                                                                     | INX H<br>INX SP<br>INX C | MC = 1               | 4T                    | All flags<br>except CY<br>are affected         |
| DCR M: (Decrement the content of memory by 1)                | $ \left  \begin{array}{c c} M & \leftarrow & M & + & 01 \\ or & H - L & \leftarrow & H - L & - & 01 \end{array} \right  $ |                          | MC = 1 + 1 +1<br>= 3 | 4T + 3T+3T<br>=10T    | All flags are<br>affected<br>except CY<br>flag |
| DCX rP:<br>(Decrement the<br>content of Memory<br>by )1      | rp   ←   rp   –  0001                                                                                                     | DCX B DCX SP DCX H       | MC = 1               | 6T                    | No flags are affected                          |
| DAA : (Decimal adjust accumulator after addition)            | DAA                                                                                                                       |                          | MC = 1               | 4T                    | All flags are affected                         |
| DAD rP (Double addition register pair)                       | H−L   ←   H−L  + rp                                                                                                       |                          | MC = 1 + 2 =3        | 4T +(2 x 3T)<br>= 10T | Only carry<br>(CY) is<br>affected              |
| ANA r: (And register with accumulator)                       | A  ←  A  ∧  r                                                                                                             | n, Reo                   | MC = 1               | 4T – States           | All flags are<br>Affected<br>AC=1,<br>CY= 0    |
| ANA M : (And memory with accumulator)                        | $ A  \leftarrow  A  \wedge  M $ $ A  \leftarrow  A  \wedge  [H - L] $                                                     |                          | MC = 1+1 =2          | 4T+3T=7T -<br>State   | All flags are<br>affected AC<br>=1, CY = 0     |







| INSTRUCTION                                      | SYMBOLIC FORM                 | EXAMPLE | MACHINE<br>CYCLE | T-STATE   | FLAGS<br>AFFECTED                                  |
|--------------------------------------------------|-------------------------------|---------|------------------|-----------|----------------------------------------------------|
| ANI data : (And immediate data with accumulator) | A   ←   A   ∧   data          |         | MC = 1+1=2       | 4T +3T=7T | All flags<br>affected AC<br>= 1, CY =0             |
| ORA r (OR register with accumulator)             | A   ←   A   V   M             |         | MC = 1           | 4T        | All flags are<br>affected CY<br>= 0, AC = 0        |
| ORA M : (OR memory with accumulator)             | A   ←   A   V   M             |         | MC = 2           | 7T        | CY = 0,<br>AC=0                                    |
| ORI data (or data immediate with accumulator)    | A   ←   A  V  data            |         | MC = 2           | 7T        | CY = 0, AC<br>= 0                                  |
| XRA r : EXOR register with accumulator           | A   ←   A   <del>V</del>   r  |         | MC =1            | 4T        | All flags are<br>affected<br>and AC = 0,<br>CY = 0 |
| XRA M : EXOR<br>memory with<br>accumulator       | A   ←   A   <del>V</del>  M   |         | MC =1            | 4T        | All flags are<br>affected<br>and AC = 0,<br>CY = 0 |
| XRI data: EXOR immediate data with accumulator   | A   ←   A   <del>V</del> data |         | MC =2            | 7T • (    | All flags are<br>affected AC<br>=0, CY = 0         |
| CMA :<br>(Complement with<br>Accumulate)         | $ A  \rightarrow  \vec{A} $   |         | MC = 1           | 4T        | No flags are affected                              |
| CMP r: (Compare register with accumulator)       | A ← A  -  r                   |         | MC = 1           | 4T        | All flags are<br>Affected                          |







| INSTRUCTION                                                                | SYMBOLIC FORM                                                                                                                                                                | EXAMPLE | MACHINE<br>CYCLE | T-STATE                           | F LAGS<br>AFFECTED                               |
|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------|-----------------------------------|--------------------------------------------------|
| CMP M : (compare memory with accumulator)                                  | A  ←  A  –  M                                                                                                                                                                |         | MC = 1+1 =2      | 4T+3T=7T                          | All flags are affected                           |
| CPI data : (compare immediate data with accumulator)                       | A   ←   A   −   data                                                                                                                                                         |         | MC =2            | 4T +3T=7T                         | All flags<br>affected                            |
| CMC:<br>(complement the<br>carry status)                                   | $ CS  \leftarrow  \overline{CS} $                                                                                                                                            |         | MC = 1           | 4T                                | No flags are<br>affected<br>except carry<br>flag |
| STC (Set carry status)                                                     | CS   ← 1                                                                                                                                                                     |         | MC = 1           | 4T                                | NO flags<br>are affected<br>except CY<br>flag    |
| RST n: (Restart)                                                           | $\begin{bmatrix}  SP - 1  \end{bmatrix} \leftarrow  PC _{H} \\ \ [SP - 1]  \leftarrow [PC]_{L} \\ [ SP ] \leftarrow SP - 2 \\  PC  \leftarrow 8 \text{ times} \end{bmatrix}$ |         | MC = 1+2=3       | 6T+(3T x<br>2)= 12T –<br>states   | No flags are affected                            |
| Push rP: (Push the content of register pair to stack)                      | $ SP - 1  \leftarrow  rh $ $ [SP - 2]  \leftarrow  r $ $ SP  \leftarrow  SP  - 2$                                                                                            | n, Rep  | MC =1+2=3        | 6T + (3T x<br>2) = 12T -<br>state | No flags are affected                            |
| POP rP: (POP the content of register pair which has been saved from stack) | $ r  \leftarrow  sp $<br>$ rh  \leftarrow  sp+1 $<br>$ sp  \leftarrow  sp +2$                                                                                                |         | MC =1 +2=3       | 10T – state                       | No flags are affected                            |
| SPHL: (move the content of HL pair to SP)                                  | H−L   ↔   SP                                                                                                                                                                 |         | MC = 1           | 6T                                | No flags are affected                            |







| INSTRUCTION                                           | SYMBOLIC FORM                                   | EXAMPLE | MACHINE<br>CYCLE | T-STATE                               | F LAGS<br>AFFECTED       |
|-------------------------------------------------------|-------------------------------------------------|---------|------------------|---------------------------------------|--------------------------|
| XTHL: (Exchange stock top with H – L pair)            | L   ↔   SP  <br>  H   ↔  SP  +1                 |         | MC = 5           | 4T + (3T x<br>2) + (3T x 2)<br>= 16 T | No flags are<br>Affected |
| IN Port address: (Input to accumulator from I/O part) | A  ←  port                                      |         | MC = 1+1+1<br>=3 | 4T+3T+3T=<br>10T                      | No flags are affected    |
| Out port address: (output to accumulator to I/o part) | $(port) \leftarrow  A $                         |         | MC =3            | 4T+3T+3T=<br>10T                      | No flags are affected    |
| HLT : (Halt)                                          | HLT                                             |         | MC = 1           | 5 T – state                           | No flags are affected    |
| PCHL :(jump to<br>address specified<br>by H – L pair) | PC   ←  H − L <br>  PCH   ←  H <br>  PCL   ←  L | Q, Refi | MC = 1           | 6T – state                            | NO flags<br>are affected |
| Unconditional JMP instruction                         |                                                 |         | MC = 1+2=3       | 4T+(2 x3T)=<br>10T –states            |                          |

RLC: (Rotate accumulator left)

Symbolic form :  $\left[ A_{n+1} \right] \leftarrow \left[ A_n \right]$ 

 $[A_0] \leftarrow [A_7]$ 

 $[CS] \leftarrow [A_7]$ 

The content of the accumulator is rotated left by one bet









RRC: (Rotate accumulator right)

Symbolic form : 
$$\begin{bmatrix} A_7 \end{bmatrix} \leftarrow \begin{bmatrix} A_0 \end{bmatrix}$$

$$[CS] \leftarrow [A_0]$$

$$[A_n] \leftarrow [A_{n+1}]$$

The content of the accumulator is rotated right by one bit

RAL: (Rotate accumulator left through carry)

Symbolic form : 
$$\begin{bmatrix} A_{n+1} \end{bmatrix} \leftarrow \begin{bmatrix} A_n \end{bmatrix}$$

$$[CS] \leftarrow [A_7]$$

$$[A_0] \leftarrow [CS]$$

The content of the accumulator is rotated left one bit through carry.

RAR: - (Rotate accumulator right through carry)

Symbolic form : 
$$[A_n] \leftarrow [A_{n+1}]$$

$$[CS] \leftarrow [A_0]$$

$$[A_7] \leftarrow [CS]$$

The content of the accumulator is rotated right one bit through carry.

Conditional JMP instruction: -

| OPCODE | Operand  | Description                                   |
|--------|----------|-----------------------------------------------|
| JC     | 16 – bit | jump on carry (if result generate CY = 1)     |
| JNC    | 16 – bit | jump on carry (cy = $0$ )                     |
| JZ     | 16 – bit | jump on zero (if result generate or $Z = 1$ ) |
| JNZ    | 16 – bit | jump one no zero $(Z = 0)$                    |









| JP  | 16 – bit | jump on plus (if $D_7 = 0$ , s = 0)       |
|-----|----------|-------------------------------------------|
| JM  | 16 – bit | jump on minus (if $D_7 = 1$ and $S = 1$ ) |
| JPE | 16 – bit | jump on even parity (p = 1)               |
| JPO | 16 – bit | jump on odd parity $(P = 0)$              |

## **Unconditional CALL instruction:**

When it is executed, microprocessor will store address of next instruction is STACK

$$MC = 1 + 2 + 2 = 5$$

$$6T + (3T \times 2) + (3T \times 2) = 18T - states$$

No flags are affected

## **Conditional CALL:**

CC call subroutine if carry flag is set (CY = 1)

CNC call subroutine if carry flag is reset (CY = 0)

CZ call subroutine if zero flag is set (z = 1)

CNZ call subroutine if zero flag is reset (z = 0)

CM call subroutine if sign flag is set (s = 1, negative number)

CP call subroutine if sign flag is reset (s =0, positive number)

CPE call subroutine if parity flag is set (P = 1, even parity)

CPC call subroutine if parity flag is reset (P = 0, odd parity)

#### **Unconditional RET instruction:**

It will change program – sequence from subroutine to main program.

$$MC = 1 + 2 = 3$$

$$4T + (3T \times 2) = 10T - states$$

No flags are affected.







# **Conditional RET instruction:**

RC Return if carry flag is set (CY = 1)

RNC Return if carry flag is reset (CY = 0)

RZ Return if zero flag is set (z = 1)

RNZ Return if zero flag is reset (z = 0)

RM Return if sign flag is set (s = 1, negative number)

RP Return if sign flag is reset (s =0, positive number)

RPE Return if parity flag is set (P = 1, even parity)

RPC Return if parity flag is reset (P = 0, odd parity)

# RST n: (restart)

Symbolic form :  $[(Sp - 1) \leftarrow [PC]_H]$ 

$$(Sp - 2) \leftarrow (PC)_L$$

$$(Sp) \leftarrow (Sp - 2)$$

$$[PC] \leftarrow 8 \text{ times } n$$

MC = 1 + 2 = 3

$$6 T + (3T \times 2) = 12 T - states$$

No flags are affected



# connect with us

- f facebook.com/kreatryx
- witter.com/kreatryx
- g<sup>+</sup> plus.google.com/kreatryx
- youtube.com/kreatryx
- in linkedin.com/kreatryx

info@kreatryx.com kreatryx.thegateguru@gmail.com +91 7406144144 +91 9819373645 0120-4326333 Address - SE 617, Shastri Nagar, Ghaziabad, U.P (201002)

www.kreatryx.com