### LLOR: Automated Repair of OpenMP Programs

#### **VMCAI 2025**

#### **Authors**

Utpal Bora (utpal.bora@cl.cam.ac.uk)

Saurabh Joshi (sbjoshi@iith.ac.in)
Gautam Muduganti (cs17resch01003@iith.ac.in)
Ramakrishna Upadrasta (ramakrishna@iith.ac.in)





# Introduction to OpenMP (SIMD)



# Introduction to OpenMP (MIMD)



```
#pragma omp parallel {
    int temp = data[threadId + 1];
    data[threadId] = temp;
}
```

```
#pragma omp parallel {
   int temp = data[threadId + 1];
   data[threadId] = temp;
}
```















**LLOR: Problem Statement** 

Given an OpenMP program P containing data race errors, LLOR returns a repaired program P' with the least number of synchronization constructs enabled in P'

C/C++ or Fortran Source Program

























Counter-example guided repair synthesis approach



In principle, any verifier can be used as an oracle



```
#pragma omp parallel {
    int temp_a = data_a[threadId + 1];
    int temp_b = data_b[threadId + 1];

    data_a[threadId] = temp_a;
    data_b[threadId] = temp_b;
}
```

```
#pragma omp parallel {
    int temp_a = data_a[threadId + 1];
    int temp_b = data_b[threadId + 1];

    data_a[threadId] = temp_a;
    data_b[threadId] = temp_b;
}
```

#### **Iteration 1**

Clauses Generated:

*b*2 ∨ *b*3

Solver Solution:

 $b2 \Leftrightarrow true$ 

#### **Iteration 2**

Clauses Generated:

*b*2 ∨ *b*3

*b*3 ∨ *b*4

Solver Solution:

 $b3 \Leftrightarrow true$ 

### Example (Parallel For Loop)

```
#pragma omp parallel for
for (int i=0; i<count; i++) {
   int temp_a = data_a[i + 1];
   int temp_b = data_b[i + 1];

   data_a[i] = temp_a;
   data_b[i] = temp_b;
}</pre>
```

### Example (Parallel For Loop)

```
#pragma omp parallel for
for (int i=0; i<count; i++) {
   int temp_a = data_a[i + 1];  // b1 = false;
   int temp_b = data_b[i + 1];  // b2 = false;

   data_a[i] = temp_a;  // b3 = false;
   data_b[i] = temp_b;  // b4 = false;
}</pre>
```

### Example (Parallel For Loop)

```
#pragma omp parallel for
for (int i=0; i<count; i++) {</pre>
   int temp a = data a[i + 1]; // b1 = false;
   int temp_b = data_b[i + 1]; // b2 = false;
   Clauses Generated:
              b2 \vee b3
              b3 ∨ b4
     Solver Solution:
             b3 \Leftrightarrow true
```

## Example (Parallel For Loop)

MaxSAT Strategy

## MaxSAT Strategy

| Hard Clauses                         | Soft Clauses |
|--------------------------------------|--------------|
| $b1 \lor b2 \lor b4$                 | $\neg b1$    |
| <i>b</i> 2 ∨ <i>b</i> 4              | $\neg b2$    |
| <i>b</i> 2 ∨ <i>b</i> 3 ∨ <i>b</i> 5 | $\neg b3$    |
| <i>b</i> 3 ∨ <i>b</i> 5 ∨ <i>b</i> 6 | $\neg b4$    |
| <i>b</i> 1 ∨ <i>b</i> 6              | $\neg b5$    |
|                                      | $\neg b6$    |

- 2. Minimal Hitting Set (mhs) Strategy
  - Polynomial-time greedy algorithm + Unit Literal Propagation

- 2. Minimal Hitting Set (mhs) Strategy
  - Polynomial-time greedy algorithm + Unit Literal Propagation

### **Example Clauses**

```
b1 v b2 v b4
b2 v b4
b2 v b3 v b5
b3 v b5 v b6
b1 v b6
```

- 2. Minimal Hitting Set (mhs) Strategy
  - Polynomial-time greedy algorithm + Unit Literal Propagation

### **Example Clauses**

b1 v b2 v b4 b2 v b4 b2 v b3 v b5 b3 v b5 v b6 b1 v b6

#### **Solution**

- 2. Minimal Hitting Set (mhs) Strategy
  - Polynomial-time greedy algorithm + Unit Literal Propagation

### **Example Clauses**

b1 v b2 v b4 b2 v b4 b2 v b3 v b5 b3 v b5 v b6 b1 v b6

#### **Solution**

 $b2 \Leftrightarrow true$ 

- 2. Minimal Hitting Set (mhs) Strategy
  - Polynomial-time greedy algorithm + Unit Literal Propagation

#### **Example Clauses**

b1 v b2 v b4 b2 v b4 b2 v b3 v b5 b3 v b5 v b6 b1 v b6

#### **Solution**

 $b2 \Leftrightarrow true$  $b6 \Leftrightarrow true$ 

# **Benchmark Summary**

| Source                    | Programs |         |       |  |
|---------------------------|----------|---------|-------|--|
|                           | C/C++    | Fortran | Total |  |
| DataRaceBench             | 181      | 168     | 349   |  |
| Exascale Project          | 8        | 0       | 8     |  |
| Rodinia                   | 18       | 0       | 18    |  |
| Parallel Research Kernels | 11       | 0       | 11    |  |
| Other Large Benchmarks    | 5        | 0       | 5     |  |
| LLOR Test Suite           | 12       | 12      | 24    |  |
| Total                     | 235      | 180     | 415   |  |

# Results

| Category                            | C/C++ | Fortran |
|-------------------------------------|-------|---------|
| Total benchmarks                    | 235   | 180     |
| I. No data races identified by LLOV | 75    | 129     |
| No changes made by LLOR             | 71    | 122     |
| Changes recommended by LLOR         | 4     | 7       |
| II. Data races identified by LLOV   | 117   | 30      |
| Repaired by LLOR                    | 92    | 15      |
| Could not be repaired by LLOR       | 5     | 11      |
| Timeouts (300 seconds)              | 9     | 0       |
| Unsupported                         | 11    | 4       |
| III. Unsupported by LLOV            | 43    | 21      |
| Unsupported by LLOR                 | 37    | 11      |
| Compilation errors                  | 0     | 10      |
| Verification errors                 | 6     | 0       |

## Try LLOR



Paper: <a href="https://arxiv.org/abs/2411.14590">https://arxiv.org/abs/2411.14590</a>

Source Code: <a href="https://github.com/cs17resch01003/llor">https://github.com/cs17resch01003/llor</a>

VMCAI 2025 Artifacts: <a href="https://zenodo.org/records/13938526">https://zenodo.org/records/13938526</a>

## MaxSAT vs. mhs



## MaxSAT vs. mhs







```
static int* counter;
int main() {
    #pragma omp parallel
        (*counter)++
}
```

```
static int* counter;
int main() {
    #pragma omp parallel
        (*counter)++
%3 = load i32*, i32** @counter
%4 = load i32, i32* %3
%5 = add nsw i32 %4, 1
store i32 %5, i32* %3
```

```
static int* counter;
int main() {
    #pragma omp parallel
        (*counter)++
%3 = load i32*, i32** @counter
%4 = load i32, i32* %3
%5 = add nsw i32 %4, 1
store i32 %5, i32* %3
```

```
static int* counter;
int main() {
    #pragma omp parallel
        (*counter)++
%3 = load i32*, i32** @counter
%4 = load i32, i32* %3
%5 = add nsw i32 %4, 1
store i32 %5, i32* %3
```

### Write-Write Conflict

```
int data[NUM_THREADS+1];
#pragma omp parallel {
    int id = omp_get_thread_num();
    data[0] = id;
}
```