# ELE432 Advanced Digital Design Project Design of a 16-bit RISC Processor Using VHDL

Sümeyra Durak
21528057
sumeyraduraak@gmail.com
Hacettepe University

Umut Utku Koçak
21528335
umututku.kocak@gmail.com
Hacettepe University

Fatma Zülal Kiraz 21428173 kirazulal@gmail.com Hacettepe University

Abstract—The computer software represents instructions that the computer will execute and how to execute defined tasks. The computer software represents instructions that the computer will execute and how to execute defined tasks. Special instructions that the computer can execute are called that computer's instruction set.

Instruction set must be defined before hardware implementation. In some systems, the instruction set is fairly limited to minimize the physical size needed in the CPU. Therefore, the CPU executes defined instructions very quickly, however, to achieve a task The CPU should deal with a lot of operation. This architectural approach is called a reduced instruction set computer (RISC). [1] This project aims to design and implement a 16-Bit RISC Processor with VHDL, Karansing P. Thakor, by reference to Ankushkumar Pal's published paper on ijet.org.

### 1. Design Methodology

The way we followed while carrying out the design was as follows We divided the instruction set into 3 parts: arithmetic and logical instructions, conditional and unconditional jumps, and load-store instructions. Then, we detected the dataflow. We created the modules used for each piece to achieve that task only. We tested the Instructions on these modules we created. After that, we combined the modules and tested our entire CPU system to execute all instruction set.

#### 2. Instruction Set

The Instruction Set is exactly the same as the reference design as requested. We started our design by analyzing the instruction set. The opcode is a unique binary code to accomplish an instruction. The CPU decodes opcode and decides what steps to follow to complete the instruction. As in reference design, the first 9 instructions contain arithmetic and logical operations.

|    | Instruction             |   | Орс | ode |   | Operation                                                  |
|----|-------------------------|---|-----|-----|---|------------------------------------------------------------|
| 1  | ADD                     | 0 | 0   | 0   | 0 | Rd = Rs1 + Rs2                                             |
| 2  | SUB                     | 0 | 0   | 0   | 1 | If RS1 > RS2<br>Then Rd = RS1 - RS2<br>Else Rd = RS2 - RS1 |
| 3  | AND                     | 0 | 0   | 1   | 0 | Rd = Rs1 & Rs2                                             |
| 4  | OR                      | 0 | 0   | 1   | 1 | Rd = Rs1   Rs2                                             |
| 5  | NOT                     | 0 | 1   | 0   | 0 | Rd = ~ Rs                                                  |
| 6  | XOR                     | 0 | 1   | 0   | 1 | Rd = Rs1 ^ Rs2                                             |
|    |                         |   |     |     |   | If Rs1 = Rs2<br>Then Equal = 1, else Equal =0              |
|    |                         |   |     |     |   | If $R1 = 0$<br>Then $AZ = 1$ , else $AZ=0$                 |
| 7  | CMP<br>(Equal           | 0 | 1   | 1   | 0 | If Rs2 =0<br>Then BZ =1, else BZ =0                        |
|    |                         |   |     |     |   | If $Rs1 > Rs2$<br>Then $AGB = 1$ , else $AGB = 0$          |
|    |                         |   |     |     |   | If Rs1 $\leq$ Rs2<br>Then ALB = 1, else ALB = 0            |
| 8  | SHIFT LEFT              | 0 | 1   | 1   | 1 | Rd=Rs1 <<1                                                 |
| 9  | SHIFT<br>RIGHT          | 1 | 0   | 0   | 0 | Rd=Rs1 >>1                                                 |
| 10 | LOAD                    | 1 | 0   | 0   | 1 | Rd = Mem[Rs1]                                              |
| 11 | STORE                   | 1 | 0   | 1   | 0 | Mem[Rs1] = Rs2                                             |
| 12 | JUMP                    | 1 | 0   | 1   | 1 | PC = PC+Offset                                             |
| 13 | NOP                     | 1 | 1   | 0   | 0 | No operation                                               |
| 14 | JZ                      | 1 | 1   | 0   | 1 | PC = PC+Offset if Rd == 0                                  |
| 15 | JNZ                     | 1 | 1   | 1   | 0 | PC = PC+Offset if Rd != 1                                  |
| 16 | LOAD 8-BIT<br>IMMEDIATE | 1 | 1   | 1   | 1 | Rd = 8-bit Immediate                                       |

Figure 1. Proposed instruction set

## 3. Architecture

#### 3.1. Modules

Arithmetic and Logic Unit input and outputs are shown in the Figure-2. This block computes arithmetic or logic instructions between 'inp1' and 'inp2' input ports depending on the 'ALU\_op' input port which is controlled by the control unit, and shows the result at 'outp' output port. Also, it shows the 'flags' which represents the comparison between the inputs. 'cmp\_s1\_s2' output is used for conditional jumps, if the condition is true, it allows the calculated target branch address is written into the PC register. Also, it has an asynchronous reset.



Figure 2. ALU Module

Arithmetic and Logic Unit input and outputs are shown in the Figure-3. This is a parallel register that updates on rising edge of the clock with an asynchronous reset. This block is used for storing the target branch address for conditional jumps.



Figure 3. ALU Out Module

Control unit input and outputs are shown in the Figure-4. Control unit organizes the control signal which are used for controlling the data flow between the modules using the opcode information which comes from the fetched instruction. The system is controlled using a positive edge triggered finite state machine shown in the Figure-9. And the output signal changes depending on the state and input port 'opcode' is shown in the Figure-10. Also, it has an asynchronous reset.

Instruction register input and outputs are shown in the Figure-5. At the rising edge of the clock, when 'IR\_wr\_en' input port which is the read enable for this register, is high, the module reads 16-bit data from the 'instruction' input port. Then, divides the data and transmits to the output ports that named 'opcodes', 'sel\_D', 'sel\_S1', 'sel\_S2' and 'immediate' continuously. Also, it has an asynchronous reset.

Load store unit input and outputs are shown in the Figure-6. This unit is used for organizing the memory load store operations between the external memory and the general purpose register file.

Program counter register input and outputs are shown in the Figure-7. At the rising edge of the clock, when 'en' input port which is the read enable for this register, is high, the module reads 16-bit data from the 'inp' input port and transmits to the 'outp' output port continuously. Also, it has an asynchronous reset.



Figure 4. Controller Unit Module



Figure 5. Instruction Register Module



Figure 6. Load-Store Unit Module

General purpose register file input and outputs are shown in the Figure-8. This block is basically a RAM block which can be read out the content of the memory and written in with an enable port using the addresses that are specified by the fetched instruction. Also, it has an asynchronous reset.

#### 4. Results

#### 4.1. Instruction Waveforms

#### 4.1.1. Arithmetic and Logical Instructions.



Figure 7. Program Counter Module



Figure 8. Register File Module



Figure 9. State Diagram of Controller Unit

|           |      |       |        |                         | EXECU   | TE         |         |            |            |         |  |
|-----------|------|-------|--------|-------------------------|---------|------------|---------|------------|------------|---------|--|
|           |      |       |        |                         | Opcod   |            |         | · ·        | _          |         |  |
|           | IDLE | FETCH | DECODE | 1001, 1010, 1111        | 1011    | 1101, 1110 | others  | ARITHMETIC | WRITE_BACK | COMPARE |  |
| GPRF_wr   | 0    | 0     | 0      | 0                       | 0       | 0          | 0       | 0          | 1          | 0       |  |
| IR_wr_en  | 0    | 1     | 0      | 0                       | 0       | 0          | 0       | 0          | 0          | 0       |  |
| S2_select | 0    | 0     | 0      | 0                       | 0       | 1          | 0       | 0          | 0          | 0       |  |
| ALU_op    | 1100 | 0000  | 1100   | Opcodes                 | Opcodes | 1011       | Opcodes | Opcodes    | Opcodes    | Opcodes |  |
| ALU_src_1 | 0    | 1     | 0      | 0                       | 1       | 1          | 0       | 0          | 0          | 0       |  |
| ALU_src_2 | 00   | 01    | 00     | 00                      | 10      | 10         | 00      | 00         | 00         | 00      |  |
| PC_WCond  | 0    | 0     | 0      | 0                       | 0       | 0          | 0       | 0          | 0          | 1       |  |
| PC_Write  | 0    | 1     | 0      | 0                       | 1       | 0          | 0       | 0          | 0          | 0       |  |
| PC_Source | 0    | 0     | 0      | 0                       | 0       | 1          | 0       | 0          | 0          | 0       |  |
| mem_read  | 0    | 1     | 0      | 0                       | 0       | 0          | 0       | 0          | 0          | 0       |  |
| MemtoReg  | 1    | 1     | 1      | 1                       | 1       | 1          | 1       | 1          | 0          | 1       |  |
| cmd_in    | 00   | 00    | 00     | Opcodes<br>(1 downto 0) | 00      | 00         | 00      | 00         | 00         | 00      |  |

Figure 10. Control signal output according to states and opcodes

It takes 5 cycles to execute arithmetic and logical instructions. As can be seen from the results in the test benches, the values from the R3 and R9 addresses were put into arithmetic and logical operations, and the results were written into address R0 at the end of the next 5 cycles. First, we enable memory from the control unit with Mem\_read. Then by enabling the Write into IR with the IR\_wr signal coming from the control unit, the 16-bit instruction is written from memory to the IR register..



Figure 11. ADD instruction waveform



Figure 12. SUB instruction waveform



Figure 13. OR instruction waveform



Figure 14. NOT instruction waveform



Figure 15. XOR instruction waveform

To illustrate, ALU\_Src\_1 and ALU\_Src\_2 select the values that we will put the signals into the operation from GPReg. (With 0-0) At the same time, when fetching the



Figure 16. CMP instruction waveform

| •                      | 1     |       |                   |         |            |            |
|------------------------|-------|-------|-------------------|---------|------------|------------|
| — Memory      ◆ mem_re | 1     |       |                   |         |            |            |
| → mem_addr [15:0]      | 7     | 7     | 8                 |         |            |            |
| → mem_r_data [15:0]    | ZZZZ  | 7030  | $\longrightarrow$ |         |            |            |
| GPREGFILE              |       |       |                   |         |            |            |
|                        | CF10  | CF10  |                   |         |            |            |
|                        | ABCD  | ABCD  |                   |         |            |            |
|                        | 8000  | 0008  |                   |         |            | 9E20       |
| - CONTROL UNIT -       |       |       |                   |         |            |            |
| ◆ CU_STATE             | fetch | fetch | decode            | execute | arithmetic | write back |

Figure 17. SHIFT LEFT instruction waveform

| ♦ dk<br>— Memory —                | 1         |       |        |         |            |            |
|-----------------------------------|-----------|-------|--------|---------|------------|------------|
| ♦ mem_re                          | 1         |       |        |         |            |            |
| mem_addr [15:0] mem_r_data [15:0] | 8<br>ZZZZ | 8     | 9      |         |            |            |
| — GPREGFILE —                     |           | 8030  |        |         |            |            |
|                                   | CF10      | CF10  |        |         |            |            |
|                                   | ABCD      | ABCD  |        |         |            |            |
|                                   | 9E20      | 9E20  |        |         |            | 6788       |
| — CONTROL UNIT —                  |           |       |        |         |            |            |
| OU_STATE                          | fetch     | fetch | decode | execute | arithmetic | write back |

Figure 18. SHIFT RIGHT instruction waveform

instruction, we give the current value of the PC to the input of Mux. With ALU\_Src\_2 (1), we get the current value of the PC and with ALU\_Src\_1 (1) we get "0001" and increase the PC by 1 within ALU. And we get the result of the operation from ALU\_OUT and write it in the GPReg file..

#### 4.1.2. Jump (Branching) Instructions.

JZ and JNZ takes 4, unconditional JMP takes 3 cycles. If opcode conditional jump, first, the target address to jump must be calculated. With ALU\_Src\_2, the immediate address from IR is selected and given to ALU via mux. Then, the current Program Counter value is given to ALU with ALU\_Src\_1. ALU calculates the target address by adding these two addresses. The calculated target address is kept in ALU\_OUT. When executing instruction in ALU, the next address is calculated as usual. If the condition is true, the PC\_Source signal selects the target address held in ALU\_OUT via mux. If the condition cannot be achieved, PC\_source gives 1 incremented PC value in ALU to the PC..

| — JUMP —                      |        | -     |        |        |        |
|-------------------------------|--------|-------|--------|--------|--------|
| → dk                          | 1      |       | ┌      | $\Box$ | $\Box$ |
| <b>≖</b> – <b>⇔</b> outp      | 11     | 10    | 11     |        | 15     |
| <b>≖</b>                      | 1011   | 1010  | 1011   |        |        |
| <b>≖</b> - <b>♦</b> immediate | 5      | 84    | 5      |        |        |
| 🔷 state                       | decode | fetch | decode | exec   | fetch  |

Figure 19. JUMP instruction waveform

In the Unconditional Jump Case, the current PC value is adding with the immediate address from IR. It is given to the PC regardless of a condition..

As can be easily observed from waveforms, the immediate-offset address from the IR is 5, and the opcode is

| — ју ——— |        |        |        |      |      |       |           |
|----------|--------|--------|--------|------|------|-------|-----------|
| → dk     | 1      |        | ┌      | 厂    | ᆫ    | u     | $\Box$    |
| ⊕ → outp | 6      | 5      | 6      |      |      |       | 7         |
| opcodes  | 1101   | 1111   | 1101   |      |      |       | 0000      |
|          | 3      | 13     | 3      |      |      |       | 10        |
| 🔷 state  | decode | Ifetch | decode | exec | com  | fetch | [decode ] |
| inp1     | 0001   | 10005  | 0001   | 0006 | 0001 | 0006  | 0001      |
| inp2     | 0B00   | [0001  | 0800   | 0003 | 0F00 | 0001  | [0003 ]   |

Figure 20. JUMP ZERO instruction waveform

| → dk                     | 0              |         | $\Box$        | $\neg$    | $\neg$   |          | $\neg$    | $\neg$      | $\neg$ _ | $\overline{}$ |        |
|--------------------------|----------------|---------|---------------|-----------|----------|----------|-----------|-------------|----------|---------------|--------|
| instruction              | ZZZZ           | -(E10   | $\overline{}$ |           |          | 040      | 2         |             |          |               | -      |
| + doubp                  | 0009           | 0005    | 0006          |           |          | I0008    | 10009     |             |          |               |        |
| - opreg_fle              |                | ( gpreg | file )        |           |          |          |           |             |          |               |        |
| i aram                   | (0000101110110 | (00     | (0000101      | 110110000 | (000010) | 10000101 | 3 (000010 | 11000000000 | (0000000 | 010111        | 1 (000 |
| (15)                     | 0880           | 0880    |               |           |          |          |           |             |          |               |        |
| + (14)                   | 0808           | 0808    |               |           |          |          |           |             |          |               |        |
| <ul> <li>(13)</li> </ul> | 0800           | 0800    |               |           |          |          |           |             |          |               |        |
| <ul><li>(12)</li></ul>   | 0068           | 0088    |               |           |          |          |           |             |          |               |        |
| <ul><li>(11)</li></ul>   | 0080           | 0080    |               |           |          |          |           |             |          |               |        |
| <ul><li>(10)</li></ul>   | 0008           | 0008    |               |           |          |          |           |             |          |               |        |
| <ul><li>(9)</li></ul>    | ABCO           | ABCD    |               |           |          |          |           |             |          |               |        |
| <ul><li>(8)</li></ul>    | F000           | F000    |               |           |          |          |           |             |          |               |        |
| (7)                      | OFFF           | OFFF    |               |           |          |          |           |             |          |               |        |
| <ul><li>(6)</li></ul>    | 0FF0           | 0FF0    |               |           |          |          |           |             |          |               |        |
| <ul><li>(5)</li></ul>    | 0000           | 0F0F    | 0000          |           |          |          |           |             |          |               | _      |
| (4)                      | 0F00           | OF CO   |               |           |          |          |           |             |          |               | [0006  |
| <ul><li>(3)</li></ul>    | 0003           | 0003    |               |           |          |          |           |             |          |               |        |
| <ul><li>(2)</li></ul>    | 000A           | 000A    |               |           |          |          |           |             |          |               | _      |
| → (1)                    | 0002           | 0002    |               |           |          |          |           |             |          |               | _      |
| · 🔷 (0)                  | 0001           | 0001    |               | _         |          | _        | _         |             |          |               | -      |
| prst                     | 0              | _       |               |           | _        |          | _         | _           | _        |               | _      |
| 🍁 dk                     | 0              |         |               |           |          | _        |           |             |          |               | ш      |
| → we                     | 1              |         |               |           |          |          |           |             |          |               | $\neg$ |
| addr_a                   | 0000           | 0000    |               |           |          |          |           |             |          |               |        |
| + 📤 addr_b               | 0010           | 1101    | 0011          | I0001     | 0011     |          | 10010     |             |          |               |        |
| addr_in                  | 0100           | 0101    | 0001          |           |          |          | 0100      |             |          |               |        |
| 🕒 🍲 data_in              | 000B           | 000D    | E103          | _         |          |          | 0402      |             |          | 0008          | $\neg$ |
| e data a                 | 0001           | 0001    |               |           |          |          |           |             |          |               | -      |
| • 🔷 data_b               | 000A           | 0800    |               | 10003     | 0002     | I0003    |           | I000A       |          |               |        |

Figure 21. JUMP NOT ZERO instruction waveform

"1011". Since the PC was 10 during fetch, it jumped to 15 after 3 cycles. The Jump Condition works as we expected..

For the Conditional Jump Case, since the value in the register is not 0, JZ condition was not provided. The Immediate-offset 3 addresses sent by the IR are not added to the PC. Therefore, the CPU continued its cycle by increasing the PC by only 1. In the JNZ instruction case, since the value in address one is not zero the JNZ condition has been met, the Program Counter has jumped from 6 to 9...



Figure 22. LOAD , STORE and LOAD IMMEDIATE instructions waveform

## 4.1.3. Memory Access Instructions.

#### 4.2. Example Program Waveform



Figure 23. Example Program Waveform

Load, Store and Load Immediate takes 4 cycles. However while at the write\_back phase of the control unit, writing to Register File and fetching new instruction happens simultaneously. So we can consider that it act as a small pipeline..

```
function init_rem
    return memory_t is
    variable tmp : memory_t := (others => (others => '0'));
begin
    -- CODE_SEGMENT
    tmp(0) := encode(LT_OP,AD(R0),x"01");
    tmp(1) := encode(LT_OP,AD(R1),x"02");
    tmp(2) := encode(LT_OP,AD(R2),x"04");
    tmp(3) := encode(ADO,DP,AD(R3),AD(R0),AD(R1));
    tmp(3) := encode(ADO,DP,AD(R3),AD(R0),AD(R1));
    tmp(4) := encode(LT_OP,AD(R5),x"00");
    tmp(5) := encode(JOP,AD(R4),X"03");
    tmp(5) := encode(JOP,AD(R4),AD(R0),AD(R2));
    tmp(9) := encode(SORE_OP,AD(R4),AD(R0),AD(R2));
    tmp(9) := encode(SORE_OP,AD(R4),AD(R0),AD(R2));
    tmp(10) := encode(JOP,OP,x"05");
    tmp(11) := (others => '0');
    tmp(12) := (others => '0');
    tmp(14) := (others => '0');
    tmp(15) := encode(JOP,OP,X"05");
    tmp(14) := (others => '0');
    tmp(15) := encode(JOP,OP,AD(R8),AD(R2));
    return tmp;
end init_rem;
- Declare the RAMI signal and specify a default value. Quartus Prime
- will create a memory initialization file (.mif) based on the
- default value.
- default value. Signal and specify a default value. Quartus Prime
- signal rem : memory_t := init_rem;
- Signal rem : memory_t := init_rem;
```

Figure 24. Example Program Memory Initialization

### 5. Conclusion

As can be observed from Figure 26, according to postsynthesis, the maximum frequency was measured as about 180 MHz. Also, utilization results have shown in the Figure 25

|    | Compilation Hierarchy Node | Combinational ALUTs | Dedicated Logic Registers | Block Memory Bits | DSP Blocks | Pins | Virtual Pins |
|----|----------------------------|---------------------|---------------------------|-------------------|------------|------|--------------|
| 1  | 4 ICPU                     | 314 (2)             | 74 (0)                    | 512               | 0          | 52   | 0            |
|    | [ALU:U_ALU]                | 216 (216)           | 0 (0)                     | 0                 | 0          | 0    | 0            |
| 2  | [CU:u_CU]                  | 12 (12)             | 7 (7)                     | 0                 | 0          | 0    | 0            |
| 3  | Ru_R                       | O (0)               | 16 (16)                   | 0                 | 0          | 0    | 0            |
| 4  | [LSU:u_LSU]                | 7 (7)               | 19 (19)                   | 0                 | 0          | 0    | 0            |
| 5  | [PC:u_PC]                  | 0 (0)               | 16 (16)                   | 0                 | 0          | 0    | 0            |
| 5  | [alu_outu_alu_out]         | O (0)               | 16 (16)                   | 0                 | 0          | 0    | 0            |
| ,  |                            | 1 (1)               | 0 (0)                     | 512               | 0          | 0    | 0            |
| 3  | [mux2:u_mux2_1]            | 4 (4)               | 0 (0)                     | 0                 | 0          | 0    | 0            |
| 9  | mux2:u_mux2_2              | 16 (16)             | 0 (0)                     | 0                 | 0          | 0    | 0            |
| 10 | [mux2xu_mux2_5]            | 16 (16)             | 0 (0)                     | 0                 | 0          | 0    | 0            |
| 1  | [mux2xi_mux2_6]            | 16 (16)             | 0 (0)                     | 0                 | 0          | 0    | 0            |
| 12 | Imux3u mux3 3I             | 24 (24)             | 0 (0)                     | 0                 | 0          | 0    | 0            |

Figure 25. Utilization of 16 BIT RISC Processor



Figure 26. Post synthesis timing analysis maximum frequency

The desired tasks of the project have been successfully completed. The exact schematic was designed and all specified instructions are executed with the designed CPU. A small program has been implemented and shown in Figure 24 The demands of the project have succeeded. The project works were carried out with online meetings during the pandemic. Tasks were distributed to each group member balanced throughout the project.

Project files can be found in [3]

### References

- THAKOR, K.; PAL, Ankushkumar. Design of a 16-bit RISC Processor UsingVHDL. International Journal of Engineering Research and Technology (IJERT), 2017, 6.4.,
- [2] LAMERES, Brock J. Introduction to logic circuits logic design with VHDL. Springer, 2019.
- [3] RISC16<sub>B</sub>ITProcesserReporsitory, [Online] Available https://github.com/uukocak/risc16\_vhdl