jesd\_fmc0 **+**s\_axi txp\_out[7:0] fmc0\_txp\_out[7:0] s\_axis\_fmc0\_tx fmc0\_txn\_out[7:0] fmc0\_irq - fmc0\_tx\_aresetn tx\_core\_res fmc0\_tx\_core\_reset -\_\_\_\_ fmc0\_tx\_reset\_done fmc0\_tx\_sysref - fmc0\_gt\_powergood tx\_refclk fmc0\_tx\_refclk tx soff3:0 fmc0\_tx\_sof[3:0] tx\_syncs[3:0] fmc0\_tx\_syncs[3:0] tx\_somf[3:0] fmc0\_tx\_somf[3:0] axi\_cpuint +S00\_AXI clk\_cpu clk\_cpu cpu\_rdata[31:0] cpu\_rdata[31:0] cpu\_wr cpu\_wr cpu\_rdata\_dv cpu\_rdata\_dv cpu\_rd cpu\_addr[17:0] s00\_axi\_aresetn cpu\_wdata[31:0] cpu\_wdata[31:0] axi\_cpuint\_v1.0 (Pre-Production) axi\_gpio\_int +S\_AXI gpio\_int\_out GPIO+ s\_axi\_aclk gpio\_int\_in GPIO2+ axi\_smc AXI GPIO M00\_AXI+ axi\_gpio\_led\_btn  $\frac{\overline{\times}}{\times}$ Ш +S00\_AXI M01\_AXI+ M02\_AXI+ +S\_AXI gpio\_leds M03\_AXI+ s\_axi\_aclk gpio\_pbtns M04\_AXI+ s\_axi\_aresetn AXI SmartConnect AXI GPIO pl\_resetn0 zynq\_ultra\_ps\_e\_0 rst\_clk\_wiz\_100M M\_AXI\_HPM0\_FPD+ reset \_\_\_\_ ext\_reset\_in bus\_struct\_reset[0:0] pl\_resetn0 pl\_ps\_irq0[0:0] aux\_reset\_in peripheral\_reset[0:0] pl\_clk0 pl\_clk0 mb\_debug\_sys\_rst interconnect\_aresetn[0:0] dcm\_locked UltraSCALE+ peripheral\_aresetn[0:0] Processor System Reset jesd\_fmc1 +s\_axi

s\_axis\_fmc1\_tx

fmc1\_tx\_core\_reset

fmc1 tx sysref

fmc1 tx refclk

fmc1\_tx\_syncs[3:0]

tx\_core\_clk must be 1/40 of line rate LMFS = 2441

4 16-bit words per 100MHz clk with 8B10B encoding is 8Gbps. Using two lanes requires a line rate of 4 Gbps

txp out[7:0]

txn\_out[7:0]

tx aresetr

tx reset done

gt\_powergood

tx\_sof[3:0]

tx\_somf[3:0]

iro

+s\_axis\_tx

s axi aclk

s axi aresetn

tx core reset

tx\_syncs[3:0]

tx\_sysref

tx\_refclk

fmc1\_txp\_out[7:0]

fmc1\_txn\_out[7:0]

fmc1\_tx\_reset\_done

fmc1 gt powergood

fmc1\_tx\_sof[3:0]

fmc1\_tx\_somf[3:0]

fmc1\_irq fmc1\_tx\_aresetn