# 2021\_01\_06\_EE538\_Lecture1\_W2021

January 3, 2021

# 1 EE 538: Analog Integrated Circuit Design

- 1.1 Winter 2021
- 1.2 Instructor: Jason Silver
- 1.3 EE 538 basics I
  - Instructor
    - Jason Silver
    - Office hours TBD via Google poll
  - Teaching assistant
    - Thushara Maria Xavier
    - Office hours TBD
  - Web page: EE 538 Winter 2021 (Canvas)
    - Access assignments, grades, and solutions
  - Slack
    - EE 538 Winter 2021 Slack workspace
    - Use Slack to ask questions about assignments and projects
    - Participation in online discussion benefits everyone!

#### 1.4 EE 538 basics II

- There are no official prerequisites, but it will be helpful to have some familiarity with
  - Elementary circuit theory
    - \* KVL, KCL, Thevenin equivalent circuits, Laplace/Fourier transforms
  - Semiconductor device operation and circuit analysis
    - \* Diodes, FETs, BJTs
  - Basic linear systems
    - \* Frequency response, poles, zeros, Bode plots
  - Circuit simulation with some flavor of SPICE (\_S\_imulation \_P\_rogram with \_I\_ntegrated \_C\_ircuit \_E\_mphasis)

#### 1.5 About your instructor

- PhD from UW EE in 2015
  - Low power integrated circuit (IC) design for bioelectrical interfaces
    - \* EEG, EMG, neural recording
  - Focus on optimizing for power efficiency

- 13 years experience designing ICs and systems for academia and industry
  - Mixed-signal design for biomedical applications
- Current full-time role
  - Director of Hardware and Biosystems Engineering at Curi Bio
    - \* Formerly housed in UW CoMotion startup incubator (Fluke Hall)
    - \* Instrumentation for in vitro cell studies

#### 1.6 Course breakdown

- Weekly Assignments (40%)
  - Typically assigned Saturday, submitted online the Sunday of the following week
- Design project (40%)
  - Analog IC design project using Cadence tools
  - Optimization for performance, power, cost
- Midterm exam (20%)
  - Single exam covering approximately half of the course material
  - "Take-home" format, submitted online

# 1.7 Course learning goals

- Develop deeper understanding of MOS transistor behavior relevant to analog (and some digital) design
- Develop intuition w.r.t. tradeoffs in analog circuits (speed, noise, power dissipation)
- Learn to bridge the gap between complex device models/behavior and "back-of-the-envelope" calculations
- Develop a systematic approach to circuit analysis and design

#### 1.8 Course topics

- CMOS technology and device models
- Single-stage amplifiers
- Current mirrors, active loads
- Differential pairs
- Operational transconductance amplifiers (OTAs)
- Feedback, stability, and compensation

#### 1.9 Software and CAD

- We will use Cadence for circuit simulation
  - Tutorial following today's lecture
- Design, data analysis, and results plotting using Python/Jupyter Notebooks
  - Design scripts iterable and reusable
  - More flexible than Cadence native plotting functions
  - Lecture examples created using Python/Jupyter Notebooks

#### 1.10 SPICE design methodology

- SPICE is a numerical simulation tool that enables you to evaluate circuit ideas
- General rule: Don't simulate something you don't already (mostly) understand

- SPICE is for verification only!
- Neither analytical nor simulation models provide a complete picture of reality
  - Understanding model limitations is crucial to building successful circuits and systems

## 1.11 JupyterHub

- Jupyter Hub enables execution of Python code without the need for installation/maintenance of packages, etc
- Lecture notes/slides will be made available in student directories several days prior to lecture
- EE538 Jupyter Hub Server
- Please log out of the server when you're not using it!

### 1.12 Python packages/modules

```
[7]: import matplotlib as mpl
     from matplotlib import pyplot as plt
     import numpy as np
     from scipy import signal
     #%matplotlib notebook
     mpl.rcParams['font.size'] = 12
     mpl.rcParams['legend.fontsize'] = 'large'
     def plot_xy(x, y, xlabel, ylabel):
         fig, ax = plt.subplots(figsize=(10.0, 7.5));
         ax.plot(x, y, 'b');
         ax.grid();
         ax.set_xlabel(xlabel);
         ax.set_ylabel(ylabel);
     def plot_xy2(x1, y1, x1label, y1label, x2, y2, x2label, y2label):
         fig, ax = plt.subplots(2, figsize = (10.0, 7.5));
         ax[0].plot(x1, y1, 'b');
         ax[0].set_ylabel(y1label)
         ax[0].grid()
         ax[1].plot(x2, y2, 'b');
         ax[1].set_xlabel(x1label)
         ax[1].set_xlabel(x2label);
         ax[1].set_ylabel(y2label);
         ax[1].grid();
         fig.align_ylabels(ax[:])
     def plot_xlogy(x, y, xlabel, ylabel):
         fig, ax = plt.subplots(figsize=(10.0, 7.5));
```

```
ax.semilogy(x, y, 'b');
ax.grid();
ax.set_xlabel(xlabel);
ax.set_ylabel(ylabel);
```

# 2 Lecture 1 - MOS Physics and Operation

#### 2.1 MOS transistor

- MOSFET: Metal-\_O\_xide-\_S\_emiconductor \_\_F\_ield \_\_E\_ffect \_\_T\_ransistor
- CMOS: \_\_C\_omplementary MOS (NMOS and PMOS in a single process)
- n-type transistors (NMOS) consist of p-doped bulk, n-doped source/drain, polysilicon gate, and SiO2 insulating layer
- p-type transistors (PMOS) have n-doped bulk, p-doped source/drain

## 2.2 NMOS operation

- Inversion layer forms as minority carriers are drawn from bulk to interface
- Threshold voltage ( $V_{th}$ ) defined as the  $V_{GS}$  value at which the minority carrier (electron) concentration equals that of the majority carriers (holes)

## 2.3 NMOS operation

- Current is controlled by the mobile charge in the channel
- Vertical electric field controls charge density
- Carrier velocity proportional to lateral electric field ( $v = \mu E_{lateral}$ )
- Goal: Calculate drain current as a function of  $V_{gs}$  and  $V_{ds}$

#### 2.4 Vertical field

$$C_{ox} = \frac{\epsilon_{ox}}{t_{ox}} \tag{1}$$

$$Q(y) = C_{ox}[V_{gs} - V_{th} - V(y)]$$
 (2)

- $C_{ox}$ : Oxide capacitance, in  $F/m^2$
- Charge per unit area, Q(y), depends on  $V_{gs} V_{th}$ ,  $\epsilon_{ox}$ , and  $t_{ox}$
- Vertical electric field controls charge density

### 2.5 Lateral field

$$I = Q(y) \cdot v \tag{3}$$

$$v = \mu \cdot E \tag{4}$$

$$E = \frac{dV(y)}{dy} \tag{5}$$

- Current controlled by charge density, mobility, and applied voltage
- Lateral electric field controls charge velocity

#### 2.6 First-order I-V characteristics

$$Q_n(y) = C_{ox}[V_{gs} - V_{th} - V(y)]$$
 (6)

$$v = \mu \cdot E \tag{7}$$

$$I_d = Q_n \cdot v \cdot W \tag{8}$$

$$= C_{ox}[V_{gs} - V_{th} - V(y)] \cdot \mu \cdot E \cdot W \tag{10}$$

$$\lim_{n \to \infty} |\nabla g_n| = |\nabla g_n| = |\nabla g_n|$$

$$(11)$$

#### 2.7 MOS I-V derivation

$$I_d = C_{ox}[V_{gs} - V_{th} - V(y)] \cdot \mu \cdot E \cdot W$$
(12)

$$I_d \cdot dy = \mu \cdot C_{ox} \cdot W[V_{gs} - V_{th} - V(y)] \cdot dV$$
(14)

(15)

(9)

$$I_{d} \int_{0}^{L} dy = \mu \cdot C_{ox} \cdot W \int_{0}^{V_{ds}} \left[ V_{gs} - V_{th} - V(y) \right] \cdot dV \tag{16}$$

(17)

$$I_d = \mu \cdot C_{ox} \cdot \frac{W}{L} \left[ (V_{gs} - V_{th}) - \frac{V_{ds}}{2} \right] \cdot V_{ds}$$

• Let's plot this function...



- $I_d$  appears to be decreasing for  $V_{ds} > V_{gs} V_{th}$
- What really happens when  $V_{ds} > V_{gs} V_{th}$ ?
- When the potential near the drain region is high enough such that  $V_{gd} = V_{gs} V_{ds} < V_{th}$ , the inversion charge becomes zero

#### 2.8 First-order I-V characteristics, revisited

- Near the drain region, charge density is dependent on  $V_{gd}$ , not  $V_{gs}$
- Absence of inversion charge results in high E-field region, across which the excess  $V_{ds}$  drops
- Drain current becomes "saturated," no longer increasing with  $V_{ds}$

# 2.9 MOS saturation operation

• In saturation,  $I_d$  is independent of  $V_{ds}$  (to first order), and is given by

$$I_d = \frac{1}{2}\mu \cdot C_{ox} \cdot \frac{W}{L} (V_{gs} - V_{th})^2 \tag{18}$$

- This behavior is what makes the MOS transistor effective as both a current source and a transconductance (gain) element
- What about operation between  $V_{ds} = 0$  and  $V_{ds} = V_{gs} V_{th}$ ?

# 2.10 MOS triode operation

$$I_d = \mu \cdot C_{ox} \cdot \frac{W}{L} \left[ (V_{gs} - V_{th}) - \frac{V_{ds}}{2} \right] \cdot V_{ds}$$
 (19)

(20)

$$= \mu \cdot C_{ox} \cdot \frac{W}{L} \left[ (V_{gs} - V_{th}) \cdot V_{ds} - \frac{V_{ds}^2}{2} \right]$$
 (21)

• For  $V_{ds} \ll V_{gs} - V_{th}$ ,

$$I_d \approx \mu \cdot C_{ox} \cdot \frac{W}{I} (V_{gs} - V_{th}) \cdot V_{ds}$$
 (22)

- For small values of  $V_{ds}$ , drain current is approximately a linear function of  $V_{ds}$
- The MOS transistor in triode can thus be approximated as a resistance:

$$R_{on} = \frac{V_{ds}}{I_d} \approx \frac{1}{\mu C_{ox} \frac{W}{L} (V_{gs} - V_{th})}$$
(23)

# 2.11 MOS regions of operation

• Triode region:

$$I_d \approx \mu \cdot C_{ox} \cdot \frac{W}{I} (V_{gs} - V_{th}) \cdot V_{ds}$$
 (24)

• Saturation region:

$$I_d = \frac{1}{2}\mu \cdot C_{ox} \cdot \frac{W}{I_t} (V_{gs} - V_{th})^2$$
 (25)

#### 2.12 First-order MOS model summary

#### 2.13 MOS I-V characteristic

```
0.5*u_n*C_ox*(W/L)*(V_gs-V_th)**2])) return np.array(I_d)
```

```
[65]: V_gs = 1
V_ds = np.arange(0, 5, step=0.01)
W = 100
L = 1
I_d = nmos_iv(V_gs, V_ds, W, L)
```



# 2.14 Common-source amplifier

# 2.15 Small-signal gain

• The input/output relationship is given by

$$\Delta V_o = -\frac{2I_d}{V_{ov}} \cdot R_D \Delta V_i \left[ 1 + \frac{\Delta V_i}{2V_{ov}} \right]$$
 (26)

• Assuming  $\Delta V_i << 2V_{ov}$ , this becomes

$$\Delta V_o \approx -\frac{2I_d}{V_{ov}} \cdot R_D \Delta V_i \tag{27}$$

• Taking  $\Delta V_i$  to be arbitrarily small, we obtain the "small-signal" gain:

$$A_v = \frac{dV_o}{dV_i} \approx -\frac{2I_D}{V_{OV}} \cdot R_D \tag{28}$$

### 2.16 Small-signal transconductance

- Instead of having to carry out the linearization process for every new circuit we build, we can linearize at the transistor level
- As such, the nonlinear function relating  $I_d$  to  $V_{gs}$  is replaced with a linear transconductance term,  $g_m$

#### 2.16.1 Transconductance versus square law

```
[69]: def nmos_iv(V_gs, W, L):
                                     # electron mobility (device parameter)
          \mathbf{u}_{\mathbf{n}} = 350
          e_ox = 3.9*8.854e-12/100; # relative permittivity
          t_ox = 9e-9*100; # oxide thickness
                                 # oxide capacitance
          C_ox = e_ox/t_ox
                                    # threshold voltage (device parameter)
          V_{th} = 0.7
          I_d = 0.5*u_n*C_ox*(W/L)*(V_gs - V_th)**2
          return I_d
      def g_m(V_GSO, W, L):
          V_{th} = 0.7
                                     # threshold voltage (device parameter)
          I_DO = nmos_iv(V_GSO, W, L)
          return 2*I_DO/(V_GSO - V_th)
      def gm_line (V_gs, W, L, V_GSO, I_DO):
          return g_m(V_GSO, W, L)*(V_gs - V_GSO) + I_DO
      def plot_gm(V_gs, W, L, V_GS1, V_gs_range):
          fig, ax = plt.subplots(figsize=(10.0,7.5))
          ax.plot(V_gs, 1e3*nmos_iv(V_gs, W, L),
                  label=r'\$frac\{1\}\{2\}\mu\ C_{ox}\frac\{W\}\{L\}(V_{gs}-V_{th})^2\$')
          I_D1 = nmos_iv(V_GS1, W, L)
          ax.scatter(V_GS1, 1e3*I_D1, color='C1',s=10)
          ax.plot(V_gs_range, 1e3*gm_line(V_gs_range, W, L, V_GS1, I_D1),
                  'C1--', linewidth=2, label=r'$g_mV_{gs}$')
          ax.set_xlabel(r'$V_{gs} [V]$')
          ax.set_ylabel(r'$I_{D} [mA]$')
```

```
ax.grid()
ax.legend()
```

```
[70]: V_gs = np.linspace(0.7,1,num=300)

V_GS1 = 0.9

V_gs_range = np.linspace(V_GS1-0.05, V_GS1+0.05, 10)

plot_gm(V_gs, 1000, 1, V_GS1, V_gs_range)
```



#### 2.17 Saturation transconductance

• Transconductance is thus defined as the derivative of drain current with respect to gatesource voltage

$$g_m = \frac{\partial I_d}{\partial V_{gs}} = \frac{\partial}{\partial V_{gs}} \mu C_{ox} \frac{W}{L} (V_{gs} - V_{th})^2 = 2\mu C_{ox} \left(\frac{W}{L}\right) (V_{gs} - V_{th})$$
 (29)

• In saturation, this can be expressed as

$$g_m = \frac{2I_d}{(V_{gs} - V_{th})} = \frac{2I_D}{V_{OV}} \tag{30}$$

• Note that for a constant overdrive  $g_m$  is linearly dependent on  $I_d$ 

## 2.18 Dependence of Id on Vds

- If we sweep  $V_{ds}$  of a real transistor, we see a small dependence of  $I_d$  on  $V_{ds}$
- The effect is analogous to the Early effect in BJTs
- The variation of  $I_d$  with  $V_{ds}$  is largely due to a decrease in the effective channel length resulting from the high electric field at the drain, and is typically referred to as "channel-length modulation"

## 2.19 Channel-length modulation

- As  $V_{ds}$  increases, the high *E*-field region close to the drain grows, decreasing the effective channel length
- The reduced channel length increases the drain current, resulting in a positive slope of  $I_d$  vs  $V_{ds}$
- The effect is more pronounced for shorter gate lengths, due to the larger ratio  $\Delta L/L$

## 2.20 Square-law model with channel-length modulation

- Finite slope of drain current with repsect to  $V_{ds}$  is typically attributed to channel-length modulation
- This is actually the result of a combination of various physical effects (DIBL, SCBE, ...)
- A simple model that assumes a linear increase in  $I_d$  with  $V_{ds}$  is generally used, where the combination of effects is lumped into a single parameter,  $\lambda$ , inversely proportional to channel length L ( $\lambda \propto 1/L$ )
- The drain current expression is modified to be

$$I_{d} = \frac{1}{2}\mu \cdot C_{ox} \cdot \frac{W}{L} (V_{gs} - V_{th})^{2} (1 + \lambda V_{ds})$$
(31)

#### 2.21 Comments on models

- The model discussed is often referred to as the "long-channel" or "square-law" model
- Although it is intuitively satisfying and readily applied analytically, it is grossly inadequate for modeling modern "short-channel" devices
- To accurately model a wide range of "second-order" effects, a complex transistor model with many empirical parameters, must be used
- However, the long-channel model is useful for gaining intuition and understanding general performance trends
- A rule of thumb is useful here:

Use the simplest model that is accurate enough for the task