

Qualcomm Technologies, Inc.



# Hexagon V60 HVX Programmer's Reference Manual

80-N2040-30 Rev. B February 19, 2016

Questions or comments: support.cdmatech.com

Qualcomm Hexagon is a product of Qualcomm Technologies, Inc. Other Qualcomm products referenced herein are products of Qualcomm Technologies, Inc. or its subsidiaries.

Qualcomm and Hexagon are trademarks of Qualcomm Incorporated, registered in the United States and other countries. Other product and brand names may be trademarks or registered trademarks of their respective owners.

This technical data may be subject to U.S. and international export, re-export, or transfer ("export") laws. Diversion contrary to U.S. and international law is strictly prohibited.

Qualcomm Technologies, Inc. 5775 Morehouse Drive San Diego, CA 92121 U.S.A.

## Contents

| 1 Introduction                         | 8  |
|----------------------------------------|----|
| 1.1 Overview                           | 8  |
| 1.2 HVX coprocessor                    | 9  |
| 1.3 HVX features                       | 10 |
| 1.3.1 Vector size                      | 10 |
| 1.3.2 Vector contexts                  | 11 |
| 1.3.3 Memory access                    | 13 |
| 1.3.4 Vector registers                 | 14 |
| 1.3.5 Vector compute instructions      | 15 |
| 1.4 Processor versions                 | 16 |
| 1.5 Using the manual                   | 16 |
| 1.6 Feedback                           | 16 |
|                                        |    |
| 2 Registers                            | 17 |
| 2.1 Overview                           | 17 |
| 2.2 Vector data registers              | 18 |
| 2.2.1 VRF-GRF transfers                | 18 |
| 2.3 Vector predicate registers         | 18 |
|                                        |    |
| 3 Memory                               | 19 |
| 3.1 Overview                           | 19 |
| 3.2 Alignment                          | 20 |
| 3.3 Memory-type                        | 20 |
| 3.4 Non-temporal                       | 20 |
| 3.5 Permissions                        | 20 |
| 3.6 Performance considerations         | 21 |
| 3.6.1 Minimize VMEM access             | 21 |
| 3.6.2 Use aligned data                 | 21 |
| 3.6.3 Avoid store-to-load stalls       |    |
| 3.6.4 L2FETCH                          | 22 |
| 3.6.5 Avoid set conflicts              | 22 |
| 3.6.6 Use non-temporal for final data  | 22 |
| 3.6.7 Scalar processing of vector data | 22 |

| 4 Instr   | uctions                              | 23 |
|-----------|--------------------------------------|----|
| 4.1 Ove   | rview                                | 23 |
| 4.2 VLI   | W packing rules                      | 24 |
| 4.2.1     | Double vector instructions           | 24 |
| 4.2.2     | 2 Vector instruction resource usage  | 25 |
| 4.2.3     | Vector instruction slot restrictions | 25 |
| 4.3 Vect  | or load/store                        | 26 |
| 4.4 Spec  | cial instructions                    | 27 |
| 4.4.1     | Histogram                            | 27 |
| 4.5 Instr | ruction latency                      | 28 |
| 4.6 Slot  | /resource/latency summary            | 29 |
| 5 Instr   | uction Set                           | 30 |
| 5.1 Ove   | rview                                | 30 |
|           | X                                    |    |
| 5.2.1     | HVX/ALU-DOUBLE-RESOURCE              | 31 |
|           | Predicate operations                 |    |
|           | Combine                              |    |
|           | In-lane shuffle                      |    |
|           | Swap                                 |    |
|           | Sign/Zero extension                  |    |
|           | Arithmetic                           | 43 |
| 5.2.2     | 2 HVX/ALU-RESOURCE                   |    |
|           | Predicate operations                 | 48 |
|           | Min/max                              | 49 |
|           | Absolute value                       | 51 |
|           | Arithmetic                           | 52 |
|           | Logical operations                   | 55 |
|           | Copy                                 | 57 |
|           | Average                              | 58 |
|           | Compare vectors                      | 62 |
|           | Conditional accumulate               | 69 |
|           | Mux select                           | 72 |
|           | Saturation                           | 74 |
|           | In-lane shuffle                      | 76 |
| 5.2.3     | HVX/DEBUG                            | 79 |
|           | Extract vector element               | 80 |
| 5.2.4     | HVX/LOAD                             | 82 |
|           | Load - aligned                       | 83 |
|           | Load - immediate use                 | 85 |
|           | Load - temporary immediate use       | 87 |
|           | Load - unaligned                     | 89 |

| 5.2.5 | HVX/MPY-DOUBLE-RESOURCE                                      | 91  |
|-------|--------------------------------------------------------------|-----|
|       | Arithmetic widening                                          | 92  |
|       | Multiply with 2-wide reduction                               | 95  |
|       | Multiply-add                                                 | 101 |
|       | Multiply - vector by scalar                                  | 106 |
|       | Multiply - vector by vector                                  | 112 |
|       | Integer multiply - vector by vector                          | 118 |
|       | Integer Multiply (32x16)                                     | 120 |
|       | Integer multiply accumulate even/odd                         | 122 |
|       | Multiply (32x16)                                             |     |
|       | Multiply bytes with 4-wide reduction - vector by scalar      | 126 |
|       | Multiply accumulate with 4-wide reduction - vector by vector | 130 |
|       | Multiply with 3-wide reduction                               | 133 |
|       | Sum of reduction of absolute differences halfwords           |     |
|       | Sum of absolute differences byte                             | 141 |
| 5.2.6 | HVX/MPY-RESOURCE                                             |     |
|       | Multiply with 2-wide reduction                               | 145 |
|       | Integer multiply - even by odd                               |     |
|       | Integer multiply even/odd                                    |     |
|       | Multiply bytes with 4-wide reduction - vector by scalar      |     |
|       | Multiply with 4-wide reduction - vector by vector            |     |
|       | Splat word from scalar                                       |     |
|       | Vector to predicate transfer                                 |     |
|       | Predicate to vector transfer                                 |     |
|       | Absolute value of difference                                 |     |
|       | Insert element                                               |     |
| 5.2.7 | HVX/MULTICYCLE                                               |     |
|       | Histogram                                                    |     |
| 5.2.8 | HVX/PERMUTE-RESOURCE                                         |     |
|       | Byte alignment                                               |     |
|       | General permute network                                      |     |
|       | Shuffle - Deal                                               |     |
|       | Pack                                                         |     |
|       | Set predicate                                                |     |
| 5.2 9 | HVX/PERMUTE-SHIFT-RESOURCE                                   |     |
| J.2.7 | Vector in-lane lookup table                                  |     |
|       | Vector shuffle and deal cross-lane                           |     |
|       | Unnack                                                       | 198 |

| 5.2.10 HVX/SHIFT-RESOURCE          | 201 |
|------------------------------------|-----|
| Narrowing Shift                    | 202 |
| Shift and add                      | 205 |
| Shift                              | 208 |
| Round to next smaller element size | 213 |
| Bit counting                       | 216 |
| 5.2.11 HVX/STORE                   | 218 |
| Store - byte-enabled aligned       | 219 |
| Store - new                        | 222 |
| Store - aligned                    | 225 |
| Store - unaligned                  | 228 |

## **Figures**

| Figure 1-1 | Hexagon core with attached HVX coprocessor                    | 9  |
|------------|---------------------------------------------------------------|----|
| Figure 1-2 | Vector size (64B mode)                                        | 10 |
| Figure 1-3 | Four threads (each with single-vector context)                | 12 |
| Figure 1-4 | Four threads (two double-vector contexts, two scalar threads) | 13 |
| Figure 1-5 | 512-bit SIMD register                                         | 14 |

## **Tables**

| Table 2-1 | VRF-GRF transfer instructions      | 18 |
|-----------|------------------------------------|----|
| Table 4-1 | HVX execution resource usage       | 25 |
| Table 4-2 | HVX slot restrictions              | 25 |
| Table 4-3 | Valid VMEM load/store combinations | 27 |
| Table 4-4 | HVX slot/resource/latency summary  | 29 |

## 1 Introduction

#### 1.1 Overview

Hexagon is a set of instruction extensions to the Hexagon<sup>TM</sup> V60 processor architecture. The extensions are intended to support high-performance imaging and computer vision applications. The name Hexagon is short for "Hexagon Vector Extensions".

Hexagon supports vector operations on data up to 1024 bits wide. It is implemented using an optional coprocessor.

This chapter provides an introduction to the following topics:

- Hexagon functional units
- Hexagon features
- Processor versions

**NOTE** This document assumes you are familiar with the Hexagon architecture. For more information see the *Hexagon V60/V61 Programmer's Reference Manual*.

## 1.2 HVX coprocessor

The Hexagon block is a closely-coupled coprocessor which includes registers, memory, and compute elements which extend the baseline Hexagon architecture to enable high-performance imaging and computer vision applications.

The Hexagon block connects to the Hexagon core over dedicated instruction and memory coprocessor ports, as shown in Figure 1-1.



Figure 1-1 Hexagon core with attached HVX coprocessor

The Hexagon instruction set architecture (ISA) is extended with the Hexagon vector instructions. These instructions can be freely mixed with normal Hexagon instructions in a VLIW packet.

## 1.3 HVX features

Hexagon adds very wide SIMD capability to the Hexagon ISA. SIMD operations are defined to operate on up to 1024-bit vector registers, and multiple HVX SIMD instructions can be executed in parallel.

Hexagon includes the following features:

- The vector size is selectable (512 or 1024 bits)
- Multiple vectors can be operated on in parallel by hardware threads
- Vector loads and stores share the same address space as normal load/stores
- Vector elements can be signed or unsigned bytes, halfwords, or words

#### 1.3.1 Vector size

The Hexagon coprocessor supports two vector sizes, which are selectable by the V2x bit in the core SYSCFG register:

- In 64B mode (v2x=0), the vectors are 512 bits wide (i.e., 64 bytes), and the vector predicates are 64 bits wide.
- In 128B mode (v2x=1), the vectors are 1024 bits wide (i.e., 128 bytes), and the vector predicates are 128 bits wide.

Figure 1-2 shows the vector register file in 64B mode.



Figure 1-2 Vector size (64B mode)

#### 1.3.2 Vector contexts

A *vector context* consists of a vector register file and vector predicate file.

Hexagon hardware threads can be dynamically attached to a vector context. This enables the thread to execute HVX instructions. Multiple hardware threads can execute in parallel, each with a different vector context. The number of supported vector contexts is implementation-defined.

A minimal "uni-HVX" implementation would support the following vector context configurations:

- One context of double-sized 1024-bit vectors
- Two contexts of 512-bit vectors

A higher-tier implementation can have more vector contexts. For example, a "dual-HVX" system would support the following vector context configurations:

- Two contexts of double-sized 1024-bit vectors
- Four contexts or 512-bit vectors

The Hexagon scalar core can contain any number of hardware threads greater than or equal to the number of vector contexts. The scalar hardware thread is assignable to a vector context through per-thread SSR:XA programming, as follows:

- SSR:XA=4: HVX instructions use vector context 0
- SSR:XA=5: HVX instructions use vector context 1
- SSR:XA=6: HVX instructions use vector context 2
- SSR:XA=7: HVX instructions use vector context 3

All other values of XA produce undefined results.

In the example shown in Figure 1-3, the block diagram shows a Hexagon core with four hardware threads and four vector contexts. Each thread has the ability to execute Hexagon instructions.



Figure 1-3 Four threads (each with single-vector context)

Figure 1-4 shows an alternative vector context configuration, again with four hardware threads, but this time with two of the threads configured to use double-sized vectors. In this configuration two of the threads can execute 1024-bit vector instructions, while the other two threads can execute scalar instructions only.



Figure 1-4 Four threads (two double-vector contexts, two scalar threads)

## 1.3.3 Memory access

The Hexagon memory instructions (referred to as VMEM instructions) use the Hexagon general registers (R0-R31) to form addresses which access memory. In 64B mode (Section 1.3.1), a VMEM instruction provides 512-bit movement between the memory and vector registers through the L2 cache, while 128B mode provides 1024-bit data movement.

VMEM loads and stores share the same 32-bit virtual address space as normal scalar load/stores. VMEM load/stores are coherent with scalar load/stores, and coherency is maintained by hardware.

#### 1.3.4 Vector registers

Hexagon has two sets of registers:

- The *data registers* consist of thirty two 512-bit registers (64B mode) which can be accessed as single 512-bit registers, or, for certain operations, concatenated together to form a single 1024-bit register pair.
- The *predicate registers* consist of four 64-bit registers which provide operands to various compare, mux, and other special instructions.

In 128B mode (Section 1.3.1), pairs of data registers can be accessed as single 1024-bit registers (or even as 2048-bit register pairs for certain operations).

The vector registers are partitioned into lanes which operate in Single Instruction Multiple Data (SIMD) fashion. For example, with 512-bit registers each register contains the following items:

- Sixteen 32-bit words
- Thirty-two 16-bit halfwords
- Sixty-four 8-bit bytes

Element ordering is little-endian with the lowest byte in the least-significant position, as shown in Figure 1-5.



Figure 1-5 512-bit SIMD register

#### 1.3.5 Vector compute instructions

Vector instructions process vector register data in SIMD fashion. The operation is performed on each vector lane in parallel. For example, when in 64B mode, the instruction performs a signed ADD operation over each halfword:

```
V2.h = VADD(V3.h, V4.h)
```

In this instruction the 32 halfwords in vector V3 are summed with the corresponding 32 halfwords in V4, and the results are stored in V2.

When vectors are specified in instructions, the element type is also usually specified:

- .b for signed byte
- ub for unsigned byte
- h for signed halfword
- .uh for unsigned halfword
- w for signed word
- uw for unsigned word

#### For example:

### 1.4 Processor versions

This document describes version V1, V2, and V3 of the Hexagon coprocessor.

## 1.5 Using the manual

This manual describes the Hexagon processor architecture and instruction set.

- Chapter 1, *Introduction*, presents an overview of Hexagon and this manual.
- Chapter 2, Registers, describes the Hexagon vector and predicate registers.
- Chapter 3, *Memory*, describes how Hexagon accesses memory.
- Chapter 4, *Instructions*, provides an overview of the Hexagon instructions.
- Chapter 5, *Instruction Set*, describes the Hexagon instruction set.

#### 1.6 Feedback

If you have any comments or suggestions on how to improve this manual, please send them to:

support.cdmatech.com

## 2 Registers

#### 2.1 Overview

This chapter describes the HVX coprocessor registers:

- General vector data registers
- Vector predicate registers

The HVX coprocessor is a load-store architecture where compute operands originate from registers and load/store instructions move data between memory and registers.

The vector data registers are not used for addressing or control information, but rather hold intermediate vector computation results. They are only accessible using the HVX vector compute or load/store instructions.

The vector predicate registers contain the decision bits for each 8-bit quantity of the vector data registers, and are 64 bits wide for 64B mode, and 128 bits wide for 128B mode.

## 2.2 Vector data registers

The HVX coprocessor contains thirty-two 512-bit vector registers (named vo through v31). These registers store the operand data for all of the vector instructions.

For example:

The vector data registers can be specified as register pairs representing 1024 bits of data. For example:

```
V5:4.w = vadd(V3:2.w, V1:0.w) // add each word in V1:0 to // corresponding word in V3:2
```

#### 2.2.1 VRF-GRF transfers

Table 2-1 lists the HVX instructions used to transfer values between the vector register file (VRF) and the general register file (GRF).

A packet can contain up to two insert instructions or one extract instruction. The extract instruction incurs a long-latency stall and is primarily meant for debug purposes.

Table 2-1 VRF-GRF transfer instructions

| Syntax             | Behavior            | Description                                                       |  |  |  |  |  |
|--------------------|---------------------|-------------------------------------------------------------------|--|--|--|--|--|
| Rd=extractw(Vu,Rs) | Rd = Vu.uw[Rs&0xF]; | Extract word from a vector into Rd with location specified by Rs. |  |  |  |  |  |
| Vx.w=insertw(Rt)   | Vx.uw[0] = Rt;      | Insert word into vector location 0.                               |  |  |  |  |  |

## 2.3 Vector predicate registers

Vector predicate registers are used to hold the result of vector compare instructions. For example:

```
Q3 = vcmp.eq(V2.w, V5.w)
```

In this case each 32-bit field of V2 and V5 are compared and the corresponding 4-bit field is set in the corresponding predicate register Q3. If the vector predicate is based on half words, 2 bits are set; for bytes, 1 bit is set.

The vector predicate instruction is used frequently by the vmux instruction. This takes each bit in the predicate register, selects the first or second byte in each source, and places the selected byte in the corresponding destination output field.

```
V4 = vmux(Q2, V5, V6)
```

## 3 Memory

### 3.1 Overview

This chapter describes the HVX coprocessor memory architecture

The Hexagon unified byte addressable memory has a single 32-bit virtual address space with little-endian format. All addresses, whether used by a scaler or vector operation, go through the MMU for address translation and protection.

## 3.2 Alignment

Unlike on the scalar processor, an unaligned pointer (i.e., one that is not an integral multiple of the vector size) will not cause a memory fault or exception. When using a general VMEM load or store, the least-significant bits of the address are ignored:

```
VMEM(R0) = V1; // Store to R0 & ~(0x3F)
```

For 64B mode the least significant 6 bits are ignored, while for 128B mode the least-significant 7 bits are ignored.

Unaligned loads and stores are also explicitly supported through the VMEMU instruction:

## 3.3 Memory-type

It is illegal for VMEM instructions to target device-type memory. If this is done, an VMEM address error exception will be raised.

NOTE

HVX is designed to work with L2 cache or L2 TCM. It is expected that memory should be marked as l2cacheable for L2 cache data, and uncached for data that resides in l2TCM.

## 3.4 Non-temporal

VMEM instructions can have an optional non-temporal attribute. This is specified in assembly language with a ":nt" suffix. When an instruction is marked as non-temporal, it indicates to the micro-architecture that the data is no longer needed after the instruction. The cache memory system will use this information to inform replacement and allocation decisions.

## 3.5 Permissions

Unaligned VMEMU instructions which happen to be naturally aligned only require MMU permissions for the accessed line. The hardware will suppress generating an access to the unused portion.

The byte-enabled conditional VMEM store instruction requires MMU permissions, regardless of whether any bytes are performed or not. In other words, the state of the Q register is not considered when checking permissions.

#### 3.6 Performance considerations

The following best practices are recommended for maximizing performance of the vector memory system:

- Minimize VMEM access
- Use aligned data
- Avoid store-to-load stalls
- L2FETCH
- Avoid set conflicts
- Use non-temporal for final data
- Scalar processing of vector data

#### 3.6.1 Minimize VMEM access

Accessing data from the vector register file is far cheaper in cycles and power than accessing data from memory. The simplest way to improve memory system performance is to reduce the number of VMEM instructions. Avoid moving data to/from memory when it could be hosted in VRF instead.

NOTE The HVX vector processor is attached directly to the L2 cache. VMEM loads/stores move data to and from L2, and do not use the L1 data cache. To ensure coherency with L1, VMEM stores check L1 and invalidate on a hit.

### 3.6.2 Use aligned data

VMEMU instructions access multiple L2 cache lines, and are expensive in bandwidth and power. Where possible, data structures should be aligned to vector boundaries. Padding the image is often the most effective technique to provide aligned data.

#### 3.6.3 Avoid store-to-load stalls

A VMEM load instruction which follows a VMEM store to the same address will incur a Store-to-Load penalty. The store must fully reach L2 before the load will start, thus the penalty can be quite large. In order to avoid Store-to-Load stalls, there should be approximately 15 packets of intervening work.

#### 3.6.4 L2FETCH

The L2FETCH instruction should be used to pre-populate the L2 with data prior to using VMEM loads.

L2FETCH is best performed in sizes less than 8KB, and should be issued at least several hundred cycles prior to using the data. If the L2FETCH is issued too early, the data may be evicted before it can be used. In general, prefetching and processing on image rows or tiles works best.

All data used by VMEM should be prefetched, even if it is not used in the computation. Software pipelined loops often overload data that will not be used. However, even though the pad data is not used in computation, the VMEM will stall if it has not been prefetched into L2.

#### 3.6.5 Avoid set conflicts

The L2 cache contains 8-ways, 512KB, and 64Byte lines. There are 1024 cache sets. Addresses that are 64KB apart will map to the same set. Care should be taken to avoid set conflicts. A common technique is to use data structure padding to skew addresses and reduce set conflicts.

#### 3.6.6 Use non-temporal for final data

One the last use of data, the ":nt" assembly suffix should be specified. The cache will use this hint to optimize the replacement algorithm.

## 3.6.7 Scalar processing of vector data

When a VMEM store instruction produces data, that data is placed into the L2 cache, and L1 will not contain a valid copy. Thus, if scalar loads need to access the data, it first must be fetched into L1.

It is common for algorithms to use the vector engine to produce some results that must be further processed on the scalar core. The best practice is to use VMEM stores to get the data into L2, then use DCFETCH to get the data in L1, followed by scalar load instructions. The DCFETCH can be executed anytime after the VMEM store, however, software should budget at least 20 cycles before issuing the scalar load instruction.

## 4 Instructions

### 4.1 Overview

This chapter provides an overview of the HVX coprocessor load/store instructions, compute instructions, VLIW packet rules, and dependency and scheduling rules.

**NOTE** Section 4.6 summarizes the Hexagon slot usage, HVX resource usage, and instruction latency for all the HVX instruction types.

## 4.2 VLIW packing rules

The HVX coprocessor provides six resources for vector instruction execution:

- Load
- Store
- Shift
- Permute
- Multiply (2)

Each vector instruction in the coprocessor consumes some combination of these resources, as defined in Section 4.2.2. VLIW packets cannot over-subscribe resources.

An instruction packet can contain up to four instructions, plus an endloop. The instructions inside the packet must obey the packet grouping rules described in Section 4.2.3.

**NOTE** Invalid packet combinations are normally prevented by the assembler. If an invalid packet is executed, the behavior is undefined.

### 4.2.1 Double vector instructions

Certain instructions consume pairs of resources: either the shift and permute as a pair, or both multiply resources as a pair. Such instructions are referred to as *double vector* instructions because they write two output vector registers as a pair.

**NOTE** Halfword by halfword multiplies are double vector instructions, because they consume both the multiply resources.

### 4.2.2 Vector instruction resource usage

Table 4-1 lists the resources that an HVX instruction uses during execution. It also specifies the order in which the Hexagon assembler tries to build an instruction packet, from the most to least stringent.

Table 4-1 HVX execution resource usage

| Instruction                            | Used Resources                                                  |  |  |  |  |  |
|----------------------------------------|-----------------------------------------------------------------|--|--|--|--|--|
| 1. Histogram                           | All                                                             |  |  |  |  |  |
| 2. Unaligned Memory Access             | Load, Store, and Permute                                        |  |  |  |  |  |
| 3. Double Vector Cross-lane Permute    | Permute and Shift                                               |  |  |  |  |  |
| 4. Cross-lane Permute                  | Permute                                                         |  |  |  |  |  |
| 5. Shift                               | Shift                                                           |  |  |  |  |  |
| 6. Double Vector & Halfword Multiplies | Both Multiply Resource                                          |  |  |  |  |  |
| 7. Byte Multiply                       | Either Multiply Resource                                        |  |  |  |  |  |
| 8. Double Vector ALU operation         | Either Shift and Permute or Both Multiply                       |  |  |  |  |  |
| 9. Single Vector ALU operation         | Any one of Shift, Permute, or Multiply                          |  |  |  |  |  |
| 10. Aligned Memory                     | Any one of Shift, Permute, or Multiply and one of Load or Store |  |  |  |  |  |
| 11. Aligned Memory (.tmp/.new)         | Load or Store only                                              |  |  |  |  |  |

#### 4.2.3 Vector instruction slot restrictions

In addition to vector resource assignment, vector instructions also map to certain Hexagon slots. A special subset of the ALU instructions – which requires the full 32 bits of the scalar Rt register – is mapped to slots 2 and 3. (This includes the instructions lookup table, splat, insert, and add/sub with Rt.)

Table 4-2 lists the slot restrictions.

Table 4-2 HVX slot restrictions

| Instruction                    | Used Hexagon Slots | Additional Restriction                                              |
|--------------------------------|--------------------|---------------------------------------------------------------------|
| 1, Aligned Memory Load         | 0 or 1             | _                                                                   |
| 2. Aligned Memory Store        | 0                  | -                                                                   |
| 3. Unaligned Memory Load/Store | 0                  | Slot 1 must be empty.  Maximum of 3 instructions allowed in packet. |
| 4. Multiplies and special ALU  | 2 or 3             | -                                                                   |
| 5. Vextract                    | 2                  | Only instruction in packet                                          |
| 6. Simple ALU, Permute, Shift  | 0,1,2,3            | -                                                                   |

#### 4.3 Vector load/store

VMEM instructions are used to move data between VRF and Memory. VMEM instructions support the following addressing modes:

- Indirect
- Indirect with offset
- Indirect with auto-increment (immediate and register/modifier register)

For example:

```
V2 = vmem(R1+\#4) // address R1 + 4 * (vector-size) bytes 
 V2 = vmem(R1+\#1) // address R1, post-modify by the value of M1
```

The immediate increment and post increments values correspond to multiples of vector length. In 64B mode, "#1" indicates 64 bytes, "#2" indicates 128 bytes, and so on. In 128B mode, "#1" indicates 128 bytes.

To enable unaligned memory accesses, unaligned load and stores are available. The VMEMU instructions generate multiple accesses to the L2 cache, and use the permute network to align the data.

The "load-temp" and "load-current" forms allow immediate use of load data in the same packet. A "load-temp" instruction does not write the load data to the register file. (A register needs to be specified, but it will not be overwritten). Because the "load-temp" instruction does not write to the register file, it does not consume a vector ALU resource:

"Load-current" is similar to "load-temp", but consumes a vector ALU resource as the loaded data is written to the register file:

VMEM store instructions can store a newly generated value. They do not consume a vector ALU resource as they do not read nor write the register file:

An entire VMEM write can also be suppressed by a scalar predicate:

```
if P0 vmem(R1++M1) = V20 // Store V20 if P0 is true
```

A partial byte-enabled store can be issued and controlled with a vector predicate register:

```
if Q0 vmem(R1++M1) = V20 // Store bytes of V20 where Q0 is true
```

VMEM load/store instructions can be grouped with normal scalar load/store instructions.

Table 4-3 provides the valid grouping combinations for VMEM instructions. Any combination that is not present in the table is invalid, and should be rejected by the assembler. The hardware will generate an invalid packet error exception.

| Slot 0 Instruction | Slot 1 Instruction                  |  |  |  |
|--------------------|-------------------------------------|--|--|--|
| VMEM LD            | A32                                 |  |  |  |
| VMEM ST            | A32                                 |  |  |  |
| VMEM LD            | Scalar LD                           |  |  |  |
| Scalar ST          | VMEM LD                             |  |  |  |
| VMEM ST            | Scalar ST                           |  |  |  |
| VMEM ST            | Scalar LD                           |  |  |  |
| VMEM ST            | VMEM LD                             |  |  |  |
| VMEMU LD           | Empty. Max 3 instructions in packet |  |  |  |
| VMEMU ST           | Empty. Max 3 instructions in packet |  |  |  |

## 4.4 Special instructions

HVX supports the following special-purpose instructions:

histogram

## 4.4.1 Histogram

HVX includes a specialized histogram instruction. The vector register file is divided into four histogram tables each of 256 entries (32 registers by 8 halfwords). A line is fetched from memory via a Temp VMEM load instruction. The top five bits of each byte provide a register select, while the bottom bits provide an element index. The value of the element in the register file is incremented. All the registers must be cleared before use by the programmer.

Example:

## 4.5 Instruction latency

HVX coprocessor instructions execute over multiple clock cycles. Instructions complete in either 2 or 4 clock cycles. A new instruction packet from a thread can be issued every 2 clock cycles.

Certain instructions require Early Sources. Early source registers include:

- Input to the multiplier. For example "V3.h = vmpyh(V2.h, V4.h)". Here V2 and V4 are multiplier inputs. For multiply instructions with accumulation, the accumulator is not considered an Early Source multiplier input.
- Input to Shift/Bit Count instructions. For shifts, all vector sources are Early Source except for accumulators.
- Input to Permute instructions. Only registers that are being permuted are considered Early Source (not Accumulator).
- Unaligned Store Data is an Early Source.

If an Early Source register is produced in the previous vector packet, an interlock stall will occur. The software should try to schedule an intervening packet between the producer of an Early Source register. For example, the following shows various interlock cases:

**NOTE** This description applies only to HVX v1.0. Latencies are implementation-defined and may change with future versions.

## 4.6 Slot/resource/latency summary

Table 4-4 lists the Hexagon slot, HVX resource, and latency requirements for all the HVX instruction types.

Table 4-4 HVX slot/resource/latency summary

|                |               | core slot usage HVX resources |    |     |     |             |     |     |       |       |       |                  |
|----------------|---------------|-------------------------------|----|-----|-----|-------------|-----|-----|-------|-------|-------|------------------|
| Insn           | variation     | 3                             | 2  | 1   | 0   | ld          | тру | тру | shift | xlane | st    | Early Sources    |
|                | no R; 1*vec   | any                           |    |     |     | any         |     |     |       |       |       |                  |
|                | no R; 2*vec   | any                           |    |     |     | either pair |     |     | ,     |       |       |                  |
| ALU            | Rt; 1*vec     | eith                          | er |     |     |             | eit | her |       |       |       |                  |
|                | Rtt           |                               |    |     |     |             |     |     |       |       |       |                  |
| Abs-diff       | 1*vec         | eith                          | er |     |     |             | eit | her |       |       |       | vu/vv            |
| ADS-UIII       | 2*vec         | eith                          | er |     |     |             |     |     |       |       |       | vu/vv            |
|                | by 8b; 1*vec  | eith                          | er |     |     |             | eit | her |       |       |       | vu/vv            |
| Multiply       | by 8b; 2*vec  | eith                          | er |     |     |             |     |     |       |       |       | vu/vv            |
|                | by 16b        | eith                          | er |     |     |             |     |     |       |       |       | vu/vv            |
| Cross-lane     | 1*vec         | any                           |    |     |     |             |     |     |       |       | vu/vv |                  |
| Cross-lane     | 2*vec         |                               | a  | ny  |     |             |     |     |       |       |       | vu/vv or (vx,vy) |
| Shift or count | 1*vec         | any                           |    |     |     |             |     |     |       | vu/vv |       |                  |
|                | aligned       |                               |    | eit | her |             |     | any |       |       |       |                  |
| load           | aligned; .tmp |                               |    | eit | her |             |     |     |       |       |       |                  |
| loau           | aligned; .cur |                               |    | eit | her |             | any |     |       |       |       |                  |
|                | unaligned     |                               |    |     |     |             |     |     |       |       |       |                  |
|                | aligned       | ned any                       |    |     |     |             |     |     |       |       |       |                  |
| store          | aligned; .new |                               |    |     |     |             |     |     |       |       |       |                  |
|                | unaligned     |                               |    |     |     |             |     |     |       |       |       | vs               |
| histogram      |               | any                           |    |     |     |             |     |     |       |       |       |                  |
| extract        |               |                               |    |     |     |             |     |     |       |       |       | ~+15             |

## 5 Instruction Set

### 5.1 Overview

This chapter describes the instruction set changes for the Hexagon HVX extensions.

The instructions are listed alphabetically within instruction categories. The following information is provided for each instruction:

- Instruction name
- A brief description of the instruction
- A high-level functional description (syntax/behavior) with all possible operand types
- Function type and slot information for running instructions in parallel
- Notes of miscellaneous issues
- Any C intrinsic functions that provide access to the instruction
- Instruction encoding

### 5.2 HVX

The HVX instruction class includes instructions which perform vector operations on 512-or 1024-bit data.

### 5.2.1 HVX/ALU-DOUBLE-RESOURCE

The HVX/ALU-DOUBLE-RESOURCE instruction subclass includes ALU instructions which use a pair of HVX resources.

## Predicate operations

Perform bitwise logical operations between two vector predicate registers Qs and Qt, and place the result in Qd. The operations are element-size agnostic.

The following combinations are implemented: Qs & Qt, Qs & !Qt, Qs | !Qt, Qs | !Qt, Qs ^ Qt. Interleave predicate bits from two vectors to match a shuffling operation like vsat or vround. Forms that match word-to-halfword and halfword-to-byte shuffling are available.

| Syntax              | Behavior                                                                                  |
|---------------------|-------------------------------------------------------------------------------------------|
| Qd4=and(Qs4,[!]Qt4) | <pre>for (i = 0; i &lt; VELEM(8); i++) {     QdV[i]=QsV[i] &amp;&amp; [!]QtV[i]; };</pre> |
| Qd4=or(Qs4,[!]Qt4)  | <pre>for (i = 0; i &lt; VELEM(8); i++) {     QdV[i]=QsV[i]    [!]QtV[i]; };</pre>         |
| Qd4=xor(Qs4,Qt4)    | <pre>for (i = 0; i &lt; VELEM(8); i++) {     QdV[i]=QsV[i] ^ QtV[i]; };</pre>             |

Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction uses any pair of the HVX resources (both multiply or shift/permute).

#### **Intrinsics**

| Qd4=and(Qs4,!Qt4) | <pre>HVX_VectorPred Q6_Q_and_QQn(HVX_VectorPred Qs, HVX_VectorPred Qt)</pre> |
|-------------------|------------------------------------------------------------------------------|
| Qd4=and(Qs4,Qt4)  | <pre>HVX_VectorPred Q6_Q_and_QQ(HVX_VectorPred Qs, HVX_VectorPred Qt)</pre>  |
| Qd4=or(Qs4,!Qt4)  | HVX_VectorPred Q6_Q_or_QQn(HVX_VectorPred Qs, HVX_VectorPred Qt)             |
| Qd4=or(Qs4,Qt4)   | HVX_VectorPred Q6_Q_or_QQ(HVX_VectorPred Qs, HVX_VectorPred Qt)              |
| Qd4=xor(Qs4,Qt4)  | <pre>HVX_VectorPred Q6_Q_xor_QQ(HVX_VectorPred Qs, HVX_VectorPred Qt)</pre>  |

## **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |                   |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|-------------------|
|    | ICL | ASS | 3  |    | •  | •  |    | t  | 2  |    |    |    |    |    |    | Pa | rse |    | •  |    | •  | s | 2 |   |   |   |   |   |   | d | 2 |                   |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | t  | t  |    | -  | -  | -  | 1  | 1  | P  | Р   | 0  |    | -  |    | s | s | 0 | 0 | 0 | 0 | 0 | 0 | d | d | Qd4=and(Qs4,Qt4)  |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | t  | t  |    | -  | -  | -  | 1  | 1  | P  | Р   | 0  |    | -  |    | s | s | 0 | 0 | 0 | 0 | 0 | 1 | d | d | Qd4=or(Qs4,Qt4)   |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | t  | t  |    | -  | -  | -  | 1  | 1  | P  | Р   | 0  |    | -  |    | s | s | 0 | 0 | 0 | 0 | 1 | 1 | d | d | Qd4=xor(Qs4,Qt4)  |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | t  | t  | -  | -  | -  | -  | 1  | 1  | Р  | Р   | 0  | -  | -  | -  | s | s | 0 | 0 | 0 | 1 | 0 | 0 | d | d | Qd4=or(Qs4,!Qt4)  |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | t  | t  | -  | -  | -  | -  | 1  | 1  | Р  | Р   | 0  | -  | -  | -  | s | s | 0 | 0 | 0 | 1 | 0 | 1 | d | d | Qd4=and(Qs4,!Qt4) |

| Field name | Description |
|------------|-------------|
|            |             |

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d2     | Field to encode register d |
| s2     | Field to encode register s |
| t2     | Field to encode register t |
|        |                            |

### Combine

Combine two input vector registers into a single destination vector register pair.

Using a scalar predicate, conditionally copy a single vector register to a destination vector register, or conditionally combine two input vectors into a destination vector register pair. A scalar predicate guards the entire operation. If the scalar predicate is true, the operation is performed. Otherwise the instruction is treated as a NOP.

#### Syntax Behavior

#### Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction uses any pair of the HVX resources (both multiply or shift/permute).

#### **Intrinsics**

```
Vdd=vcombine(Vu, Vv) HVX_VectorPair Q6_W_vcombine_VV(HVX_Vector Vu, HVX_Vector Vv)
```

#### **Encoding**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                                 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|---------------------------------|
|    | ICL  | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   | S | 2 |   |   | d5 |   |   |                                 |
| 0  | 0    | 0   | 1  | 1  | 0  | 1  | 0  | 0  | 1  | 0  | v  | v  | v  | v  | v  | Р  | Р   | -  | u  | u  | u  | u | u | - | s | s | d | d | d  | d | d | if (!Ps)<br>Vdd=vcombine(Vu,Vv) |
| 0  | 0    | 0   | 1  | 1  | 0  | 1  | 0  | 0  | 1  | 1  | v  | v  | v  | v  | v  | Р  | Р   | -  | u  | u  | u  | u | u | - | s | s | d | d | d  | d | d | if (Ps)<br>Vdd=vcombine(Vu,Vv)  |
|    | ICL/ | ASS | 3  |    |    |    |    |    |    |    |    |    | •  | •  |    | Pa | rse |    |    | •  | u5 |   |   |   | • | • |   |   | d5 | • | • |                                 |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | v  | v  | ٧  | v  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vdd=vcombine(Vu,Vv)             |

#### Field name Description

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |

| Field name |                            | Description |
|------------|----------------------------|-------------|
| s2         | Field to encode register s |             |
| u5         | Field to encode register u |             |
| v5         | Field to encode register v |             |
|            |                            |             |

## In-lane shuffle

vshuffoe performs both the vshuffo and vshuffe operation at the same time, with even elements placed into the even vector register of Vdd, and odd elements placed in the odd vector register of the destination vector pair.

#### Vdd.b=vshuffoe(Vu.b,Vv.b)



#### Vdd.h=vshuffoe(Vu.h,Vv.h)



Repeated for each 32bit lane

This group of shuffles is limited to bytes and halfwords.

#### 

## Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction uses any pair of the HVX resources (both multiply or shift/permute).

#### **Intrinsics**

```
Vdd.b=vshuffoe(Vu.b, Vv.b)

HVX_VectorPair
Q6_Wb_vshuffoe_VbVb(HVX_Vector Vu,
HVX_Vector Vv)

Vdd.h=vshuffoe(Vu.h, Vv.h)

HVX_VectorPair
Q6_Wh_vshuffoe_VhVh(HVX_Vector Vu,
HVX_Vector Vv)
```

### **Encoding**

u5 v5

| 3 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                           |
|---|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|---------------------------|
|   | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                           |
| 0 | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | ٧  | v  | ٧  | ٧  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vdd.h=vshuffoe(Vu.h,Vv.h) |
| 0 | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | v  | v  | V  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vdd.b=vshuffoe(Vu.b,Vv.b) |

| Field name |                            | Description |
|------------|----------------------------|-------------|
| ICLASS     | Instruction Class          |             |
| Parse      | Packet/Loop parse bits     |             |
| d5         | Field to encode register d |             |

Field to encode register u

Field to encode register v

# Swap

Based on a predicate bit in a vector predicate register, if the bit is set the corresponding byte from vector register Vu is placed in the even destination vector register of Vdd, and the byte from Vv is placed in the even destination vector register of Vdd. Otherwise, the corresponding byte from Vv is written to the even register, and Vu to the odd register. The operation works on bytes so it can handle all data sizes. It is similar to the vmux operation, but places the opposite case output into the odd vector register of the destination vector register pair.



Syntax Behavior

# Class: COPROC\_VX (slots 0,1,2,3)

### **Notes**

■ This instruction uses any pair of the HVX resources (both multiply or shift/permute).

### **Intrinsics**

Vdd=vswap(Qt4,Vu,Vv) HVX\_VectorPair
Q6\_W\_vswap\_QVV(HVX\_VectorPred Qt,
HVX\_Vector Vu, HVX\_Vector Vv)

Description

## **Encoding**

Field name

| ; | 1 3 | 80  | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                      |
|---|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|----------------------|
|   | IC  | CLA | SS | ;  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   | t | 2 |   |   | d5 |   |   |                      |
|   | ) ( | )   | 0  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | v  | ٧  | ٧  | ٧  | v  | Р  | Р   | 1  | u  | u  | u  | u | u |   | t | t | d | d | d  | d | d | Vdd=vswap(Qt4,Vu,Vv) |

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| t2     | Field to encode register t |
| u5     | Field to encode register u |
| v5     | Field to encode register v |

# Sign/Zero extension

Perform sign extension on each even element in Vu, and place it in the even destination vector register Vdd[0]. Odd elements are sign-extended and placed in the odd destination vector register Vdd[1]. Bytes are converted to halfwords, and halfwords are converted to words.

Sign extension of words is a cross-lane operation, and can only execute on the permute slot.



<sup>\*</sup>N is number of operations in vector

Perform zero extension on each even element in Vu, and place it in the even destination vector register Vdd[0]. Odd elements are zero-extended and placed in the odd destination vector register Vdd[1]. Bytes are converted to halfwords, and halfwords are converted to words.

Zero extension of words is a cross-lane operation, and can only execute on the permute slot.



<sup>\*</sup>N is number of operations in vector

### Syntax Behavior

```
Vdd.h=vsxt(Vu.b)
                               for (i = 0; i < VELEM(16); i++) {
                                   Vdd.v[0].h[i] = Vu.h[i].b[0];
                                   Vdd.v[1].h[i] = Vu.h[i].b[1];
Vdd.uh=vzxt(Vu.ub)
                               for (i = 0; i < VELEM(16); i++) {
                                   Vdd.v[0].uh[i] = Vu.uh[i].ub[0];
                                   Vdd.v[1].uh[i] = Vu.uh[i].ub[1];
                               };
                               for (i = 0; i < VELEM(32); i++) {
Vdd.uw=vzxt(Vu.uh)
                                   Vdd.v[0].uw[i] = Vu.uw[i].uh[0];
Vdd.v[1].uw[i] = Vu.uw[i].uh[1];
                               };
                               for (i = 0; i < VELEM(32); i++) {
Vdd.w=vsxt(Vu.h)
                                   Vdd.v[0].w[i] = Vu.w[i].h[0];
                                   Vdd.v[1].w[i] = Vu.w[i].h[1];
                               };
Vdd=vsxtb(Vu)
                               Assembler mapped to: "Vdd.h=vsxt(Vu.b)"
Vdd=vsxth(Vu)
                               Assembler mapped to: "Vdd.w=vsxt(Vu.h)"
Vdd=vzxtb(Vu)
                               Assembler mapped to: "Vdd.uh=vzxt(Vu.ub)"
Vdd=vzxth(Vu)
                               Assembler mapped to: "Vdd.uw=vzxt(Vu.uh)"
```

# Class: COPROC\_VX (slots 0,1,2,3)

### **Notes**

■ This instruction uses any pair of the HVX resources (both multiply or shift/permute).

### **Intrinsics**

| Vdd.h=vsxt(Vu.b)   | HVX_VectorPair Q6_Wh_vsxt_Vb(HVX_Vector Vu)            |
|--------------------|--------------------------------------------------------|
| Vdd.uh=vzxt(Vu.ub) | HVX_VectorPair Q6_Wuh_vzxt_Vub(HVX_Vector Vu)          |
| Vdd.uw=vzxt(Vu.uh) | HVX_VectorPair Q6_Wuw_vzxt_Vuh(HVX_Vector Vu)          |
| Vdd.w=vsxt(Vu.h)   | <pre>HVX_VectorPair Q6_Ww_vsxt_Vh(HVX_Vector Vu)</pre> |

# **Encoding**

| 3 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                    |
|---|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|--------------------|
|   | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                    |
| 0 | 0   | 0   | 1  | 1  | 1  | 1  | 0  |    | -  | -  |    |    | -  | 1  | 0  | P  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vdd.uh=vzxt(Vu.ub) |
| 0 | 0   | 0   | 1  | 1  | 1  | 1  | 0  |    | -  | -  |    |    | -  | 1  | 0  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vdd.uw=vzxt(Vu.uh) |
| 0 | 0   | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | -  |    |    | -  | 1  | 0  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vdd.h=vsxt(Vu.b)   |
| 0 | 0   | 0   | 1  | 1  | 1  | 1  | 0  |    | -  | -  |    |    | -  | 1  | 0  | P  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vdd.w=vsxt(Vu.h)   |

| Field name    | Description |
|---------------|-------------|
| rieiu iiailie | Description |

| ICLASS | instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |

# **Arithmetic**

Perform simple arithmetic operations, add and subtract, between the elements of the two vectors Vu and Vv. Supports word, halfword (signed and unsigned), and byte (signed and unsigned).

Optionally saturate for word and halfword. Always saturate for unsigned types.

#### Syntax Behavior

```
Vdd.b=vadd(Vuu.b, Vvv.b)
                                 for (i = 0; i < VELEM(8); i++) {
                                     Vdd.v[0].b[i] = Vuu.v[0].b[i] +
                                 Vvv.v[0].b[i];
                                     Vdd.v[1].b[i] = Vuu.v[1].b[i] +
                                 Vvv.v[1].b[i] ;
Vdd.b=vsub(Vuu.b, Vvv.b)
                                 for (i = 0; i < VELEM(8); i++)
                                     Vdd.v[0].b[i] = Vuu.v[0].b[i] -
                                 Vvv.v[0].b[i];
                                     Vdd.v[1].b[i] = Vuu.v[1].b[i] -
                                 Vvv.v[1].b[i] ;
Vdd.h=vadd(Vuu.h, Vvv.h) [:sat for (i = 0; i < VELEM(16); i++) {
                                     Vdd.v[0].h[i] = [sat 16](sxt_{16})
                                 _{>2*16}(Vuu.v[0].h[i]) + sxt_{16}
                                 >2*16(Vvv.v[0].h[i]));
                                     Vdd.v[1].h[i] = [sat_16](sxt_{16})
                                 _{>2*16} (Vuu.v[1].h[i]) + sxt<sub>16</sub>-
                                 >2*16(Vvv.v[1].h[i]));
};
Vdd.h=vsub(Vuu.h,Vvv.h)[:sat for (i = 0; i < VELEM(16); i++) {
                                     Vdd.v[0].h[i] = [sat_16](sxt_{16})
                                 _{>2*16}(Vuu.v[0].h[i]) - sxt_{16}
                                 >2*16(Vvv.v[0].h[i]));
                                     Vdd.v[1].h[i] = [sat_16](sxt_{16})
                                 >2*16 (Vuu.v[1].h[i]) - sxt<sub>16</sub>-
                                 >2*16 (Vvv.v[1].h[i])) ;
};
Vdd.ub=vadd(Vuu.ub, Vvv.ub):s for (i = 0; i < VELEM(8); i++) {
at
                                     Vdd.v[0].ub[i] = usat 8(zxt_8)
                                 _{>2*8}(Vuu.v[0].ub[i]) + zxt_{8-}
                                 _{>2*8}(Vvv.v[0].ub[i]));
                                     Vdd.v[1].ub[i] = usat 8(zxt_8)
                                >2*8(Vvv.v[1].ub[i]));
};
                                 _{>2*8} (Vuu.v[1].ub[i]) + zxt_{8-}
```

#### Syntax

#### **Behavior**

```
Vdd.ub=vsub(Vuu.ub, Vvv.ub):s for (i = 0; i < VELEM(8); i++) {
                                        Vdd.v[0].ub[i] = usat_8(zxt_8)
at
                                    _{>2*8}(Vuu.v[0].ub[i]) - zxt_{8-}
                                    >2*8(Vvv.v[0].ub[i]));
                                    Vdd.v[1].ub[i] = usat_8(zxt_{8-})
>2*8(Vuu.v[1].ub[i]) - zxt<sub>8-</sub>
                                    >2*8 (Vvv.v[1].ub[i]));
};
Vdd.uh=vadd(Vuu.uh, Vvv.uh):s for (i = 0; i < VELEM(16); i++) {
                                        Vdd.v[0].uh[i] = usat_16(zxt_{16})
at
                                    _{>2*16} (Vuu.v[0].uh[i]) + zx\overline{t}_{16}
                                    >2*16(Vvv.v[0].uh[i]));
                                        Vdd.v[1].uh[i] = usat_16(zxt_{16})
                                    _{>2*16} (Vuu.v[1].uh[i]) + zxt<sub>16</sub>-
                                    >2*16 (Vvv.v[1].uh[i]));
};
Vdd.uh=vsub(Vuu.uh, Vvv.uh):s for (i = 0; i < VELEM(16); i++) {
at
                                        Vdd.v[0].uh[i] = usat_16(zxt_{16})
                                    _{>2*16} (Vuu.v[0].uh[i]) - zx\overline{t}_{16}
                                    >2*16(Vvv.v[0].uh[i]));
                                        Vdd.v[1].uh[i] = usat_16(zxt_{16})
                                    _{>2*16} (Vuu.v[1].uh[i]) - zx\overline{t}_{16}
                                    >2*16 (Vvv.v[1].uh[i]));
};
Vdd.w=vadd(Vuu.w, Vvv.w) [:sat for (i = 0; i < VELEM(32); i++) {
                                        Vdd.v[0].w[i] = [sat_32](sxt_{32})
                                    _{>2*32}(Vuu.v[0].w[i]) + sxt<sub>32-</sub>
                                    >2*32(Vvv.v[0].w[i]));
                                        Vdd.v[1].w[i] = [sat_32](sxt_{32})
                                    _{>2*32}(Vuu.v[1].w[i]) + sxt_{32}
                                    >2*32(Vvv.v[1].w[i]));
};
Vdd.w=vsub(Vuu.w, Vvv.w)[:sat for (i = 0; i < VELEM(32); i++) {
                                        Vdd.v[0].w[i] = [sat_32](sxt_{32})
                                    _{>2*32}(Vuu.v[0].w[i]) - sxt<sub>32-</sub>
                                    >2*32(Vvv.v[0].w[i]));
                                        Vdd.v[1].w[i] = [sat_32](sxt_{32})
                                    _{>2*32} (Vuu.v[1].w[i]) - sxt_{32}
                                    >2*32 (Vvv.v[1].w[i]));
};
```

Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

 This instruction uses any pair of the HVX resources (both multiply or shift/permute).

## **Intrinsics**

| Vdd.b=vadd(Vuu.b,Vvv.b)         | HVX_VectorPair Q6_Wb_vadd_WbWb(HVX_VectorPair Vuu, HVX_VectorPair Vvv)                   |
|---------------------------------|------------------------------------------------------------------------------------------|
| Vdd.b=vsub(Vuu.b,Vvv.b)         | HVX_VectorPair Q6_Wb_vsub_WbWb(HVX_VectorPair Vuu, HVX_VectorPair Vvv)                   |
| Vdd.h=vadd(Vuu.h,Vvv.h)         | HVX_VectorPair Q6_Wh_vadd_WhWh(HVX_VectorPair Vuu, HVX_VectorPair Vvv)                   |
| Vdd.h=vadd(Vuu.h,Vvv.h):sat     | HVX_VectorPair Q6_Wh_vadd_WhWh_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)               |
| Vdd.h=vsub(Vuu.h,Vvv.h)         | HVX_VectorPair Q6_Wh_vsub_WhWh(HVX_VectorPair Vuu, HVX_VectorPair Vvv)                   |
| Vdd.h=vsub(Vuu.h,Vvv.h):sat     | HVX_VectorPair Q6_Wh_vsub_WhWh_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)               |
| Vdd.ub=vadd(Vuu.ub,Vvv.ub):s    | <pre>HVX_VectorPair Q6_Wub_vadd_WubWub_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)</pre> |
| Vdd.ub=vsub(Vuu.ub,Vvv.ub):s at | HVX_VectorPair Q6_Wub_vsub_WubWub_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)            |
| Vdd.uh=vadd(Vuu.uh,Vvv.uh):s at | <pre>HVX_VectorPair Q6_Wuh_vadd_WuhWuh_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)</pre> |
| Vdd.uh=vsub(Vuu.uh,Vvv.uh):s at | HVX_VectorPair Q6_Wuh_vsub_WuhWuh_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)            |
| Vdd.w=vadd(Vuu.w,Vvv.w)         | HVX_VectorPair Q6_Ww_vadd_WwWw(HVX_VectorPair Vuu, HVX_VectorPair Vvv)                   |
| Vdd.w=vadd(Vuu.w,Vvv.w):sat     | HVX_VectorPair Q6_Ww_vadd_WwWw_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)               |
| Vdd.w=vsub(Vuu.w,Vvv.w)         | HVX_VectorPair Q6_Ww_vsub_WwWw(HVX_VectorPair Vuu, HVX_VectorPair Vvv)                   |
| Vdd.w=vsub(Vuu.w,Vvv.w):sat     | HVX_VectorPair Q6_Ww_vsub_WwWw_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)               |
|                                 |                                                                                          |

# **Encoding**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                                    |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|------------------------------------|
|    | ICL/ | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                                    |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | v  | v  | ٧  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vdd.b=vadd(Vuu.b,Vvv.b)            |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | ٧  | v  | ٧  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vdd.h=vadd(Vuu.h,Vvv.h)            |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | v  | v  | ٧  | ٧  | ٧  | Р  | P   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vdd.w=vadd(Vuu.w,Vvv.w)            |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | v  | v  | v  | v  | v  | Р  | P   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vdd.ub=vadd(Vuu.ub,Vvv.u<br>b):sat |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | P   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vdd.uh=vadd(Vuu.uh,Vvv.u<br>h):sat |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vdd.h=vadd(Vuu.h,Vvv.h):s at       |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vdd.w=vadd(Vuu.w,Vvv.w): sat       |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | ٧  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vdd.b=vsub(Vuu.b,Vvv.b)            |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | ٧  | ٧  | ٧  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vdd.h=vsub(Vuu.h,Vvv.h)            |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | ٧  | ٧  | ٧  | ٧  | ٧  | Р  | P   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vdd.w=vsub(Vuu.w,Vvv.w)            |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | P   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vdd.ub=vsub(Vuu.ub,Vvv.u<br>b):sat |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vdd.uh=vsub(Vuu.uh,Vvv.u<br>h):sat |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vdd.h=vsub(Vuu.h,Vvv.h):s at       |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vdd.w=vsub(Vuu.w,Vvv.w): sat       |

### Field name

## Description

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |
| v5     | Field to encode register v |

# 5.2.2 HVX/ALU-RESOURCE

The HVX/ALU-RESOURCE instruction subclass includes ALU instructions which use a single HVX resource.

# Predicate operations

Perform bitwise logical operation on a vector predicate register Qs, and place the result in Qd. This operation works on vectors with any element size.

The following combinations are implemented: !Qs.

### Syntax Behavior

Class: COPROC\_VX (slots 0,1,2,3)

### **Notes**

■ This instruction can use any HVX resource.

#### **Intrinsics**

```
Qd4=not(Qs4) HVX_VectorPred Q6_Q_not_Q(HVX_VectorPred Qs)
```

## **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |              |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|--------------|
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    |    | s | 2 |   |   |   |   |   |   | d | 2 |              |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | -  | 1  | 1  | Р  | Р   | 0  | -  | -  | -  | s | s | 0 | 0 | 0 | 0 | 1 | 0 | d | d | Qd4=not(Qs4) |

| Field name |  |  | Description |
|------------|--|--|-------------|
|            |  |  |             |

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d2     | Field to encode register d |
| s2     | Field to encode register s |

# Min/max

Compare the respective elements of Vu and Vv, and return the maximum or minimum. The result is placed in the same position as the inputs.

Supports unsigned byte, signed and unsigned halfword, and signed word.

| Syntax                   | Behavior                                                                                                           |
|--------------------------|--------------------------------------------------------------------------------------------------------------------|
| Vd.h=vmax(Vu.h,Vv.h)     | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vd.h[i] = (Vu.h[i] &gt; Vv.h[i]) ? Vu.h[i] : Vv.h[i]; };</pre>       |
| Vd.h=vmin(Vu.h,Vv.h)     | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vd.h[i] = (Vu.h[i] &lt; Vv.h[i]) ? Vu.h[i] : Vv.h[i]; };</pre>       |
| Vd.ub=vmax(Vu.ub,Vv.ub)  | <pre>for (i = 0; i &lt; VELEM(8); i++) {     Vd.ub[i] = (Vu.ub[i] &gt; Vv.ub[i]) ? Vu.ub[i] : Vv.ub[i] ; };</pre>  |
| Vd.ub=vmin(Vu.ub, Vv.ub) | <pre>for (i = 0; i &lt; VELEM(8); i++) {     Vd.ub[i] = (Vu.ub[i] &lt; Vv.ub[i]) ? Vu.ub[i] : Vv.ub[i] ; };</pre>  |
| Vd.uh=vmax(Vu.uh, Vv.uh) | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vd.uh[i] = (Vu.uh[i] &gt; Vv.uh[i]) ? Vu.uh[i] : Vv.uh[i] ; };</pre> |
| Vd.uh=vmin(Vu.uh, Vv.uh) | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vd.uh[i] = (Vu.uh[i] &lt; Vv.uh[i]) ? Vu.uh[i] : Vv.uh[i] ; };</pre> |
| Vd.w=vmax(Vu.w,Vv.w)     | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vd.w[i] = (Vu.w[i] &gt; Vv.w[i]) ? Vu.w[i] : Vv.w[i]; };</pre>       |
| Vd.w=vmin(Vu.w,Vv.w)     | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vd.w[i] = (Vu.w[i] &lt; Vv.w[i]) ? Vu.w[i] : Vv.w[i]; };</pre>       |

# Class: COPROC\_VX (slots 0,1,2,3)

### **Notes**

■ This instruction can use any HVX resource.

### **Intrinsics**

| Vd.h=vmax(Vu.h,Vv.h)     | <pre>HVX_Vector Q6_Vh_vmax_VhVh(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
|--------------------------|-------------------------------------------------------------------------|
| Vd.h=vmin(Vu.h,Vv.h)     | <pre>HVX_Vector Q6_Vh_vmin_VhVh(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
| Vd.ub=vmax(Vu.ub,Vv.ub)  | <pre>HVX_Vector Q6_Vub_vmax_VubVub(HVX_Vector Vu, HVX_Vector Vv)</pre>  |
| Vd.ub=vmin(Vu.ub, Vv.ub) | <pre>HVX_Vector Q6_Vub_vmin_VubVub(HVX_Vector Vu, HVX_Vector Vv)</pre>  |
| Vd.uh=vmax(Vu.uh, Vv.uh) | <pre>HVX_Vector Q6_Vuh_vmax_VuhVuh(HVX_Vector Vu, HVX_Vector Vv)</pre>  |
| Vd.uh=vmin(Vu.uh, Vv.uh) | <pre>HVX_Vector Q6_Vuh_vmin_VuhVuh(HVX_Vector Vu, HVX_Vector Vv)</pre>  |
| Vd.w=vmax(Vu.w,Vv.w)     | <pre>HVX_Vector Q6_Vw_vmax_VwVw(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
| Vd.w=vmin(Vu.w,Vv.w)     | <pre>HVX_Vector Q6_Vw_vmin_VwVw(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |

# **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |                         |
|----|-----|-----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|---|---|----|---|---|---|---|---|---|---|-------------------------|
|    | ICL | ASS | 3  | P  |    |    |    |    |    |    | Pa | rse |    |    |    | u5 | J5 |    |    | •  |    |   | • | d5 | • |   |   |   |   |   |   |                         |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | v  | v   | v  | v  | v  | Р  | Р  | 0  | u  | u  | u  | u | u | 0  | 0 | 1 | d | d | d | d | d | Vd.ub=vmin(Vu.ub,Vv.ub) |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | ٧  | ٧   | ٧  | ٧  | ٧  | Р  | Р  | 0  | u  | u  | u  | u | u | 0  | 1 | 0 | d | d | d | d | d | Vd.uh=vmin(Vu.uh,Vv.uh) |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | ٧  | ٧   | ٧  | ٧  | ٧  | Р  | Р  | 0  | u  | u  | u  | u | u | 0  | 1 | 1 | d | d | d | d | d | Vd.h=vmin(Vu.h,Vv.h)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | v  | v   | ٧  | ٧  | ٧  | Р  | P  | 0  | u  | u  | u  | u | u | 1  | 0 | 0 | d | d | d | d | d | Vd.w=vmin(Vu.w,Vv.w)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | ٧  | ٧   | ٧  | ٧  | ٧  | Р  | Р  | 0  | u  | u  | u  | u | u | 1  | 0 | 1 | d | d | d | d | d | Vd.ub=vmax(Vu.ub,Vv.ub) |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | ٧  | ٧   | ٧  | ٧  | ٧  | Р  | Р  | 0  | u  | u  | u  | u | u | 1  | 1 | 0 | d | d | d | d | d | Vd.uh=vmax(Vu.uh,Vv.uh) |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | v  | v   | ٧  | ٧  | ٧  | Р  | P  | 0  | u  | u  | u  | u | u | 1  | 1 | 1 | d | d | d | d | d | Vd.h=vmax(Vu.h,Vv.h)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 1  | ٧  | v   | v  | ٧  | v  | Р  | Р  | 0  | u  | u  | u  | u | u | 0  | 0 | 0 | d | d | d | d | d | Vd.w=vmax(Vu.w,Vv.w)    |

| Field name |                            |
|------------|----------------------------|
| ICLASS     | Instruction Class          |
| Parse      | Packet/Loop parse bits     |
| d5         | Field to encode register d |
| u5         | Field to encode register u |
| v5         | Field to encode register v |

## Description

# Absolute value

Take the absolute value of the vector register elements. Supports signed halfword and word. Optionally saturate to deal with the max negative value overflow case.

### Syntax Behavior

Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction can use any HVX resource.

#### **Intrinsics**

| Vd.h=vabs(Vu.h)     | HVX_Vector Q6_Vh_vabs_Vh(HVX_Vector Vu)                |
|---------------------|--------------------------------------------------------|
| Vd.h=vabs(Vu.h):sat | <pre>HVX_Vector Q6_Vh_vabs_Vh_sat(HVX_Vector Vu)</pre> |
| Vd.w=vabs(Vu.w)     | HVX_Vector Q6_Vw_vabs_Vw(HVX_Vector Vu)                |
| Vd.w=vabs(Vu.w):sat | <pre>HVX_Vector Q6_Vw_vabs_Vw_sat(HVX_Vector Vu)</pre> |

## **Encoding**

| 31 | 30  | 29    | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4 | 3 | 2 | 1 | 0 |                     |
|----|-----|-------|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|---|---|---|---|----|---|---|---|---|---|---------------------|
|    | ICL | CLASS |    |    |    |    |    |    |    |    |    |    | Pa | rse |    | u5 |    |    |    |    |    |   |   |   |   | d5 |   |   |   |   |   |                     |
| 0  | 0   | 0     | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | -  | 0   | 0  | Р  | Р  | 0  | u  | u  | u  | u | u | 0 | 0 | 0  | d | d | d | d | d | Vd.h=vabs(Vu.h)     |
| 0  | 0   | 0     | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | -  | 0   | 0  | Р  | Р  | 0  | u  | u  | u  | u | u | 0 | 0 | 1  | d | d | d | d | d | Vd.h=vabs(Vu.h):sat |
| 0  | 0   | 0     | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | -  | 0   | 0  | P  | P  | 0  | u  | u  | u  | u | u | 0 | 1 | 0  | d | d | d | d | d | Vd.w=vabs(Vu.w)     |
| 0  | 0   | 0     | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | -  | 0   | 0  | Р  | Р  | 0  | u  | u  | u  | u | u | 0 | 1 | 1  | d | d | d | d | d | Vd.w=vabs(Vu.w):sat |

#### Field name Description

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |

# **Arithmetic**

Perform simple arithmetic operations, add and subtract, between the elements of the two vectors Vu and Vv. Supports word, halfword (signed and unsigned), and byte (signed and unsigned).

Optionally saturate for word and halfword. Always saturate for unsigned types.

### Syntax Behavior

| •                           |                                                                                                                                                        |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vd.b=vadd(Vu.b, Vv.b)       | <pre>for (i = 0; i &lt; VELEM(8); i++) {     Vd.b[i] = Vu.b[i] + Vv.b[i]; };</pre>                                                                     |
| Vd.b=vsub(Vu.b, Vv.b)       | <pre>for (i = 0; i &lt; VELEM(8); i++) {     Vd.b[i] = Vu.b[i] - Vv.b[i]; };</pre>                                                                     |
| Vd.h=vadd(Vu.h, Vv.h)[:sat] | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vd.h[i] = [sat_16](sxt_{16-&gt;2*16}(Vu.h[i]) + sxt_{16-&gt;2*16}(Vv.h[i])); };</pre>                    |
| Vd.h=vsub(Vu.h, Vv.h)[:sat] | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vd.h[i] = [sat_16](sxt_{16-&gt;2*16}(Vu.h[i]) - sxt_{16-&gt;2*16}(Vv.h[i])); };</pre>                    |
| Vd.ub=vadd(Vu.ub,Vv.ub):sat | <pre>for (i = 0; i &lt; VELEM(8); i++) {     Vd.ub[i] = usat_8(zxt<sub>8-&gt;2*8</sub>(Vu.ub[i]) +     zxt<sub>8-&gt;2*8</sub>(Vv.ub[i])); };</pre>    |
| Vd.ub=vsub(Vu.ub,Vv.ub):sat | <pre>for (i = 0; i &lt; VELEM(8); i++) {     Vd.ub[i] = usat_8(zxt<sub>8-&gt;2*8</sub>(Vu.ub[i]) - zxt<sub>8-&gt;2*8</sub>(Vv.ub[i])); };</pre>        |
| Vd.uh=vadd(Vu.uh,Vv.uh):sat | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vd.uh[i] = usat_16(zxt<sub>16-&gt;2*16</sub>(Vu.uh[i]) + zxt<sub>16-&gt;2*16</sub>(Vv.uh[i])) ; };</pre> |
| Vd.uh=vsub(Vu.uh,Vv.uh):sat | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vd.uh[i] = usat_16(zxt<sub>16-&gt;2*16</sub>(Vu.uh[i]) - zxt<sub>16-&gt;2*16</sub>(Vv.uh[i])) ; };</pre> |
| Vd.w=vadd(Vu.w,Vv.w)[:sat]  | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vd.w[i] = [sat_32](sxt_{32-&gt;2*32}(Vu.w[i]) + sxt_{32-&gt;2*32}(Vv.w[i])); };</pre>                    |
| Vd.w=vsub(Vu.w,Vv.w)[:sat]  | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vd.w[i] = [sat_32](sxt_{32-&gt;2*32}(Vu.w[i]) - sxt_{32-&gt;2*32}(Vv.w[i])); };</pre>                    |
|                             |                                                                                                                                                        |

# Class: COPROC\_VX (slots 0,1,2,3)

## **Notes**

• This instruction can use any HVX resource.

## **Intrinsics**

| Vd.b=vadd(Vu.b,Vv.b)        | <pre>HVX_Vector Q6_Vb_vadd_VbVb(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
|-----------------------------|-------------------------------------------------------------------------|
| Vd.b=vsub(Vu.b,Vv.b)        | <pre>HVX_Vector Q6_Vb_vsub_VbVb(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
| Vd.h=vadd(Vu.h,Vv.h)        | <pre>HVX_Vector Q6_Vh_vadd_VhVh(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
| Vd.h=vadd(Vu.h,Vv.h):sat    | <pre>HVX_Vector Q6_Vh_vadd_VhVh_sat(HVX_Vector Vu, HVX_Vector Vv)</pre> |
| Vd.h=vsub(Vu.h,Vv.h)        | HVX_Vector Q6_Vh_vsub_VhVh(HVX_Vector Vu, HVX_Vector Vv)                |
| Vd.h=vsub(Vu.h,Vv.h):sat    | <pre>HVX_Vector Q6_Vh_vsub_VhVh_sat(HVX_Vector Vu, HVX_Vector Vv)</pre> |
| Vd.ub=vadd(Vu.ub,Vv.ub):sat | HVX_Vector Q6_Vub_vadd_VubVub_sat(HVX_Vector Vu, HVX_Vector Vv)         |
| Vd.ub=vsub(Vu.ub,Vv.ub):sat | HVX_Vector Q6_Vub_vsub_VubVub_sat(HVX_Vector Vu, HVX_Vector Vv)         |
| Vd.uh=vadd(Vu.uh,Vv.uh):sat | HVX_Vector Q6_Vuh_vadd_VuhVuh_sat(HVX_Vector Vu, HVX_Vector Vv)         |
| Vd.uh=vsub(Vu.uh,Vv.uh):sat | HVX_Vector Q6_Vuh_vsub_VuhVuh_sat(HVX_Vector Vu, HVX_Vector Vv)         |
| Vd.w=vadd(Vu.w,Vv.w)        | <pre>HVX_Vector Q6_Vw_vadd_VwVw(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
| Vd.w=vadd(Vu.w,Vv.w):sat    | <pre>HVX_Vector Q6_Vw_vadd_VwVw_sat(HVX_Vector Vu, HVX_Vector Vv)</pre> |
| Vd.w=vsub(Vu.w,Vv.w)        | <pre>HVX_Vector Q6_Vw_vsub_VwVw(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
| Vd.w=vsub(Vu.w,Vv.w):sat    | <pre>HVX_Vector Q6_Vw_vsub_VwVw_sat(HVX_Vector Vu, HVX_Vector Vv)</pre> |

# **Encoding**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                              |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|------------------------------|
|    | ICL/ | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                              |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | v  | v  | v  | v  | v  | Р  | P   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd.w=vadd(Vu.w,Vv.w)         |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | v  | v  | v  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vd.ub=vadd(Vu.ub,Vv.ub):s at |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | v  | v  | v  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vd.uh=vadd(Vu.uh,Vv.uh):s at |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | ٧  | ٧  | ٧  | ٧  | ٧  | Р  | P   | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vd.h=vadd(Vu.h,Vv.h):sat     |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | ٧  | ٧  | ٧  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vd.w=vadd(Vu.w,Vv.w):sat     |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | ٧  | ٧  | v  | ٧  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vd.b=vsub(Vu.b,Vv.b)         |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | ٧  | ٧  | ٧  | ٧  | ٧  | P  | P   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vd.h=vsub(Vu.h,Vv.h)         |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | ٧  | ٧  | ٧  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vd.w=vsub(Vu.w,Vv.w)         |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | v  | v  | v  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd.ub=vsub(Vu.ub,Vv.ub):s at |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | v  | v  | v  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vd.uh=vsub(Vu.uh,Vv.uh):s at |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | ٧  | ٧  | ٧  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vd.h=vsub(Vu.h,Vv.h):sat     |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | v  | v  | ٧  | ٧  | v  | P  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vd.w=vsub(Vu.w,Vv.w):sat     |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | v  | ٧  | ٧  | ٧  | ٧  | P  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vd.b=vadd(Vu.b,Vv.b)         |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vd.h=vadd(Vu.h,Vv.h)         |

| Field name | Description |
|------------|-------------|
|            |             |

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |
| v5     | Field to encode register v |

# Logical operations

Perform bitwise logical operations (and, or, xor) between the two vector registers. In the case of vnot, simply invert the input register.

| Syntax         | Behavior                                                                                   |
|----------------|--------------------------------------------------------------------------------------------|
| Vd=vand(Vu,Vv) | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vd.uh[i] = Vu.uh[i] &amp; Vv.h[i] ; };</pre> |
| Vd=vnot(Vu)    | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vd.uh[i] = ~Vu.uh[i] ; };</pre>              |
| Vd=vor(Vu,Vv)  | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vd.uh[i] = Vu.uh[i]   Vv.h[i] ; };</pre>     |
| Vd=vxor(Vu,Vv) | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vd.uh[i] = Vu.uh[i] ^ Vv.h[i] ; };</pre>     |

Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction can use any HVX resource.

### **Intrinsics**

| Vd=vand(Vu,Vv) | <pre>HVX_Vector Q6_V_vand_VV(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
|----------------|----------------------------------------------------------------------|
| Vd=vnot (Vu)   | <pre>HVX_Vector Q6_V_vnot_V(HVX_Vector Vu)</pre>                     |
| Vd=vor(Vu,Vv)  | HVX_Vector Q6_V_vor_VV(HVX_Vector Vu, HVX_Vector Vv)                 |
| Vd=vxor(Vu,Vv) | <pre>HVX_Vector Q6_V_vxor_VV(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |

### **Encoding**

| 3 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                |
|---|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|----------------|
|   | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                |
| 0 | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | ٧  | v  | ٧  | ٧  | ٧  | Р  | P   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vd=vand(Vu,Vv) |
| 0 | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | ٧  | ٧  | ٧  | ٧  | ٧  | Ρ  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vd=vor(Vu,Vv)  |
| 0 | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | ٧  | v  | ٧  | ٧  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vd=vxor(Vu,Vv) |
| 0 | 0   | 0   | 1  | 1  | 1  | 1  | 0  | •  | -  | -  | -  | -  | •  | 0  | 0  | Р  | P   | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vd=vnot(Vu)    |

| Field name |                            | Description |
|------------|----------------------------|-------------|
| ICLASS     | Instruction Class          |             |
| Parse      | Packet/Loop parse bits     |             |
| d5         | Field to encode register d |             |
| u5         | Field to encode register u |             |
| v5         | Field to encode register v |             |
|            |                            |             |

# Copy

Copy a single input vector register to a new output vector register.

Using a scalar predicate, conditionally copy a single vector register to a destination vector register, or conditionally combine two input vectors into a destination vector register pair. A scalar predicate guards the entire operation. If the scalar predicate is true, the operation is performed. Otherwise the instruction is treated as a NOP.

## Syntax Behavior

Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction can use any HVX resource.

### **Intrinsics**

Vd=Vu HVX\_Vector Q6\_V\_equals\_V(HVX\_Vector Vu)

### **Encoding**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|----------------|
|    | ICL  | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   | S | 2 |   |   | d5 |   |   |                |
| 0  | 0    | 0   | 1  | 1  | 0  | 1  | 0  | 0  | 0  | 0  | -  | -  | -  | -  |    | P  | Р   | -  | u  | u  | u  | u | u | - | s | s | d | d | d  | d | d | if (Ps) Vd=Vu  |
| 0  | 0    | 0   | 1  | 1  | 0  | 1  | 0  | 0  | 0  | 1  | -  | -  | -  | -  |    | P  | Р   | -  | u  | u  | u  | u | u | - | s | s | d | d | d  | d | d | if (!Ps) Vd=Vu |
|    | ICL/ | ASS | 6  |    | •  |    |    |    | •  |    |    | •  |    | •  |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 | • |   |                |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | 0  | -  | -  | -  | 1  | 1  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vd=Vu          |

### Field name Description

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| s2     | Field to encode register s |
| u5     | Field to encode register u |

# Average

Add the elements of Vu to the respective elements of Vv, and shift the results right by 1 bit. The intermediate precision of the sum is larger than the input data precision. Optionally, a rounding constant 0x1 is added before shifting.

Supports unsigned byte, signed and unsigned halfword, and signed word. The operation is replicated to fill the implemented datapath width.



Subtract the elements of Vu from the respective elements of Vv, and shift the results right by 1 bit. The intermediate precision of the sum is larger than the input data precision. Saturate the data to the required precision.

Supports unsigned byte, halfword, and word. The operation is replicated to fill the implemented datapath width.



| Syntax                                     | Behavior                                                                                                                                                    |
|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vd.b=vnavg(Vu.ub, Vv.ub)                   | <pre>for (i = 0; i &lt; VELEM(8); i++) {     Vd.b[i] = (zxt<sub>8-&gt;2*8</sub>(Vu.ub[i]) - zxt<sub>8-</sub></pre>                                          |
| Vd.h=vavg(Vu.h, Vv.h)[:rnd]                | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vd.h[i] = (sxt<sub>16-&gt;2*16</sub>(Vu.h[i]) + sxt<sub>16-&gt;2*16</sub>(Vv.h[i])+1)&gt;&gt;1; };</pre>      |
| Vd.h=vnavg(Vu.h,Vv.h)                      | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vd.h[i] = (sxt<sub>16-&gt;2*16</sub>(Vu.h[i]) - sxt<sub>16-&gt;2*16</sub>(Vv.h[i]))&gt;&gt;1; };</pre>        |
| <pre>Vd.ub=vavg(Vu.ub, Vv.ub)[:rnd ]</pre> | <pre>for (i = 0; i &lt; VELEM(8); i++) {     Vd.ub[i] = (zxt<sub>8-&gt;2*8</sub>(Vu.ub[i]) + zxt<sub>8-&gt;2*8</sub>(Vv.ub[i])+1)&gt;&gt;1; };</pre>        |
| Vd.uh=vavg(Vu.uh, Vv.uh)[:rnd]             | <pre>for (i = 0; i &lt; VELEM(16); i++) {    Vd.uh[i] = (zxt<sub>16-&gt;2*16</sub>(Vu.uh[i]) +    zxt<sub>16-&gt;2*16</sub>(Vv.uh[i])+1)&gt;&gt;1; };</pre> |
| Vd.w=vavg(Vu.w,Vv.w)[:rnd]                 | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vd.w[i] = (sxt<sub>32-&gt;2*32</sub>(Vu.w[i]) + sxt<sub>32-&gt;2*32</sub>(Vv.w[i])+1)&gt;&gt;1 ; };</pre>     |
| Vd.w=vnavg(Vu.w,Vv.w)                      | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vd.w[i] = (sxt<sub>32-&gt;2*32</sub>(Vu.w[i]) - sxt<sub>32-&gt;2*32</sub>(Vv.w[i]))&gt;&gt;1 ; };</pre>       |

# Class: COPROC\_VX (slots 0,1,2,3)

### **Notes**

■ This instruction can use any HVX resource.

### **Intrinsics**

| Vd.b=vnavg(Vu.ub, Vv.ub)  | HVX_Vector Q6_Vb_vnavg_VubVub(HVX_Vector Vu, HVX_Vector Vv)              |
|---------------------------|--------------------------------------------------------------------------|
| Vd.h=vavg(Vu.h, Vv.h)     | <pre>HVX_Vector Q6_Vh_vavg_VhVh(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre>  |
| Vd.h=vavg(Vu.h, Vv.h):rnd | HVX_Vector Q6_Vh_vavg_VhVh_rnd(HVX_Vector Vu, HVX_Vector Vv)             |
| Vd.h=vnavg(Vu.h, Vv.h)    | <pre>HVX_Vector Q6_Vh_vnavg_VhVh(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
| Vd.ub=vavg(Vu.ub, Vv.ub)  | HVX_Vector Q6_Vub_vavg_VubVub(HVX_Vector Vu, HVX_Vector Vv)              |

Vd.ub=vavg(Vu.ub, Vv.ub):rnd HVX Vector

Q6\_Vub\_vavg\_VubVub\_rnd(HVX\_Vector Vu,

HVX\_Vector Vv)

HVX\_Vector Q6\_Vuh\_vavg\_VuhVuh(HVX\_Vector
Vu, HVX\_Vector Vv) Vd.uh=vavg(Vu.uh, Vv.uh)

Vd.uh=vavg(Vu.uh, Vv.uh):rnd HVX\_Vector

Q6\_Vuh\_vavg\_VuhVuh\_rnd(HVX\_Vector Vu,

HVX Vector Vv)

Vd.w=vavg(Vu.w, Vv.w) HVX\_Vector Q6\_Vw\_vavg\_VwVw(HVX\_Vector Vu,

HVX\_Vector Vv)

HVX\_Vector Q6\_Vw\_vavg\_VwVw\_rnd(HVX\_Vector Vd.w=vavg(Vu.w, Vv.w):rnd

Vu, HVX\_Vector Vv)

HVX Vector Q6 Vw vnavg VwVw(HVX Vector Vu, Vd.w=vnavg(Vu.w, Vv.w)

HVX\_Vector Vv)

## **Encoding**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                           |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|---------------------------|
|    | ICL/ | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                           |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | v  | v  | ٧  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vd.ub=vavg(Vu.ub,Vv.ub)   |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | ٧  | v  | ٧  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vd.uh=vavg(Vu.uh,Vv.uh)   |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | ٧  | v  | ٧  | ٧  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vd.h=vavg(Vu.h,Vv.h)      |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | ٧  | v  | ٧  | ٧  | ٧  | P  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vd.w=vavg(Vu.w,Vv.w)      |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | ٧  | v  | ٧  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd.b=vnavg(Vu.ub,Vv.ub)   |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | ٧  | v  | ٧  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vd.h=vnavg(Vu.h,Vv.h)     |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | ٧  | v  | ٧  | ٧  | ٧  | P  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vd.w=vnavg(Vu.w,Vv.w)     |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vd.ub=vavg(Vu.ub,Vv.ub):r |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vd.uh=vavg(Vu.uh,Vv.uh):r |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | ٧  | v  | ٧  | ٧  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vd.h=vavg(Vu.h,Vv.h):rnd  |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | ٧  | v  | ٧  | ٧  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vd.w=vavg(Vu.w,Vv.w):rnd  |

### Field name

### Description

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |
| v5     | Field to encode register v |

# Compare vectors

Perform compares between the two vector register inputs Vu and Vv. Depending on the element size, an appropriate number of bits are written into the vector predicate register Qd for each pair of elements.

Two types of compare are supported: equal (.eq) and greater than (.gt)

Supports comparison of word, signed and unsigned halfword, signed and unsigned byte.

For each element comparison, the respective number of bits in the destination register are: bytes 1 bit, halfwords 2 bits, and words 4 bits.

Optionally supports xor(^) with the destination, and(&) with the destination, and or(|) with the destination.

### Syntax Behavior

```
for( i = 0; i < VWIDTH; i += 1) {
Qd4=vcmp.eq(Vu.b, Vv.b)
                                  QdV[i+1-1:i] = ((Vu.b[i/1] ==
                              Vv.b[i/1]) ? 0x1 : 0;
                               };
                              for(i = 0; i < VWIDTH; i += 2) {
Qd4=vcmp.eq(Vu.h, Vv.h)
                                   QdV[i+2-1:i] = ((Vu.h[i/2] ==
                              Vv.h[i/2]) ? 0x3 : 0);
                              };
Qd4=vcmp.eq(Vu.ub, Vv.ub)
                              Assembler mapped to: "Qd4=vcmp.eq(Vu." "b"
                               ", Vv. " "b" ") "
Qd4=vcmp.eq(Vu.uh, Vv.uh)
                              Assembler mapped to: "Qd4=vcmp.eq(Vu." "h"
                               ", Vv. " "h" ") "
Qd4=vcmp.eq(Vu.uw, Vv.uw)
                              Assembler mapped to: "Qd4=vcmp.eq(Vu." "w"
                               ", Vv." "w" ")"
                              for(i = 0; i < VWIDTH; i += 4) {
Qd4=vcmp.eq(Vu.w, Vv.w)
                                  QdV[i+4-1:i] = ((Vu.w[i/4] ==
                              Vv.w[i/4]) ? 0xF : 0);
                              };
                              for( i = 0; i < VWIDTH; i += 1) {
Qd4=vcmp.gt(Vu.b, Vv.b)
                                  QdV[i+1-1:i] = ((Vu.b[i/1] > Vv.b[i/1])
                               ? 0x1 : 0);
                               };
Qd4=vcmp.gt(Vu.h, Vv.h)
                              for(i = 0; i < VWIDTH; i += 2) {
                                  QdV[i+2-1:i] = ((Vu.h[i/2] > Vv.h[i/2])
                               ? 0x3 : 0);
                              };
Qd4=vcmp.gt(Vu.ub, Vv.ub)
                              for(i = 0; i < VWIDTH; i += 1) {
                                   QdV[i+1-1:i] = ((Vu.ub[i/1] >
                              Vv.ub[i/1]) ? 0x1 : 0);
                              };
```

#### Syntax

#### Behavior

```
for(i = 0; i < VWIDTH; i += 2) {
Qd4=vcmp.gt(Vu.uh, Vv.uh)
                                  QdV[i+2-1:i] = ((Vu.uh[i/2]) >
                              Vv.uh[i/2]) ? 0x3 : 0);
                              };
                              ;
Qd4=vcmp.qt(Vu.uw, Vv.uw)
                              for(i = 0; i < VWIDTH; i += 4) {
                                   QdV[i+4-1:i] = ((Vu.uw[i/4]) >
                              Vv.uw[i/4]) ? 0xF : 0);
                              };
                              for(i = 0; i < VWIDTH; i += 4) {
Qd4=vcmp.gt(Vu.w, Vv.w)
                                  QdV[i+4-1:i] = ((Vu.w[i/4] > Vv.w[i/4])
                              ? 0xF : 0);
                              };
Qx4[\&|] = vcmp.eq(Vu.b, Vv.b)
                              for( i = 0; i < VWIDTH; i += 1) {
                                  QxV[i+1-1:i] = QxV[i+1-1:i] [|&]
                               ((Vu.b[i/1] == Vv.b[i/1]) ? 0x1 : 0);
                              };
Qx4[\&|]=vcmp.eq(Vu.h, Vv.h)
                              for( i = 0; i < VWIDTH; i += 2) {
                                   QxV[i+2-1:i] = QxV[i+2-1:i] [ | &]
                               ((Vu.h[i/2] == Vv.h[i/2]) ? 0x3 : 0);
                               };
Qx4[&|]=vcmp.eq(Vu.ub, Vv.ub)
                              Assembler mapped to: "Qx4[|&]=vcmp.eq(Vu."
                               "b" ", Vv." "b" ")"
Qx4[\&|]=vcmp.eq(Vu.uh,Vv.uh)
                              Assembler mapped to: "Qx4[|&]=vcmp.eq(Vu."
                               "h" ", Vv. " "h" ") "
Qx4[\&|] = vcmp.eq(Vu.uw, Vv.uw)
                              Assembler mapped to: "Qx4[|&]=vcmp.eq(Vu."
                               "w" ", Vv." "w" ")"
Qx4[\&|]=vcmp.eq(Vu.w,Vv.w)
                              for( i = 0; i < VWIDTH; i += 4) {
                                  QxV[i+4-1:i] = QxV[i+4-1:i] [ | &]
                               ((Vu.w[i/4] == Vv.w[i/4]) ? 0xF : 0);
                              };
Qx4[&|]=vcmp.gt(Vu.b, Vv.b)
                              for(i = 0; i < VWIDTH; i += 1) {
                                  QxV[i+1-1:i] = QxV[i+1-1:i] [|&]
                               ((Vu.b[i/1] > Vv.b[i/1]) ? 0x1 : 0);
                              };
Qx4[&|] =vcmp.gt(Vu.h, Vv.h)
                              for(i = 0; i < VWIDTH; i += 2) {
                                   QxV[i+2-1:i] = QxV[i+2-1:i] [ \&]
                               ((Vu.h[i/2] > Vv.h[i/2]) ? 0x3 : 0);
                               };
Qx4[&|] = vcmp.gt (Vu.ub, Vv.ub)
                             for( i = 0; i < VWIDTH; i += 1) {
                                   QxV[i+1-1:i] = QxV[i+1-1:i] [|&]
                               ((Vu.ub[i/1] > Vv.ub[i/1]) ? 0x1 : 0);
                              };
                               ;
```

#### **Syntax**

#### **Behavior**

```
Qx4[\&]=vcmp.gt(Vu.uh,Vv.uh) for( i = 0; i < VWIDTH; i += 2) {
                                   QxV[i+2-1:i] = QxV[i+2-1:i] [ | & ]
                                ((Vu.uh[i/2] > Vv.uh[i/2]) ? 0x3 : 0);
                               };
                               ;
Qx4[&|] = vcmp.qt(Vu.uw, Vv.uw)
                               for(i = 0; i < VWIDTH; i += 4) {
                                    QxV[i+4-1:i] = QxV[i+4-1:i] [ | & ]
                                ((Vu.uw[i/4] > Vv.uw[i/4]) ? 0xF : 0);
                               };
                               for(i = 0; i < VWIDTH; i += 4)
Qx4[&|]=vcmp.gt(Vu.w, Vv.w)
                                   QxV[i+4-1:i] = QxV[i+4-1:i] [ \&]
                                ((Vu.w[i/4] > Vv.w[i/4]) ? 0xF : 0);
                               };
Qx4<sup>*</sup>=vcmp.eq(Vu.b, Vv.b)
                               for(i = 0; i < VWIDTH; i += 1) {
                                   QxV[i+1-1:i] = QxV[i+1-1:i]
                                ((Vu.b[i/1] == Vv.b[i/1]) ? 0x1 : 0);
                               };
                               for( i = 0; i < VWIDTH; i += 2) {
Qx4<sup>*</sup>=vcmp.eq(Vu.h, Vv.h)
                                    QxV[i+2-1:i] = QxV[i+2-1:i]
                                ((Vu.h[i/2] == Vv.h[i/2]) ? 0x3 : 0);
                               };
                               Assembler mapped to: "Qx4^=vcmp.eq(Vu." "b"
Qx4^=vcmp.eq(Vu.ub, Vv.ub)
                               ", Vv. " "b" ")"
Qx4^=vcmp.eq(Vu.uh, Vv.uh)
                               Assembler mapped to: "Qx4^=vcmp.eq(Vu." "h"
                               ", Vv. " "h" ") "
Qx4^=vcmp.eq(Vu.uw, Vv.uw)
                               Assembler mapped to: "Qx4^=vcmp.eq(Vu." "w"
                               ", Vv." "w" ")"
                               for( i = 0; i < VWIDTH; i += 4) {
Qx4^=vcmp.eq(Vu.w, Vv.w)
                                   QxV[i+4-1:i] = QxV[i+4-1:i]
                                ((Vu.w[i/4] == Vv.w[i/4]) ? 0xF : 0);
                               };
Qx4<sup>*</sup>=vcmp.gt(Vu.b, Vv.b)
                               for(i = 0; i < VWIDTH; i += 1) {
                                   QxV[i+1-1:i] = QxV[i+1-1:i]
                                ((Vu.b[i/1] > Vv.b[i/1]) ? 0x1 : 0);
                               };
```

### **Syntax Behavior** for( i = 0; i < VWIDTH; i += 2) { Qx4<sup>\*</sup>=vcmp.gt(Vu.h, Vv.h) QxV[i+2-1:i] = QxV[i+2-1:i]((Vu.h[i/2] > Vv.h[i/2]) ? 0x3 : 0);}; ; for( i = 0; i < VWIDTH; i += 1) { Qx4^=vcmp.gt(Vu.ub, Vv.ub) QxV[i+1-1:i] = QxV[i+1-1:i]((Vu.ub[i/1] > Vv.ub[i/1]) ? 0x1 : 0);}; for( i = 0; i < VWIDTH; i += 2) { Qx4^=vcmp.gt(Vu.uh, Vv.uh) QxV[i+2-1:i] = QxV[i+2-1:i]((Vu.uh[i/2] > Vv.uh[i/2]) ? 0x3 : 0);**}**; for( i = 0; i < VWIDTH; i += 4) { QxV[i+4-1:i] = QxV[i+4-1:i] ^ Qx4<sup>\*</sup>=vcmp.gt(Vu.uw, Vv.uw) ((Vu.uw[i/4] > Vv.uw[i/4]) ? 0xF : 0);}; for( i = 0; i < VWIDTH; i += 4) { Qx4^=vcmp.gt(Vu.w, Vv.w) QxV[i+4-1:i] = QxV[i+4-1:i]

((Vu.w[i/4] > Vv.w[i/4]) ? 0xF : 0);

### Class: COPROC\_VX (slots 0,1,2,3)

### **Notes**

■ This instruction can use any HVX resource.

}; ;

#### **Intrinsics**

| Qd4=vcmp.eq(Vu.b,Vv.b)    | <pre>HVX_VectorPred Q6_Q_vcmp_eq_VbVb(HVX_Vector Vu, HVX_Vector Vv)</pre>     |
|---------------------------|-------------------------------------------------------------------------------|
| Qd4=vcmp.eq(Vu.h,Vv.h)    | <pre>HVX_VectorPred Q6_Q_vcmp_eq_VhVh(HVX_Vector<br/>Vu, HVX_Vector Vv)</pre> |
| Qd4=vcmp.eq(Vu.w,Vv.w)    | <pre>HVX_VectorPred Q6_Q_vcmp_eq_VwVw(HVX_Vector Vu, HVX_Vector Vv)</pre>     |
| Qd4=vcmp.gt(Vu.b,Vv.b)    | <pre>HVX_VectorPred Q6_Q_vcmp_gt_VbVb(HVX_Vector<br/>Vu, HVX_Vector Vv)</pre> |
| Qd4=vcmp.gt(Vu.h,Vv.h)    | <pre>HVX_VectorPred Q6_Q_vcmp_gt_VhVh(HVX_Vector<br/>Vu, HVX_Vector Vv)</pre> |
| Qd4=vcmp.gt(Vu.ub,Vv.ub)  | HVX_VectorPred Q6_Q_vcmp_gt_VubVub(HVX_Vector Vu, HVX_Vector Vv)              |
| Qd4=vcmp.gt(Vu.uh, Vv.uh) | HVX_VectorPred Q6_Q_vcmp_gt_VuhVuh(HVX_Vector Vu, HVX_Vector Vv)              |

| Qd4=vcmp.gt(Vu.uw,Vv.uw)  | HVX_VectorPred Q6_Q_vcmp_gt_VuwVuw(HVX_Vector Vu, HVX_Vector Vv)                                   |
|---------------------------|----------------------------------------------------------------------------------------------------|
| Qd4=vcmp.gt(Vu.w,Vv.w)    | <pre>HVX_VectorPred Q6_Q_vcmp_gt_VwVw(HVX_Vector Vu, HVX_Vector Vv)</pre>                          |
| Qx4&=vcmp.eq(Vu.b,Vv.b)   | HVX_VectorPred Q6_Q_vcmp_eqand_QVbVb(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)              |
| Qx4&=vcmp.eq(Vu.h,Vv.h)   | HVX_VectorPred Q6_Q_vcmp_eqand_QVhVh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)              |
| Qx4&=vcmp.eq(Vu.w,Vv.w)   | HVX_VectorPred Q6_Q_vcmp_eqand_QVwVw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)              |
| Qx4&=vcmp.gt(Vu.b,Vv.b)   | HVX_VectorPred Q6_Q_vcmp_gtand_QVbVb(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)              |
| Qx4&=vcmp.gt(Vu.h,Vv.h)   | HVX_VectorPred Q6_Q_vcmp_gtand_QVhVh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)              |
| Qx4&=vcmp.gt(Vu.ub,Vv.ub) | <pre>HVX_VectorPred Q6_Q_vcmp_gtand_QVubVub(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)</pre> |
| Qx4&=vcmp.gt(Vu.uh,Vv.uh) | <pre>HVX_VectorPred Q6_Q_vcmp_gtand_QVuhVuh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)</pre> |
| Qx4&=vcmp.gt(Vu.uw,Vv.uw) | HVX_VectorPred Q6_Q_vcmp_gtand_QVuwVuw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)            |
| Qx4&=vcmp.gt(Vu.w,Vv.w)   | HVX_VectorPred Q6_Q_vcmp_gtand_QVwVw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)              |
| Qx4^=vcmp.eq(Vu.b,Vv.b)   | HVX_VectorPred Q6_Q_vcmp_eqxacc_QVbVb(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)             |
| Qx4^=vcmp.eq(Vu.h,Vv.h)   | HVX_VectorPred Q6_Q_vcmp_eqxacc_QVhVh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)             |
| Qx4^=vcmp.eq(Vu.w,Vv.w)   | HVX_VectorPred Q6_Q_vcmp_eqxacc_QVwVw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)             |
| Qx4^=vcmp.gt(Vu.b,Vv.b)   | HVX_VectorPred Q6_Q_vcmp_gtxacc_QVbVb(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)             |
| Qx4^=vcmp.gt(Vu.h,Vv.h)   | HVX_VectorPred Q6_Q_vcmp_gtxacc_QVhVh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)             |
| Qx4^=vcmp.gt(Vu.ub,Vv.ub) | HVX_VectorPred Q6_Q_vcmp_gtxacc_QVubVub(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)           |
|                           |                                                                                                    |

| Qx4^=vcmp.gt(Vu.uh, Vv.uh)   | <pre>HVX_VectorPred Q6_Q_vcmp_gtxacc_QVuhVuh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)</pre> |
|------------------------------|-----------------------------------------------------------------------------------------------------|
| Qx4^=vcmp.gt(Vu.uw,Vv.uw)    | <pre>HVX_VectorPred Q6_Q_vcmp_gtxacc_QVuwVuw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)</pre> |
| Qx4^=vcmp.gt(Vu.w,Vv.w)      | <pre>HVX_VectorPred Q6_Q_vcmp_gtxacc_QVwVw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)</pre>   |
| Qx4   =vcmp.eq(Vu.b, Vv.b)   | HVX_VectorPred Q6_Q_vcmp_eqor_QVbVb(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)                |
| Qx4   =vcmp.eq(Vu.h, Vv.h)   | HVX_VectorPred Q6_Q_vcmp_eqor_QVhVh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)                |
| Qx4   =vcmp.eq(Vu.w,Vv.w)    | HVX_VectorPred Q6_Q_vcmp_eqor_QVwVw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)                |
| Qx4   =vcmp.gt(Vu.b, Vv.b)   | HVX_VectorPred Q6_Q_vcmp_gtor_QVbVb(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)                |
| Qx4   =vcmp.gt(Vu.h, Vv.h)   | HVX_VectorPred Q6_Q_vcmp_gtor_QVhVh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)                |
| Qx4   =vcmp.gt(Vu.ub, Vv.ub) | <pre>HVX_VectorPred Q6_Q_vcmp_gtor_QVubVub(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)</pre>   |
| Qx4   =vcmp.gt(Vu.uh, Vv.uh) | <pre>HVX_VectorPred Q6_Q_vcmp_gtor_QVuhVuh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)</pre>   |
| Qx4   =vcmp.gt(Vu.uw, Vv.uw) | HVX_VectorPred Q6_Q_vcmp_gtor_QVuwVuw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)              |
| Qx4   =vcmp.gt(Vu.w,Vv.w)    | HVX_VectorPred Q6_Q_vcmp_gtor_QVwVw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)                |

# Encoding

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |                          |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|--------------------------|
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   |   | х | 2 |                          |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | 0 | 0 | 0 | х | х | Qx4&=vcmp.eq(Vu.b,Vv.b)  |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | ٧  | ٧  | ٧  | v  | v  | P  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | 0 | 0 | 1 | х | x | Qx4&=vcmp.eq(Vu.h,Vv.h)  |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | ٧  | ٧  | ٧  | v  | v  | P  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | 0 | 1 | 0 | х | x | Qx4&=vcmp.eq(Vu.w,Vv.w)  |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | ٧  | ٧  | ٧  | v  | ٧  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | 1 | 0 | 0 | х | x | Qx4&=vcmp.gt(Vu.b,Vv.b)  |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | ٧  | ٧  | v  | ٧  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | 1 | 0 | 1 | х | x | Qx4&=vcmp.gt(Vu.h,Vv.h)  |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | ٧  | ٧  | ٧  | v  | v  | P  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | 1 | 1 | 0 | х | x | Qx4&=vcmp.gt(Vu.w,Vv.w)  |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 1 | 0 | 0 | 0 | x | x | Qx4&=vcmp.gt(Vu.ub,Vv.ub |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 1 | 0 | 0 | 1 | x | x | Qx4&=vcmp.gt(Vu.uh,Vv.uh |

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |                            |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----------------------------|
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 1 | 0 | 1 | 0 | х | x | Qx4&=vcmp.gt(Vu.uw,Vv.u w) |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | ٧  | v  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 0 | 0 | 0 | 0 | х | х | Qx4 =vcmp.eq(Vu.b,Vv.b)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 0 | 0 | 0 | 1 | x | x | Qx4 =vcmp.eq(Vu.h,Vv.h)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | ٧  | v  | ٧  | ٧  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 0 | 0 | 1 | 0 | х | х | Qx4 =vcmp.eq(Vu.w,Vv.w)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | ٧  | v  | ٧  | ٧  | ٧  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 0 | 1 | 0 | 0 | х | х | Qx4 =vcmp.gt(Vu.b,Vv.b)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | ٧  | ٧  | ٧  | ٧  | ٧  | P  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 0 | 1 | 0 | 1 | x | x | Qx4 =vcmp.gt(Vu.h,Vv.h)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | ٧  | ٧  | ٧  | P  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 0 | 1 | 1 | 0 | x | x | Qx4 =vcmp.gt(Vu.w,Vv.w)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 1 | 0 | 0 | 0 | x | x | Qx4 =vcmp.gt(Vu.ub,Vv.ub)  |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 1 | 0 | 0 | 1 | x | x | Qx4 =vcmp.gt(Vu.uh,Vv.uh)  |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 1 | 0 | 1 | 0 | x | x | Qx4 =vcmp.gt(Vu.uw,Vv.uw   |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | ٧  | ٧  | ٧  | ٧  | ٧  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 0 | 0 | 0 | 0 | x | x | Qx4^=vcmp.eq(Vu.b,Vv.b)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | ٧  | v  | ٧  | ٧  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 0 | 0 | 0 | 1 | х | х | Qx4^=vcmp.eq(Vu.h,Vv.h)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | ٧  | v  | ٧  | ٧  | ٧  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 0 | 0 | 1 | 0 | х | х | Qx4^=vcmp.eq(Vu.w,Vv.w)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | ٧  | ٧  | ٧  | ٧  | ٧  | P  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 0 | 1 | 0 | 0 | x | x | Qx4^=vcmp.gt(Vu.b,Vv.b)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | ٧  | v  | ٧  | ٧  | v  | P  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 0 | 1 | 0 | 1 | x | x | Qx4^=vcmp.gt(Vu.h,Vv.h)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | P  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 0 | 1 | 1 | 0 | x | x | Qx4^=vcmp.gt(Vu.w,Vv.w)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 1 | 0 | 0 | 0 | x | x | Qx4^=vcmp.gt(Vu.ub,Vv.ub   |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 1 | 0 | 0 | 1 | x | x | Qx4^=vcmp.gt(Vu.uh,Vv.uh   |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 1 | 0 | 1 | 0 | x | x | Qx4^=vcmp.gt(Vu.uw,Vv.uw)  |
|    | ICL | ASS | 3  |    |    |    |    |    | •  | •  |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   | • |   |   |   | d | 2 |                            |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | ٧  | v  | ٧  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | 0 | 0 | 0 | d | d | Qd4=vcmp.eq(Vu.b,Vv.b)     |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | ٧  | ٧  | ٧  | ٧  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | 0 | 0 | 1 | d | d | Qd4=vcmp.eq(Vu.h,Vv.h)     |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | ٧  | v  | ٧  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | 0 | 1 | 0 | d | d | Qd4=vcmp.eq(Vu.w,Vv.w)     |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | v  | ٧  | v  | >  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | 1 | 0 | 0 | d | d | Qd4=vcmp.gt(Vu.b,Vv.b)     |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | v  | v  | v  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | 1 | 0 | 1 | d | d | Qd4=vcmp.gt(Vu.h,Vv.h)     |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | ٧  | v  | ٧  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | 1 | 1 | 0 | d | d | Qd4=vcmp.gt(Vu.w,Vv.w)     |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | ٧  | v  | ٧  | v  | v  | P  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | 0 | 0 | 0 | d | d | Qd4=vcmp.gt(Vu.ub,Vv.ub)   |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | v  | v  | v  | v  | v  | P  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | 0 | 0 | 1 | d | d | Qd4=vcmp.gt(Vu.uh,Vv.uh)   |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | v  | v  | v  | v  | v  | Р  | P   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | 0 | 1 | 0 | d | d | Qd4=vcmp.gt(Vu.uw,Vv.uw)   |

### Field name

## Description

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d2     | Field to encode register d |
| u5     | Field to encode register u |
| v5     | Field to encode register v |
| x2     | Field to encode register x |
|        |                            |

# Conditional accumulate

Conditionally add or subtract a value to the destination register. If the corresponding bits are set in the vector predicate register, the elements in Vu are added to or subtracted from the corresponding elements in Vx. Supports byte, halfword, and word. No saturation is performed on the result.



#### **Syntax Behavior** if ([!]Qv4) Vx.b[+-]=Vu.bfor (i = 0; i < VELEM(8); i[+-][+-]) { Vx.ub[i] = QvV.i ? Vx.ub[i] : Vx.ub[i] [+-]Vu.ub[i] ; }; if ([!]Qv4) Vx.h[+-]=Vu.hfor (i = 0; i < VELEM(16); i[+-][+-]) { Vx.h[i] = select\_bytes(QvV,i,Vx.h[i],Vx. h[i][+-]Vu.h[i]); }; if ([!]Qv4) Vx.w[+-]=Vu.wfor (i = 0; i < VELEM(32); i[+-][+-])Vx.w[i] = select\_bytes(QvV,i,Vx.w[i],Vx. w[i][+-]Vu.w[i]);

# Class: COPROC\_VX (slots 0,1,2,3)

## **Notes**

■ This instruction can use any HVX resource.

## **Intrinsics**

| if (!Qv4) Vx.b+=Vu.b | HVX_Vector Q6_Vb_condacc_QnVbVb(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu) |
|----------------------|----------------------------------------------------------------------------------|
| if (!Qv4) Vx.b-=Vu.b | HVX_Vector Q6_Vb_condnac_QnVbVb(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu) |
| if (!Qv4) Vx.h+=Vu.h | HVX_Vector Q6_Vh_condacc_QnVhVh(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu) |
| if (!Qv4) Vx.h-=Vu.h | HVX_Vector Q6_Vh_condnac_QnVhVh(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu) |
| if (!Qv4) Vx.w+=Vu.w | HVX_Vector Q6_Vw_condacc_QnVwVw(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu) |
| if (!Qv4) Vx.w-=Vu.w | HVX_Vector Q6_Vw_condnac_QnVwVw(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu) |
| if (Qv4) Vx.b+=Vu.b  | HVX_Vector Q6_Vb_condacc_QVbVb(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)  |
| if (Qv4) Vx.b-=Vu.b  | HVX_Vector Q6_Vb_condnac_QVbVb(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)  |
| if (Qv4) Vx.h+=Vu.h  | HVX_Vector Q6_Vh_condacc_QVhVh(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)  |
| if (Qv4) Vx.h-=Vu.h  | HVX_Vector Q6_Vh_condnac_QVhVh(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)  |
| if (Qv4) Vx.w+=Vu.w  | HVX_Vector Q6_Vw_condacc_QVwVw(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)  |
| if (Qv4) Vx.w-=Vu.w  | HVX_Vector Q6_Vw_condnac_QVwVw(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)  |

# **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                      |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|----------------------|
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | х5 |   |   |                      |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | v  | ٧  | 0  | -  | -  | -  | 0  | 1  | P  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | х | x | x  | x | x | if (Qv4) Vx.b+=Vu.b  |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | ٧  | ٧  | 0  | -  | -  | -  | 0  | 1  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 1 | х | x | х  | x | х | if (Qv4) Vx.h+=Vu.h  |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | ٧  | ٧  | 0  | -  | -  | -  | 0  | 1  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 0 | х | х | х  | х | х | if (Qv4) Vx.w+=Vu.w  |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | ٧  | ٧  | 0  | -  | -  | -  | 0  | 1  | P  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 1 | х | x | x  | x | х | if (!Qv4) Vx.b+=Vu.b |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | ٧  | ٧  | 0  | -  | -  | -  | 0  | 1  | P  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 0 | х | x | x  | x | х | if (!Qv4) Vx.h+=Vu.h |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | ٧  | ٧  | 0  | -  | -  | -  | 0  | 1  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 1 | х | х | х  | х | х | if (!Qv4) Vx.w+=Vu.w |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | ٧  | ٧  | 0  | -  | -  | -  | 0  | 1  | P  | Р   | 1  | u  | u  | u  | u | u | 1 | 1 | 0 | х | x | x  | x | х | if (Qv4) Vx.b-=Vu.b  |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | ٧  | ٧  | 0  | -  | -  | -  | 0  | 1  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 1 | 1 | х | x | х  | x | х | if (Qv4) Vx.h-=Vu.h  |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | ٧  | ٧  | 0  | -  | -  | -  | 1  | 0  | P  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | х | x | x  | x | х | if (Qv4) Vx.w-=Vu.w  |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | ٧  | ٧  | 0  | -  | -  | -  | 1  | 0  | P  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 1 | х | x | x  | x | х | if (!Qv4) Vx.b-=Vu.b |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | ٧  | ٧  | 0  | -  | -  | -  | 1  | 0  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 0 | х | x | х  | x | х | if (!Qv4) Vx.h-=Vu.h |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | ٧  | ٧  | 0  | -  | -  | -  | 1  | 0  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 1 | х | x | х  | x | х | if (!Qv4) Vx.w-=Vu.w |

Field name Description

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| u5     | Field to encode register u |
| v2     | Field to encode register v |
| x5     | Field to encode register x |

# Mux select

Perform a parallel if-then-else operation. Based on a predicate bit in a vector predicate register, if the bit is set, the corresponding byte from vector register Vu is placed in the destination vector register Vd. Otherwise, the corresponding byte from Vv is written. The operation works on bytes so it can handle all data sizes.



Class: COPROC\_VX (slots 0,1,2,3)

### **Notes**

■ This instruction can use any HVX resource.

## **Intrinsics**

```
Vd=vmux(Qt4,Vu,Vv) HVX_Vector Q6_V_vmux_QVV(HVX_VectorPred Qt, HVX_Vector Vu, HVX_Vector Vv)
```

# **Encoding**

| 3 | 1 3 | 30  | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                    |
|---|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|--------------------|
|   | IC  | CLA | SS |    |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   | t | 2 |   |   | d5 |   |   |                    |
| 0 | (   | 0   | 0  | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 1  | ٧  | ٧  | ٧  | ٧  | ٧  | Р  | Р   | 1  | u  | u  | u  | u | u | - | t | t | d | d | d  | d | d | Vd=vmux(Qt4,Vu,Vv) |

Description

| Field name |                            |
|------------|----------------------------|
| ICLASS     | Instruction Class          |
| Parse      | Packet/Loop parse bits     |
| d5         | Field to encode register d |
| t2         | Field to encode register t |
| u5         | Field to encode register u |
| v5         | Field to encode register v |

# Saturation

Take the elements from the same position in the two input vector registers Vu and Vv, saturate them to one element size smaller, and pack them into the same position in the destination vector register Vd. Available saturation options are signed word to signed halfword, and signed halfword to unsigned byte.



# Syntax Behavior

Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction uses the HVX shift resource.

## Intrinsics

| Vd.h=vsat(Vu.w,Vv.w)  | <pre>HVX_Vector Q6_Vh_vsat_VwVw(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
|-----------------------|-------------------------------------------------------------------------|
| Vd.ub=vsat(Vu.h,Vv.h) | <pre>HVX_Vector Q6_Vub_vsat_VhVh(HVX_Vector Vu, HVX Vector Vv)</pre>    |

# **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                       |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|-----------------------|
|    | ICL | ASS | 5  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                       |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  | v  | ٧  | ٧  | ٧  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vd.ub=vsat(Vu.h,Vv.h) |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  | v  | v  | ٧  | v  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vd.h=vsat(Vu.w,Vv.w)  |

| Field name |  |        | Description |
|------------|--|--------|-------------|
|            |  | <br>~. |             |

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |
| v5     | Field to encode register v |

75

# In-lane shuffle

Shuffle the even or odd elements respectively from two vector registers into one destination vector register. Supports bytes and halfwords.

## Vd.b=vshuffe(Vu.b,Vv.b)



## Vd.b=vshuffo(Vu.b,Vv.b)



This group of shuffles is limited to bytes and halfwords.

#### **Syntax Behavior** Vd.b=vshuffe(Vu.b, Vv.b) for $(i = 0; i < VELEM(16); i++) {$ Vd.uh[i].b[0]=Vv.uh[i].ub[0]; Vd.uh[i].b[1]=Vu.uh[i].ub[0] ; }; for (i = 0; i < VELEM(16); i++) { Vd.b=vshuffo(Vu.b, Vv.b) Vd.uh[i].b[0]=Vv.uh[i].ub[1]; Vd.uh[i].b[1]=Vu.uh[i].ub[1] ; }; Vd.h=vshuffe(Vu.h, Vv.h) for $(i = 0; i < VELEM(32); i++) {$ Vd.uw[i].h[0]=Vv.uw[i].uh[0]; Vd.uw[i].h[1]=Vu.uw[i].uh[0] ; }; Vd.h=vshuffo(Vu.h, Vv.h) for $(i = 0; i < VELEM(32); i++) {$ Vd.uw[i].h[0]=Vv.uw[i].uh[1]; Vd.uw[i].h[1]=Vu.uw[i].uh[1] ; };

Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction can use any HVX resource.

#### **Intrinsics**

| Vd.b=vshuffe(Vu.b,Vv.b) | <pre>HVX_Vector Q6_Vb_vshuffe_VbVb(HVX_Vector Vu, HVX_Vector Vv)</pre> |
|-------------------------|------------------------------------------------------------------------|
| Vd.b=vshuffo(Vu.b,Vv.b) | <pre>HVX_Vector Q6_Vb_vshuffo_VbVb(HVX_Vector Vu, HVX_Vector Vv)</pre> |
| Vd.h=vshuffe(Vu.h,Vv.h) | HVX_Vector Q6_Vh_vshuffe_VhVh(HVX_Vector Vu, HVX_Vector Vv)            |
| Vd.h=vshuffo(Vu.h,Vv.h) | <pre>HVX_Vector Q6_Vh_vshuffo_VhVh(HVX_Vector Vu, HVX_Vector Vv)</pre> |

## **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                         |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|-------------------------|
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                         |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | ٧  | ٧  | ٧  | ٧  | ٧  | Р  | P   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vd.b=vshuffe(Vu.b,Vv.b) |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | ٧  | v  | ٧  | v  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vd.b=vshuffo(Vu.b,Vv.b) |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | ٧  | v  | ٧  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vd.h=vshuffe(Vu.h,Vv.h) |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | v  | v  | V  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vd.h=vshuffo(Vu.h,Vv.h) |

77

| Field name |                            | Description |
|------------|----------------------------|-------------|
| ICLASS     | Instruction Class          |             |
| Parse      | Packet/Loop parse bits     |             |
| d5         | Field to encode register d |             |
| u5         | Field to encode register u |             |
| v5         | Field to encode register v |             |
|            |                            |             |

78

# 5.2.3 HVX/DEBUG

The HVX/DEBUG instruction subclass includes instructions used for debugging.

# Extract vector element

Extract a word from the vector register Vu using bits 5:2 of Rs as the word index. The result is placed in the scalar register Rd. A memory address can be used as the control selection Rs after data has been read from memory using a vector load.

This is a very high latency instruction and should only be used in debug. A memory to memory transfer is more efficient.



| Syntax               | Behavior                                                  |
|----------------------|-----------------------------------------------------------|
| Rd.w=vextract(Vu,Rs) | Assembler mapped to: "Rd=vextract(Vu,Rs)"                 |
| Rd=vextract(Vu,Rs)   | <pre>Rd = Vu.uw[ (Rs &amp; (VWIDTH-1)) &gt;&gt; 2];</pre> |

### Class: LD (slots 0)

#### **Notes**

 This is a solo instruction. It must not be grouped with other instructions in a packet.

#### **Intrinsics**

## **Encoding**

| 3 | 30  | 29  | 28 | 27 | 26  | 25 | 24 | 23   | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                    |
|---|-----|-----|----|----|-----|----|----|------|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|--------------------|
|   | ICL | ASS | ;  | Α  | mod | de | -  | Туре | е  | UN |    |    | s5 |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                    |
| 1 | 0   | 0   | 1  | 0  | 0   | 1  | 0  | 0    | 0  | 0  | s  | s  | s  | s  | s  | Р  | Р   | -  | u  | u  | u  | u | u |   | - | 1 | d | d | d  | d | d | Rd=vextract(Vu,Rs) |

## Field name Description

ICLASS Instruction Class
Amode Amode
Type Type

UN Unsigned

Parse Packet/Loop parse bits
d5 Field to encode register d
s5 Field to encode register s
u5 Field to encode register u

# 5.2.4 HVX/LOAD

The HVX/LOAD instruction subclass includes memory load instructions.

# Load - aligned

Read a full vector register Vd from memory, using a vector-size-aligned address. The operation has three ways to generate the memory pointer address: Rt with a constant 4-bit signed offset, Rx with a signed post-increment, and Rx with a modifier register Mu post-increment. For the immediate forms, the value specifies the number of vectors worth of data. Mu contains the actual byte offset.

If the pointer presented to the instruction is not aligned, the instruction simply ignores the lower bits, yielding an aligned address.

If a scalar predicate register Pv evaluates true, load a full vector register Vs from memory, using a vector-size-aligned address. Otherwise, the operation becomes a NOP.

| Syntax              | Behavior                                                 |
|---------------------|----------------------------------------------------------|
| Vd=vmem(Rt)         | Assembler mapped to: "Vd=vmem(Rt+#0)"                    |
| Vd=vmem(Rt):nt      | Assembler mapped to: "Vd=vmem(Rt+#0):nt"                 |
| Vd=vmem(Rt+#s4)     | EA=Rt+#s*VBYTES;<br>Vd = *(EA&~(ALIGNMENT-1));           |
| Vd=vmem(Rt+#s4):nt  | EA=Rt+#s*VBYTES;<br>Vd = *(EA&~(ALIGNMENT-1));           |
| Vd=vmem(Rx++#s3)    | EA=Rx;<br>Vd = *(EA&~(ALIGNMENT-1));<br>Rx=Rx+#s*VBYTES; |
| Vd=vmem(Rx++#s3):nt | EA=Rx;<br>Vd = *(EA&~(ALIGNMENT-1));<br>Rx=Rx+#s*VBYTES; |
| Vd=vmem(Rx++Mu)     | EA=Rx;<br>Vd = *(EA&~(ALIGNMENT-1));<br>Rx=Rx+MuV;       |
| Vd=vmem(Rx++Mu):nt  | EA=Rx;<br>Vd = *(EA&~(ALIGNMENT-1));<br>Rx=Rx+MuV;       |

### Class: COPROC\_VMEM (slots 0,1)

### **Notes**

- This instruction can use any HVX resource.
- An optional "non-temporal" hint to the micro-architecture can be specified to indicate the data has no reuse.
- Immediates used in address computation are specificed in multiples of vector length.

# **Encoding**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16       | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                     |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----------|----|-----|----|----|----|----|---|----|---|---|---|---|---|----|---|---|---------------------|
|    | ICL/ | ASS |    |    |    | •  | •  | •  | NT |    |    | •  | t5 | •  |          | Pa | rse |    |    | •  |    |   |    |   |   |   |   | • | d5 |   |   |                     |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | t  | t  | t  | t  | t        | Р  | Р   | i  | 0  | 0  | i  | i | i  | 0 | 0 | 0 | d | d | d  | d | d | Vd=vmem(Rt+#s4)     |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 0  | 1  | 0  | t  | t  | t  | t  | t        | Р  | Р   | i  | 0  | 0  | i  | i | i  | 0 | 0 | 0 | d | d | d  | d | d | Vd=vmem(Rt+#s4):nt  |
|    | ICL/ | ASS | ;  |    |    |    |    |    | NT |    |    |    | х5 |    |          | Pa | rse |    |    |    |    |   |    |   |   |   |   |   | d5 |   |   |                     |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | х  | х  | х  | х  | х        | Р  | Р   | -  | 0  | 0  | i  | i | i  | 0 | 0 | 0 | d | d | d  | d | d | Vd=vmem(Rx++#s3)    |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | х  | х  | х  | x  | х        | Р  | Р   | -  | 0  | 0  | i  | i | i  | 0 | 0 | 0 | d | d | d  | d | d | Vd=vmem(Rx++#s3):nt |
|    | ICL/ | ASS | ;  |    |    |    |    |    | NT |    |    |    | х5 |    | Parse u1 |    |     |    |    |    |    |   | d5 |   |   |   |   |   |    |   |   |                     |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 0  | 0  | 0  | х  | х  | х  | х  | х        | Р  | Р   | u  | 0  | 0  | -  | - | -  | 0 | 0 | 0 | d | d | d  | d | d | Vd=vmem(Rx++Mu)     |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 0  | 1  | 0  | х  | х  | х  | x  | х        | Р  | Р   | u  | 0  | 0  | -  | - | -  | 0 | 0 | 0 | d | d | d  | d | d | Vd=vmem(Rx++Mu):nt  |

Field name Description

| ICLASS | Instruction Class      |
|--------|------------------------|
| NT     | NonTemporal            |
| Parse  | Packet/Loop parse bits |
| _      | E1.1.1.1.1             |

d5 Field to encode register d
t5 Field to encode register t
u1 Field to encode register u
x5 Field to encode register x

## Load - immediate use

Read a full vector register Vd (and/or temporary vector register) from memory, using a vector-size-aligned address. The operation has three ways to generate the memory pointer address: Rt with a constant 4-bit signed offset, Rx with a signed post-increment, and Rx with a modifier register Mu post-increment. For the immediate forms, the value indicates the number of vectors worth of data. Mu contains the actual byte offset.

If the pointer presented to the instruction is not aligned, the instruction simply ignores the lower bits, yielding an aligned address. The value is used immediately in the packet as a source operand of any instruction.

"Vd.cur" writes the load value to a vector register in addition to consuming it within the packet.

"Vd.tmp" does not write the incoming data to the vector register file. The data is only used as a source in the current packet, and then immediately discarded. Note that this form does not consume any vector resources, allowing it to be placed in parallel with some instructions that a normal align load cannot.

If a scalar predicate register Pv evaluates true, load a full vector register Vs from memory, using a vector-size-aligned address. Otherwise, the operation becomes a NOP.

## Syntax Behavior

| Vd.cur=vmem(Rt+#s4)     | EA=Rt+#s*VBYTES;<br>Vd = *(EA&~(ALIGNMENT-1));           |
|-------------------------|----------------------------------------------------------|
| Vd.cur=vmem(Rt+#s4):nt  | EA=Rt+#s*VBYTES;<br>Vd = *(EA&~(ALIGNMENT-1));           |
| Vd.cur=vmem(Rx++#s3)    | EA=Rx;<br>Vd = *(EA&~(ALIGNMENT-1));<br>Rx=Rx+#s*VBYTES; |
| Vd.cur=vmem(Rx++#s3):nt | EA=Rx;<br>Vd = *(EA&~(ALIGNMENT-1));<br>Rx=Rx+#s*VBYTES; |
| Vd.cur=vmem(Rx++Mu)     | EA=Rx;<br>Vd = *(EA&~(ALIGNMENT-1));<br>Rx=Rx+MuV;       |
| Vd.cur=vmem(Rx++Mu):nt  | EA=Rx;<br>Vd = *(EA&~(ALIGNMENT-1));<br>Rx=Rx+MuV;       |

# Class: COPROC\_VMEM (slots 0,1)

#### **Notes**

- This instruction can use any HVX resource.
- An optional "non-temporal" hint to the micro-architecture can be specified to indicate the data has no reuse.
- Immediates used in address computation are specificed in multiples of vector length.

## **Encoding**

ICLASS

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                         |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|-------------------------|
|    | ICL/ | ASS | ;  |    |    |    |    |    | NT |    |    |    | t5 |    |    | Pa | rse |    |    |    |    |   |   |   |   |   |   |   | d5 |   |   |                         |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | i  | 0  | 0  | i  | i | i | 0 | 0 | 1 | d | d | d  | d | d | Vd.cur=vmem(Rt+#s4)     |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 0  | 1  | 0  | t  | t  | t  | t  | t  | Р  | Р   | i  | 0  | 0  | i  | i | i | 0 | 0 | 1 | d | d | d  | d | d | Vd.cur=vmem(Rt+#s4):nt  |
|    | ICL/ | ASS | 3  |    |    |    |    |    | NT |    |    | •  | х5 | •  | •  | Pa | rse |    | •  | •  | •  |   | • | • |   |   |   |   | d5 |   | • |                         |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | х  | х  | x  | х  | х  | Р  | Р   | •  | 0  | 0  | i  | i | i | 0 | 0 | 1 | d | d | d  | d | d | Vd.cur=vmem(Rx++#s3)    |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | х  | х  | х  | х  | х  | Р  | Р   | -  | 0  | 0  | i  | i | i | 0 | 0 | 1 | d | d | d  | d | d | Vd.cur=vmem(Rx++#s3):nt |
|    | ICL/ | ASS | 3  |    |    |    |    |    | NT |    |    | •  | х5 | •  | •  | Pa | rse | u1 |    | •  | •  |   | • | • |   |   |   |   | d5 |   | • |                         |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 0  | 0  | 0  | х  | х  | x  | х  | х  | Р  | Р   | u  | 0  | 0  | -  | - | - | 0 | 0 | 1 | d | d | d  | d | d | Vd.cur=vmem(Rx++Mu)     |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 0  | 1  | 0  | x  | x  | X  | х  | х  | Р  | Р   | u  | 0  | 0  | -  | • | - | 0 | 0 | 1 | d | d | d  | d | d | Vd.cur=vmem(Rx++Mu):nt  |

| Description |
|-------------|
|             |

| NT    | NonTemporal                |
|-------|----------------------------|
| Parse | Packet/Loop parse bits     |
| d5    | Field to encode register d |
| t5    | Field to encode register t |
| u1    | Field to encode register u |
| x5    | Field to encode register x |

Instruction Class

# Load - temporary immediate use

Read a full vector register Vd (and/or temporary vector register) from memory, using a vector-size-aligned address. The operation has three ways to generate the memory pointer address: Rt with a constant 4-bit signed offset, Rx with a signed post-increment, and Rx with a modifier register Mu post-increment. For the immediate forms, the value indicates the number of vectors worth of data. Mu contains the actual byte offset.

If the pointer presented to the instruction is not aligned, the instruction simply ignores the lower bits, yielding an aligned address. The value is used immediately in the packet as a source operand of any instruction.

"Vd.tmp" does not write the incoming data to the vector register file. The data is only used as a source in the current packet, and then immediately discarded. Note that this form does not consume any vector resources, allowing it to be placed in parallel with some instructions that a normal align load cannot.

If a scalar predicate register Pv evaluates true, load a full vector register Vs from memory, using a vector-size-aligned address. Otherwise, the operation becomes a NOP.

| Syntax                  | Behavior                                                 |
|-------------------------|----------------------------------------------------------|
| Vd.tmp=vmem(Rt+#s4)     | EA=Rt+#s*VBYTES;<br>Vd = *(EA&~(ALIGNMENT-1));           |
| Vd.tmp=vmem(Rt+#s4):nt  | EA=Rt+#s*VBYTES;<br>Vd = *(EA&~(ALIGNMENT-1));           |
| Vd.tmp=vmem(Rx++#s3)    | EA=Rx;<br>Vd = *(EA&~(ALIGNMENT-1));<br>Rx=Rx+#s*VBYTES; |
| Vd.tmp=vmem(Rx++#s3):nt | EA=Rx;<br>Vd = *(EA&~(ALIGNMENT-1));<br>Rx=Rx+#s*VBYTES; |
| Vd.tmp=vmem(Rx++Mu)     | EA=Rx;<br>Vd = *(EA&~(ALIGNMENT-1));<br>Rx=Rx+MuV;       |
| Vd.tmp=vmem(Rx++Mu):nt  | EA=Rx;<br>Vd = *(EA&~(ALIGNMENT-1));<br>Rx=Rx+MuV;       |

#### Class: COPROC\_VMEM (slots 0,1)

#### **Notes**

- This instruction can use any HVX resource.
- An optional "non-temporal" hint to the micro-architecture can be specified to indicate the data has no reuse.
- Immediates used in address computation are specificed in multiples of vector length.

# **Encoding**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                         |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|-------------------------|
|    | ICL/ | ASS | 3  |    |    |    |    |    | NT |    |    |    | t5 |    |    | Pa | rse |    |    |    | •  |   |   |   | • | • |   |   | d5 | • |   |                         |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | i  | 0  | 0  | i  | i | i | 0 | 1 | 0 | d | d | d  | d | d | Vd.tmp=vmem(Rt+#s4)     |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 0  | 1  | 0  | t  | t  | t  | t  | t  | Р  | Р   | i  | 0  | 0  | i  | i | i | 0 | 1 | 0 | d | d | d  | d | d | Vd.tmp=vmem(Rt+#s4):nt  |
|    | ICL/ | ASS | 3  |    | •  |    |    |    | NT |    |    | •  | х5 | •  | •  | Pa | rse |    | •  | •  |    |   | • | • |   |   |   | • | d5 |   |   |                         |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | х  | х  | x  | х  | х  | Р  | Р   | -  | 0  | 0  | i  | i | i | 0 | 1 | 0 | d | d | d  | d | d | Vd.tmp=vmem(Rx++#s3)    |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | х  | х  | x  | х  | х  | Р  | Р   | -  | 0  | 0  | i  | i | i | 0 | 1 | 0 | d | d | d  | d | d | Vd.tmp=vmem(Rx++#s3):nt |
|    | ICL/ | ASS | 3  |    | •  |    |    |    | NT |    |    | •  | х5 | •  | •  | Pa | rse | u1 |    | •  |    |   | • | • |   |   |   | • | d5 |   |   |                         |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 0  | 0  | 0  | х  | x  | x  | x  | x  | Р  | Р   | u  | 0  | 0  | -  | - | - | 0 | 1 | 0 | d | d | d  | d | d | Vd.tmp=vmem(Rx++Mu)     |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 0  | 1  | 0  | х  | x  | X  | х  | х  | Р  | Р   | u  | 0  | 0  | -  | - | - | 0 | 1 | 0 | d | d | d  | d | d | Vd.tmp=vmem(Rx++Mu):nt  |

Field name Description

| ICLASS | Instruction Class |
|--------|-------------------|
| NT     | NonTemporal       |
| Parse  | Packet/Loop pars  |

Parse Packet/Loop parse bits
d5 Field to encode register d
t5 Field to encode register t
u1 Field to encode register u
x5 Field to encode register x

# Load - unaligned

Read a full vector register Vd from memory, using an arbitrary byte-aligned address. The operation has three ways to generate the memory pointer address: Rt with a constant 4-bit signed offset, Rx with a 3-bit signed post-increment, and Rx with a modifier register Mu post-increment. For the immediate forms, the value indicates the number of vectors worth of data. Mu contains the actual byte offset. Unaligned memory operations require two accesses to the memory system, and thus incur increased power and bandwidth over aligned accesses. However, they require fewer instructions.

It is more efficient to use aligned memory operations when possible, and sometimes multiple aligned memory accesses and the valign operation, to synthesise a non-aligned access.

Note that this instruction uses both slot 0 and slot 1, allowing only 3 instructions at most to execute in a packet with vmemu in it.

| Syntax            | Behavior                                |
|-------------------|-----------------------------------------|
| Vd=vmemu(Rt)      | Assembler mapped to: "Vd=vmemu(Rt+#0)"  |
| Vd=vmemu(Rt+#s4)  | EA=Rt+#s*VBYTES;<br>Vd = *EA;           |
| Vd=vmemu(Rx++#s3) | EA=Rx;<br>Vd = *EA;<br>Rx=Rx+#s*VBYTES; |
| Vd=vmemu(Rx++Mu)  | EA=Rx;<br>Vd = *EA;<br>Rx=Rx+MuV;       |

## Class: COPROC\_VMEM (slots 0)

#### **Notes**

- This instruction uses the HVX permute resource.
- Immediates used in address computation are specificed in multiples of vector length.

### **Encoding**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                   |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|-------------------|
|    | ICL  | ٩SS |    |    |    |    |    |    | NT |    |    |    | t5 |    |    | Pa | rse |    |    |    |    |   |   |   |   |   |   |   | d5 |   |   |                   |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | i  | 0  | 0  | i  | i | i | 1 | 1 | 1 | d | d | d  | d | d | Vd=vmemu(Rt+#s4)  |
|    | ICL  | ٩SS |    |    | •  | •  |    |    | NT |    |    | •  | х5 |    |    | Pa | rse |    | •  |    |    |   |   | • | • | • |   | • | d5 |   |   |                   |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | x  | x  | X  | x  | x  | Р  | Р   | -  | 0  | 0  |    | i | i | 1 | 1 | 1 | d | d | d  | d | d | Vd=vmemu(Rx++#s3) |
|    | ICLA | ASS |    |    | •  | •  |    |    | NT |    |    |    | х5 |    |    | Pa | rse | u1 |    |    |    |   |   | • |   | • |   | • | d5 |   |   |                   |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 0  | 0  | 0  | x  | х  | х  | x  | x  | Р  | Р   | u  | 0  | 0  |    | - | - | 1 | 1 | 1 | d | d | d  | d | d | Vd=vmemu(Rx++Mu)  |

| Field name |                            | Description |
|------------|----------------------------|-------------|
| ICLASS     | Instruction Class          |             |
| NT         | NonTemporal                |             |
| Parse      | Packet/Loop parse bits     |             |
| d5         | Field to encode register d |             |
| t5         | Field to encode register t |             |
| u1         | Field to encode register u |             |
| x5         | Field to encode register x |             |

# 5.2.5 HVX/MPY-DOUBLE-RESOURCE

The HVX/ALU-DOUBLE-RESOURCE instruction subclass includes instructions which use both HVX multiply resources.

# Arithmetic widening

Add or subtract the elements of vector registers Vu and Vv. The resulting elements are double the width of the input size in order to capture any data growth in the result. The result is placed in a double vector register.

Supports unsigned byte, and signed and unsigned halfword.



| Syntax                   | Behavior                                                                                                                                                     |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vdd.h=vadd(Vu.ub,Vv.ub)  | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vdd.v[0].h[i] = Vu.uh[i].ub[0] + Vv.uh[i].ub[0];     Vdd.v[1].h[i] = Vu.uh[i].ub[1] + Vv.uh[i].ub[1]; };</pre> |
| Vdd.h=vsub(Vu.ub, Vv.ub) | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vdd.v[0].h[i] = Vu.uh[i].ub[0] - Vv.uh[i].ub[0];     Vdd.v[1].h[i] = Vu.uh[i].ub[1] - Vv.uh[i].ub[1]; };</pre> |
| Vdd.w=vadd(Vu.h,Vv.h)    | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vdd.v[0].w[i] = Vu.w[i].h[0] + Vv.w[i].h[0];     Vdd.v[1].w[i] = Vu.w[i].h[1] + Vv.w[i].h[1]; };</pre>         |
| Vdd.w=vadd(Vu.uh,Vv.uh)  | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vdd.v[0].w[i] = Vu.uw[i].uh[0] + Vv.uw[i].uh[0];     Vdd.v[1].w[i] = Vu.uw[i].uh[1] + Vv.uw[i].uh[1]; };</pre> |
| Vdd.w=vsub(Vu.h,Vv.h)    | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vdd.v[0].w[i] = Vu.w[i].h[0] - Vv.w[i].h[0];     Vdd.v[1].w[i] = Vu.w[i].h[1] - Vv.w[i].h[1]; };</pre>         |
| Vdd.w=vsub(Vu.uh, Vv.uh) | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vdd.v[0].w[i] = Vu.uw[i].uh[0] - Vv.uw[i].uh[0];     Vdd.v[1].w[i] = Vu.uw[i].uh[1] - Vv.uw[i].uh[1]; };</pre> |

# Class: COPROC\_VX (slots 2,3)

### **Notes**

■ This instruction uses both HVX multiply resources.

### **Intrinsics**

| Vdd.h=vadd(Vu.ub,Vv.ub)  | <pre>HVX_VectorPair Q6_Wh_vadd_VubVub(HVX_Vector Vu, HVX_Vector Vv)</pre> |
|--------------------------|---------------------------------------------------------------------------|
| Vdd.h=vsub(Vu.ub,Vv.ub)  | <pre>HVX_VectorPair Q6_Wh_vsub_VubVub(HVX_Vector Vu, HVX_Vector Vv)</pre> |
| Vdd.w=vadd(Vu.h,Vv.h)    | <pre>HVX_VectorPair Q6_Ww_vadd_VhVh(HVX_Vector Vu, HVX_Vector Vv)</pre>   |
| Vdd.w=vadd(Vu.uh,Vv.uh)  | <pre>HVX_VectorPair Q6_Ww_vadd_VuhVuh(HVX_Vector Vu, HVX_Vector Vv)</pre> |
| Vdd.w=vsub(Vu.h,Vv.h)    | <pre>HVX_VectorPair Q6_Ww_vsub_VhVh(HVX_Vector Vu, HVX_Vector Vv)</pre>   |
| Vdd.w=vsub(Vu.uh, Vv.uh) | <pre>HVX_VectorPair Q6_Ww_vsub_VuhVuh(HVX_Vector Vu, HVX_Vector Vv)</pre> |

# **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14         | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                         |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------------|----|----|----|----|---|---|---|---|---|---|---|----|---|---|-------------------------|
|    | ICL | ASS | ;  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse        |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                         |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | v  | ٧  | ٧  | ٧  | ٧  | P  | Р          | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vdd.h=vadd(Vu.ub,Vv.ub) |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | v  | ٧  | v  | ٧  | ٧  | Р  | Р          | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vdd.w=vadd(Vu.uh,Vv.uh) |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | ٧  | v  | v  | ٧  | v  | Р  | Р          | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vdd.w=vadd(Vu.h,Vv.h)   |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | ٧  | v  | v  | ٧  | v  | Р  | Р          | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vdd.h=vsub(Vu.ub,Vv.ub) |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | v  | ٧  | v  | ٧  | ٧  | Р  | Р          | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vdd.w=vsub(Vu.uh,Vv.uh) |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | ٧  | v  | v  | ٧  | v  | Р  | <b>P</b> 0 |    | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vdd.w=vsub(Vu.h,Vv.h)   |

| Field name |                            | Description |
|------------|----------------------------|-------------|
| ICLASS     | Instruction Class          |             |
| Parse      | Packet/Loop parse bits     |             |
| d5         | Field to encode register d |             |

u5 Field to encode register uv5 Field to encode register v

# Multiply with 2-wide reduction

Multiply elements from Vu by the corresponding elements in the scalar register Rt. The products are added in pairs to yield a by-2 reduction. The products can optionally be accumulated with Vx, with optional saturation after summation.

Supports multiplication of unsigned bytes by bytes, halfwords by signed bytes, and halfwords by halfwords. The double-vector version performs a sliding window 2-way reduction, where the odd register output contains the offset computation.



Multiply halfword elements from vector register Vu by the corresponding halfword elements in the vector register Vv. The products are added in pairs to make a 32-bit wide sum. The sum is optionally accumulated with the vector register destination Vx, and then saturated to 32 bits.

Vd.w[+]=vdmpy(Vu.h, Vv.h):sat h[1] h[0] ۷v h[1] h[0] Vu Χ Χ Optional Accumulation sat Vd w0

-32bit Lane-

80-N2040-30 Rev. B

#### **Syntax**

#### **Behavior**

```
Vd.w=vdmpy(Vu.h,Rt.h):sat
                              for (i = 0; i < VELEM(32); i++) {
                                  accum = (Vu.w[i].h[0] * Rt.h[0]);
                                  accum += (Vu.w[i].h[1] * Rt.h[1]);
                                  Vd.w[i] = sat 32(accum);
                              for (i = 0; i < VELEM(32); i++) {
Vd.w=vdmpy(Vu.h,Rt.uh):sat
                                  accum = (Vu.w[i].h[0] * Rt.uh[0]);
                                  accum += (Vu.w[i].h[1] * Rt.uh[1]);
                                  Vd.w[i] = sat_32(accum);
                              };
Vd.w=vdmpy(Vu.h, Vv.h):sat
                              for (i = 0; i < VELEM(32); i++) {
                                  accum = (Vu.w[i].h[0] * Vv.w[i].h[0]);
                                  accum += (Vu.w[i].h[1] * Vv.w[i].h[1]);
                                  Vd.w[i] = sat_32(accum);
                              };
Vd.w=vdmpy(Vuu.h,Rt.h):sat
                              for (i = 0; i < VELEM(32); i++) {
                                  accum = (Vuu.v[0].w[i].h[1] * Rt.h[0]);
                                  accum += (Vuu.v[1].w[i].h[0] *
                              Rt.h[1]);
                                  Vd.w[i] = sat 32(accum) ;
Vd.w=vdmpy(Vuu.h,Rt.uh,\#1):s for (i = 0; i < VELEM(32); i++) {
                                  accum = (Vuu.v[0].w[i].h[1] *
at
                              Rt.uh[0]):
                                  accum += (Vuu.v[1].w[i].h[0] *
                              Rt.uh[1]);
                                  Vd.w[i] = sat_32(accum);
Vdd.h=vdmpy(Vuu.ub,Rt.b)
                              for (i = 0; i < VELEM(16); i++) {
                                  Vdd.v[0].h[i] = (Vuu.v[0].uh[i].ub[0] *
                              Rt.b[(2*i) % 4]);
                                  Vdd.v[0].h[i] += (Vuu.v[0].uh[i].ub[1]
                              * Rt.b[(2*i+1)%4]);
                                  Vdd.v[1].h[i] = (Vuu.v[0].uh[i].ub[1] *
                              Rt.b[(2*i) % 4]);
                                  Vdd.v[1].h[i] += (Vuu.v[1].uh[i].ub[0]
                              * Rt.b[(2*i+1)%4]);
                              };
Vdd.w=vdmpy(Vuu.h,Rt.b)
                              for (i = 0; i < VELEM(32); i++) {
                                  Vdd.v[0].w[i] = (Vuu.v[0].w[i].h[0] *
                              Rt.b[(2*i+0)%4]);
                                  Vdd.v[0].w[i] += (Vuu.v[0].w[i].h[1] *
                              Rt.b[(2*i+1)%4]);
                                  Vdd.v[1].w[i] = (Vuu.v[0].w[i].h[1] *
                              Rt.b[(2*i+0)%4]);
                                  Vdd.v[1].w[i] += (Vuu.v[1].w[i].h[0] *
                              Rt.b[(2*i+1)%4]);
                              };
Vx.w+=vdmpy(Vu.h,Rt.h):sat
                              for (i = 0; i < VELEM(32); i++) {
                                  accum = Vx.w[i];
                                  accum += (Vu.w[i].h[0] * Rt.h[0]);
                                  accum += (Vu.w[i].h[1] * Rt.h[1]);
                                  Vx.w[i] = sat 32(accum);
                              };
```

#### Syntax

#### **Behavior**

```
Vx.w+=vdmpy(Vu.h,Rt.uh):sat for (i = 0; i < VELEM(32); i++) {
                                  accum=Vx.w[i];
                                  accum += (Vu.w[i].h[0] * Rt.uh[0]);
                                  accum += (Vu.w[i].h[1] * Rt.uh[1]);
                                  Vx.w[i] = sat_32(accum);
                              };
Vx.w+=vdmpy(Vu.h, Vv.h):sat
                              for (i = 0; i < VELEM(32); i++)
                                  accum = (Vu.w[i].h[0] * Vv.w[i].h[0]);
                                  accum += (Vu.w[i].h[1] * Vv.w[i].h[1]);
                                  Vx.w[i] = sat_32(Vx.w[i] + accum);
                              };
Vx.w+=vdmpy(Vuu.h,Rt.h):sat
                             for (i = 0; i < VELEM(32); i++) {
                                  accum = Vx.w[i];
                                  accum += (Vuu.v[0].w[i].h[1] *
                              Rt.h[0]);
                                  accum += (Vuu.v[1].w[i].h[0] *
                             Rt.h[1]);
                                  Vx.w[i] = sat_32(accum);
Vx.w+=vdmpy(Vuu.h,Rt.uh,\#1): for (i = 0; i < VELEM(32); i++) {
sat
                                  accum=Vx.w[i];
                                  accum += (Vuu.v[0].w[i].h[1] *
                              Rt.uh[0]);
                                  accum += (Vuu.v[1].w[i].h[0] *
                             Rt.uh[1]);
                                  Vx.w[i] = sat_32(accum);
Vxx.h+=vdmpy(Vuu.ub,Rt.b)
                             for (i = 0; i < VELEM(16); i++) {
                                  Vxx.v[0].h[i] += (Vuu.v[0].uh[i].ub[0]
                              * Rt.b[(2*i) % 4]);
                                  Vxx.v[0].h[i] += (Vuu.v[0].uh[i].ub[1]
                              * Rt.b[(2*i+1)%4]);
                                 Vxx.v[1].h[i] += (Vuu.v[0].uh[i].ub[1]
                              * Rt.b[(2*i) % 4]);
                                  Vxx.v[1].h[i] += (Vuu.v[1].uh[i].ub[0]
                              * Rt.b[(2*i+1)%4]);
Vxx.w+=vdmpy(Vuu.h,Rt.b)
                              for (i = 0; i < VELEM(32); i++) {
                                  Vxx.v[0].w[i] += (Vuu.v[0].w[i].h[0] *
                              Rt.b[(2*i+0)%4]);
                                  Vxx.v[0].w[i] += (Vuu.v[0].w[i].h[1] *
                             Rt.b[(2*i+1)%4]);
                                  Vxx.v[1].w[i] += (Vuu.v[0].w[i].h[1] *
                             Rt.b[(2*i+0)%4]);
                                 Vxx.v[1].w[i] += (Vuu.v[1].w[i].h[0] *
                             Rt.b[(2*i+1)%4]);
                              };
```

Class: COPROC\_VX (slots 2,3)

#### **Notes**

This instruction uses both HVX multiply resources.

## **Intrinsics**

| Vd.w=vdmpy(Vu.h,Rt.h):sat                   | HVX_Vector Q6_Vw_vdmpy_VhRh_sat(HVX_Vector Vu, Word32 Rt)                                |
|---------------------------------------------|------------------------------------------------------------------------------------------|
| Vd.w=vdmpy(Vu.h,Rt.uh):sat                  | <pre>HVX_Vector Q6_Vw_vdmpy_VhRuh_sat(HVX_Vector Vu, Word32 Rt)</pre>                    |
| Vd.w=vdmpy(Vu.h,Vv.h):sat                   | <pre>HVX_Vector Q6_Vw_vdmpy_VhVh_sat(HVX_Vector Vu, HVX_Vector Vv)</pre>                 |
| Vd.w=vdmpy(Vuu.h,Rt.h):sat                  | <pre>HVX_Vector Q6_Vw_vdmpy_WhRh_sat(HVX_VectorPair Vuu, Word32 Rt)</pre>                |
| Vd.w=vdmpy(Vuu.h,Rt.uh,#1):s at             | <pre>HVX_Vector Q6_Vw_vdmpy_WhRuh_sat(HVX_VectorPair Vuu, Word32 Rt)</pre>               |
| Vdd.h=vdmpy(Vuu.ub,Rt.b)                    | HVX_VectorPair Q6_Wh_vdmpy_WubRb(HVX_VectorPair Vuu, Word32 Rt)                          |
| Vdd.w=vdmpy(Vuu.h,Rt.b)                     | HVX_VectorPair Q6_Ww_vdmpy_WhRb(HVX_VectorPair Vuu, Word32 Rt)                           |
| <pre>Vx.w+=vdmpy(Vu.h,Rt.h):sat</pre>       | <pre>HVX_Vector Q6_Vw_vdmpyacc_VwVhRh_sat(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)</pre> |
| <pre>Vx.w+=vdmpy(Vu.h,Rt.uh):sat</pre>      | HVX_Vector Q6_Vw_vdmpyacc_VwVhRuh_sat(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)           |
| <pre>Vx.w+=vdmpy(Vu.h,Vv.h):sat</pre>       | HVX_Vector Q6_Vw_vdmpyacc_VwVhVh_sat(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)        |
| <pre>Vx.w+=vdmpy(Vuu.h,Rt.h):sat</pre>      | HVX_Vector Q6_Vw_vdmpyacc_VwWhRh_sat(HVX_Vector Vx, HVX_VectorPair Vuu, Word32 Rt)       |
| <pre>Vx.w+=vdmpy(Vuu.h,Rt.uh,#1): sat</pre> | HVX_Vector Q6_Vw_vdmpyacc_VwWhRuh_sat(HVX_Vector Vx, HVX_VectorPair Vuu, Word32 Rt)      |
| <pre>Vxx.h+=vdmpy(Vuu.ub,Rt.b)</pre>        | HVX_VectorPair Q6_Wh_vdmpyacc_WhWubRb(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt) |
| <pre>Vxx.w+=vdmpy(Vuu.h,Rt.b)</pre>         | HVX_VectorPair Q6_Ww_vdmpyacc_WwWhRb(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt)  |

# **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14                  | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6                          | 5 | 4  | 3 | 2  | 1 | 0 |                                     |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---------------------|----|----|----|----|---|---|----|----------------------------|---|----|---|----|---|---|-------------------------------------|
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse                 |    |    |    | u5 |   |   |    |                            |   |    |   | d5 |   |   |                                     |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р                   | 0  | u  | u  | u  | u | u | 1  | 1                          | 1 | d  | d | d  | d | d | Vdd.h=vdmpy(Vuu.ub,Rt.b)            |
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse                 |    |    |    | u5 |   |   |    |                            |   |    |   | х5 |   |   |                                     |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | P P 1 u u u u u 1 1 |    | 1  | x  | x  | x | x | x  | Vxx.h+=vdmpy(Vuu.ub,Rt.b ) |   |    |   |    |   |   |                                     |
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse                 |    |    |    | u5 |   |   |    |                            |   |    |   | d5 |   |   |                                     |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р                   | 0  | u  | u  | u  | u | u | 0  | 0                          | 0 | d  | d | d  | d | d | Vd.w=vdmpy(Vu.h,Rt.uh):s at         |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р                   | 0  | u  | u  | u  | u | u | 0  | 0                          | 1 | d  | d | d  | d | d | Vd.w=vdmpy(Vuu.h,Rt.uh,#<br>1):sat  |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | P                   | 0  | u  | u  | u  | u | u | 0  | 1                          | 0 | d  | d | d  | d | d | Vd.w=vdmpy(Vu.h,Rt.h):sat           |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р                   | 0  | u  | u  | u  | u | u | 0  | 1                          | 1 | d  | d | d  | d | d | Vd.w=vdmpy(Vuu.h,Rt.h):s at         |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | P                   | 0  | u  | u  | u  | u | u | 1  | 0                          | 0 | d  | d | d  | d | d | Vdd.w=vdmpy(Vuu.h,Rt.b)             |
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse                 |    |    |    | u5 |   |   |    |                            |   |    |   | х5 |   |   |                                     |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р                   | 1  | u  | u  | u  | u | u | 0  | 0                          | 0 | x  | x | x  | x | x | Vx.w+=vdmpy(Vu.h,Rt.uh): sat        |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р                   | 1  | u  | u  | u  | u | u | 0  | 0                          | 1 | x  | x | x  | x | x | Vx.w+=vdmpy(Vuu.h,Rt.uh,<br>#1):sat |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р                   | 1  | u  | u  | u  | u | u | 0  | 1                          | 0 | x  | x | x  | x | x | Vx.w+=vdmpy(Vuu.h,Rt.h): sat        |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р                   | 1  | u  | u  | u  | u | u | 0  | 1                          | 1 | x  | x | x  | x | x | Vx.w+=vdmpy(Vu.h,Rt.h):s at         |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р                   | 1  | u  | u  | u  | u | u | 1  | 0                          | 0 | x  | x | x  | x | x | Vxx.w+=vdmpy(Vuu.h,Rt.b)            |
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Ра | rse                 |    |    | u5 |    |   |   |    |                            |   | d5 |   |    |   |   |                                     |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | v  | v  | v  | v  | v  | Р  | P                   | 0  | u  | u  | u  | u | u | 0  | 1                          | 1 | d  | d | d  | d | d | Vd.w=vdmpy(Vu.h,Vv.h):sat           |
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse                 |    | u5 |    |    |   |   | x5 |                            |   |    |   |    |   |   |                                     |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р                   | 1  | u  | u  | u  | u | u | 0  | 1                          | 1 | x  | x | x  | x | x | Vx.w+=vdmpy(Vu.h,Vv.h):s at         |

## Description

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| t5     | Field to encode register t |
| u5     | Field to encode register u |
| v5     | Field to encode register v |
| x5     | Field to encode register x |

# Multiply-add

Compute the sum of two byte multiplies. The two products consist of either unsigned bytes or signed halfwords coming from the vector registers Vuu and Vvv. These are multiplied by a signed byte coming from a scalar register Rt. The result of the summation is a signed halfword or word. Each corresponding pair of elements in Vuu and Vvv is weighted, using Rt.b[0] and Rt.b[1] for the even elements, and Rt.b[2] amd Rt.b[3] for the odd elements.

Optionally accumulates the product with the destination vector register Vxx.

For vector by vector, compute the sum of two byte multiplies. The two products consist of an unsigned byte vector operand multiplied by a signed byte scalar. The result of the summation is a signed halfword. Even elements from the input vector register pairs Vuu and Vvv are multiplied together and placed in the even register of Vdd. Odd elements are placed in the odd register of Vdd.

Vuu.V[1] [1] [0] Vuu.V[0] [1] [0] Rt.b[3]\_ -Rt.b[1] Χ Χ Rt.b[2] -Rt.b[0] Χ Vdd.V[1] [0] Vdd.V[0] [0] -Each lane-----

Vdd.h [+]=vmpa(Vuu.ub,Rt.b)

80-N2040-30 Rev. B



| Syntax                             | Behavior                                                                                                                                                                                                                                                                   |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vdd.h=vmpa(Vuu.ub,Rt.b)            | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vdd.v[0].h[i] = (Vuu.v[0].uh[i].ub[0] * Rt.b[0]) + (Vuu.v[1].uh[i].ub[0] * Rt.b[1]);     Vdd.v[1].h[i] = (Vuu.v[0].uh[i].ub[1] * Rt.b[2]) + (Vuu.v[1].uh[i].ub[1] * Rt.b[3]); };</pre>                                       |
| Vdd.h=vmpa(Vuu.ub,Vvv.b)           | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vdd.v[0].h[i] = (Vuu.v[0].uh[i].ub[0] * Vvv.v[0].uh[i].b[0]) + (Vuu.v[1].uh[i].b[0]);     Vdd.v[1].h[i] = (Vuu.v[0].uh[i].ub[1] * Vvv.v[0].uh[i].b[1]) + (Vuu.v[1].uh[i].ub[1] * Vvv.v[1].uh[i].ub[1]; };</pre>              |
| Vdd.h=vmpa(Vuu.ub,Vvv.ub)          | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vdd.v[0].h[i] = (Vuu.v[0].uh[i].ub[0] * Vvv.v[0].uh[i].ub[0]) +     (Vuu.v[1].uh[i].ub[0]);     Vdd.v[1].h[i] = (Vuu.v[0].uh[i].ub[1] * Vvv.v[0].uh[i].ub[1]) +     (Vuu.v[1].uh[i].ub[1]) * Vvv.v[1].uh[i].ub[1]); };</pre> |
| Vdd.w=vmpa(Vuu.h,Rt.b)             | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vdd.v[0].w[i] = (Vuu.v[0].w[i].h[0] * Rt.b[0]) + (Vuu.v[1].w[i].h[0] * Rt.b[1]);     Vdd.v[1].w[i] = (Vuu.v[0].w[i].h[1] * Rt.b[2]) + (Vuu.v[1].w[i].h[1] * Rt.b[3]); };</pre>                                               |
| Vxx.h+=vmpa(Vuu.ub,Rt.b)           | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vxx.v[0].h[i] += (Vuu.v[0].uh[i].ub[0] * Rt.b[0]) + (Vuu.v[1].uh[i].ub[0] * Rt.b[1]);     Vxx.v[1].h[i] += (Vuu.v[0].uh[i].ub[1] * Rt.b[2]) + (Vuu.v[1].uh[i].ub[1] * Rt.b[3]); };</pre>                                     |
| <pre>Vxx.w+=vmpa(Vuu.h,Rt.b)</pre> | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vxx.v[0].w[i] += (Vuu.v[0].w[i].h[0] * Rt.b[0]) + (Vuu.v[1].w[i].h[0] * Rt.b[1]);     Vxx.v[1].w[i] += (Vuu.v[0].w[i].h[1] * Rt.b[2]) + (Vuu.v[1].w[i].h[1] * Rt.b[3]); };</pre>                                             |

Class: COPROC\_VX (slots 2,3)

### **Notes**

• This instruction uses both HVX multiply resources.

## **Intrinsics**

| Vdd.h=vmpa(Vuu.ub,Rt.b)   | <pre>HVX_VectorPair Q6_Wh_vmpa_WubRb(HVX_VectorPair Vuu, Word32 Rt)</pre>               |
|---------------------------|-----------------------------------------------------------------------------------------|
| Vdd.h=vmpa(Vuu.ub,Vvv.b)  | HVX_VectorPair Q6_Wh_vmpa_WubWb(HVX_VectorPair Vuu, HVX_VectorPair Vvv)                 |
| Vdd.h=vmpa(Vuu.ub,Vvv.ub) | HVX_VectorPair Q6_Wh_vmpa_WubWub(HVX_VectorPair Vuu, HVX_VectorPair Vvv)                |
| Vdd.w=vmpa(Vuu.h,Rt.b)    | <pre>HVX_VectorPair Q6_Ww_vmpa_WhRb(HVX_VectorPair Vuu, Word32 Rt)</pre>                |
| Vxx.h+=vmpa(Vuu.ub,Rt.b)  | HVX_VectorPair Q6_Wh_vmpaacc_WhWubRb(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt) |
| Vxx.w+=vmpa(Vuu.h,Rt.b)   | HVX_VectorPair Q6_Ww_vmpaacc_WwWhRb(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt)  |

# **Encoding**

| 31 | 30     | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11        | 10 | 9     | 8 | 7           | 6 | 5 | 4         | 3 | 2  | 1 | 0 |                           |  |  |  |  |
|----|--------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|-----------|----|-------|---|-------------|---|---|-----------|---|----|---|---|---------------------------|--|--|--|--|
|    | ICL    | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |           | u5 |       |   |             |   |   |           |   | d5 |   |   |                           |  |  |  |  |
| 0  | 0      | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u         | u  | u     | u | 1           | 1 | 0 | d         | d | d  | d | d | Vdd.h=vmpa(Vuu.ub,Rt.b)   |  |  |  |  |
| 0  | 0      | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u u u u u |    |       |   | 1           | 1 | 1 | d         | d | d  | d | d | Vdd.w=vmpa(Vuu.h,Rt.b)    |  |  |  |  |
|    | ICLASS |     |    |    |    |    |    |    |    |    |    | •  | t5 |    | •  | Pa | rse |    |    |           | u5 | •     |   |             |   | • |           | • | х5 |   | • |                           |  |  |  |  |
| 0  | 0      | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u         | u  | u     | u | 1           | 1 | 0 | x         | x | x  | x | x | Vxx.h+=vmpa(Vuu.ub,Rt.b)  |  |  |  |  |
| 0  | 0      | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u         | u  | u     | u | 1 1 1 x x x |   |   |           |   | x  | x | x | Vxx.w+=vmpa(Vuu.h,Rt.b)   |  |  |  |  |
|    | ICL    | ASS | 6  |    |    |    |    |    |    |    | •  | •  |    |    | •  | Pa | rse |    |    |           | u5 | •     |   |             |   | • |           | • | d5 |   | • |                           |  |  |  |  |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | v  | v  | ٧  | ٧  | v  | Р  | Р   | 0  | u  | u         | u  | ı u ı |   | 0 1         |   | 1 | d         |   |    | d | d | Vdd.h=vmpa(Vuu.ub,Vvv.b)  |  |  |  |  |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u u u u   |    |       |   | 1           | 1 | 1 | 1 d d d d |   |    | d | d | Vdd.h=vmpa(Vuu.ub,Vvv.ub) |  |  |  |  |

| U  | U   | '   | '  | '  | ٧ | ٧   | ٧   | ٧    | ٧   | г    | г  | U | u | u | u | u | u | '  | 1    | •    | u  | u | u |
|----|-----|-----|----|----|---|-----|-----|------|-----|------|----|---|---|---|---|---|---|----|------|------|----|---|---|
|    |     |     |    |    |   |     |     |      |     |      |    |   |   |   |   |   |   |    |      |      |    |   |   |
|    |     |     |    |    |   |     |     |      |     |      |    |   |   |   |   |   |   |    |      |      |    |   |   |
|    | Fie | eld | na | me |   |     |     |      |     |      |    |   |   |   |   |   | D | es | crij | otic | on |   |   |
| TC | T.A | SS  |    |    |   | Ins | tru | ctio | n ( | Clas | SS |   |   |   |   |   |   |    |      |      |    |   |   |

| Parse | Packet/Loop parse bits     |
|-------|----------------------------|
| d5    | Field to encode register d |
| t5    | Field to encode register t |
| u5    | Field to encode register u |
| v5    | Field to encode register v |
| x5    | Field to encode register x |

105

# Multiply - vector by scalar

Multiply groups of elements in the vector Vu by the corresponding elements in the scalar register Rt.

This operation has two forms. In the first form the product is not modified, and is optionally accumulated with the destination register. The even results are placed in the even vector register of the destination register pair, while the odd results are placed in the odd vector register.

Supports signed by signed halfword, unsigned by unsigned byte, unsigned byte, and unsigned halfword by unsigned halfword.

The second form of this operation keeps the output precision the same as the input width by shifting the product left by 1, saturating the product to 32 bits, and placing the upper 16 bits in the output. Optional rounding of the result is supported.



#### **Syntax**

#### **Behavior**

```
Vd.h=vmpy(Vu.h,Rt.h):<<1:rnd for (i = 0; i < VELEM(32); i++) {
:sat
                                   Vd.w[i].h[0] = sat_16(sat_32(round(((Vu.
                               w[i].h[0] * Rt.h[0] << 1)).h[1]);
                                   Vd.w[i].h[1] = sat 16(sat 32(round(((Vu.
                               w[i].h[1] * Rt.h[1]) << 1))).h[1]);
Vd.h=vmpy(Vu.h,Rt.h):<<1:sat for (i = 0; i < VELEM(32); i++) {
                                   Vd.w[i].h[0] = sat_16(sat_32(((Vu.w[i].h)))
                               [0] * Rt.h[0] <<1) ).\overline{h}[1] );
                                   Vd.w[i].h[1] = sat_16(sat_32(((Vu.w[i].h)
                               [1] * Rt.h[1] << 1) .\overline{h}[1] ;
Vdd.h=vmpy(Vu.ub,Rt.b)
                               for (i = 0; i < VELEM(16); i++) {
                                   Vdd.v[0].h[i] = (Vu.uh[i].ub[0] *
                               Rt.b[(2*i+0)%4]);
                                   Vdd.v[1].h[i] = (Vu.uh[i].ub[1] *
                               Rt.b[(2*i+1)%4]);
                               for (i = 0; i < VELEM(16); i++) {
Vdd.uh=vmpy(Vu.ub,Rt.ub)
                                   Vdd.v[0].uh[i] = (Vu.uh[i].ub[0] *
                               Rt.ub[(2*i+0)%4]);
                                   Vdd.v[1].uh[i] = (Vu.uh[i].ub[1] *
                               Rt.ub[(2*i+1)%4]);
                               for (i = 0; i < VELEM(32); i++) {
Vdd.uw=vmpy(Vu.uh,Rt.uh)
                                   Vdd.v[0].uw[i] = (Vu.uw[i].uh[0] *
                               Rt.uh[0]);
                                   Vdd.v[1].uw[i] = (Vu.uw[i].uh[1] *
                               Rt.uh[1]);
                               };
```

#### **Syntax Behavior** Vdd.w=vmpy(Vu.h,Rt.h) for $(i = 0; i < VELEM(32); i++) {$ Vdd.v[0].w[i] = (Vu.w[i].h[0] \*Rt.h[0]); Vdd.v[1].w[i] = (Vu.w[i].h[1] \*Rt.h[1]); Vxx.h+=vmpy(Vu.ub,Rt.b) for $(i = 0; i < VELEM(16); i++) {$ Vxx.v[0].h[i] += (Vu.uh[i].ub[0] \*Rt.b[(2\*i+0)%4]);Vxx.v[1].h[i] += (Vu.uh[i].ub[1] \*Rt.b[(2\*i+1)%4]);}; for $(i = 0; i < VELEM(16); i++) {$ Vxx.uh+=vmpy(Vu.ub,Rt.ub) Vxx.v[0].uh[i] += (Vu.uh[i].ub[0] \*Rt.ub[(2\*i+0)%4]);Vxx.v[1].uh[i] += (Vu.uh[i].ub[1] \*Rt.ub[(2\*i+1)%4]); **}**; Vxx.uw+=vmpy(Vu.uh,Rt.uh) for $(i = 0; i < VELEM(32); i++) {$ Vxx.v[0].uw[i] += (Vu.uw[i].uh[0] \*Rt.uh[0]); Vxx.v[1].uw[i] += (Vu.uw[i].uh[1] \*Rt.uh[1]); }; Vxx.w+=vmpy(Vu.h,Rt.h):sat for $(i = 0; i < VELEM(32); i++) {$ Vxx.v[0].w[i] =sat\_32(Vxx.v[0].w[i].s64 + (Vu.w[i].h[0] \*

Rt.h[0]));

Rt.h[1]));

};

Vxx.v[1].w[i] =

sat 32(Vxx.v[1].w[i].s64 + (Vu.w[i].h[1] \*

Class: COPROC\_VX (slots 2,3)

### **Notes**

■ This instruction uses both HVX multiply resources.

## **Intrinsics**

| <pre>Vd.h=vmpy(Vu.h,Rt.h):&lt;&lt;1:rnd :sat</pre> | <pre>HVX_Vector Q6_Vh_vmpy_VhRh_s1_rnd_sat(HVX_Vector Vu, Word32 Rt)</pre>            |
|----------------------------------------------------|---------------------------------------------------------------------------------------|
| Vd.h=vmpy(Vu.h,Rt.h):<<1:sat                       | <pre>HVX_Vector Q6_Vh_vmpy_VhRh_s1_sat(HVX_Vector Vu, Word32 Rt)</pre>                |
| Vdd.h=vmpy(Vu.ub,Rt.b)                             | HVX_VectorPair Q6_Wh_vmpy_VubRb(HVX_Vector Vu, Word32 Rt)                             |
| Vdd.uh=vmpy(Vu.ub,Rt.ub)                           | <pre>HVX_VectorPair Q6_Wuh_vmpy_VubRub(HVX_Vector Vu, Word32 Rt)</pre>                |
| Vdd.uw=vmpy(Vu.uh,Rt.uh)                           | HVX_VectorPair Q6_Wuw_vmpy_VuhRuh(HVX_Vector Vu, Word32 Rt)                           |
| Vdd.w=vmpy(Vu.h,Rt.h)                              | <pre>HVX_VectorPair Q6_Ww_vmpy_VhRh(HVX_Vector Vu, Word32 Rt)</pre>                   |
| <pre>Vxx.h+=vmpy(Vu.ub,Rt.b)</pre>                 | HVX_VectorPair Q6_Wh_vmpyacc_WhVubRb(HVX_VectorPair Vxx, HVX_Vector Vu, Word32 Rt)    |
| Vxx.uh+=vmpy(Vu.ub,Rt.ub)                          | HVX_VectorPair Q6_Wuh_vmpyacc_WuhVubRub(HVX_VectorPair Vxx, HVX_Vector Vu, Word32 Rt) |
| Vxx.uw+=vmpy(Vu.uh,Rt.uh)                          | HVX_VectorPair Q6_Wuw_vmpyacc_WuwVuhRuh(HVX_VectorPair Vxx, HVX_Vector Vu, Word32 Rt) |
| <pre>Vxx.w+=vmpy(Vu.h,Rt.h):sat</pre>              | HVX_VectorPair Q6_Ww_vmpyacc_WwVhRh_sat(HVX_VectorPair Vxx, HVX_Vector Vu, Word32 Rt) |

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3  | 2  | 1 | 0 |                                   |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|----|---|---|---|----|----|---|---|-----------------------------------|
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   |    |   |   |   |    | d5 |   |   |                                   |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1  | 0 | 1 | d | d  | d  | d | d | Vdd.h=vmpy(Vu.ub,Rt.b)            |
|    | ICL | ASS | 6  |    |    |    |    |    |    |    |    | •  | t5 |    |    | Pa | rse |    |    | •  | u5 | • |   |    |   |   |   |    | х5 |   |   |                                   |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 1  | 0 | 1 | x | x  | х  | x | x | Vxx.h+=vmpy(Vu.ub,Rt.b)           |
|    | ICL | ASS | 6  |    |    |    |    |    |    |    |    | •  | t5 |    |    | Pa | rse |    |    | •  | u5 | • |   |    |   |   |   | d5 |    |   |   |                                   |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | t  | t  | t  | t  | t  | Р  | P   | 0  | u  | u  | u  | u | u | 0  | 0 | 0 | d | d  | d  | d | d | Vdd.w=vmpy(Vu.h,Rt.h)             |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0  | 0 | 1 | d | d  | d  | d | d | Vd.h=vmpy(Vu.h,Rt.h):<<1: sat     |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0  | 1 | 0 | d | d  | d  | d | d | Vd.h=vmpy(Vu.h,Rt.h):<<1: rnd:sat |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0  | 1 | 1 | d | d  | d  | d | d | Vdd.uw=vmpy(Vu.uh,Rt.uh)          |
|    | ICL | ASS | 6  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   | x5 |   |   |   |    |    |   |   |                                   |

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                               |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|-------------------------------|
| 0  | 0    | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | x | x | x  | x | x | Vxx.w+=vmpy(Vu.h,Rt.h):s at   |
| 0  | 0    | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 1 | x | x | x  | x | x | Vxx.uw+=vmpy(Vu.uh,Rt.u<br>h) |
| 0  | 0    | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | x | x | x  | x | x | Vxx.uh+=vmpy(Vu.ub,Rt.ub)     |
|    | ICL/ | ASS | 6  |    | •  |    |    |    |    |    |    |    | t5 | •  |    | Pa | rse |    |    | •  | u5 |   | • |   |   | • |   | • | d5 |   | • |                               |
| 0  | 0    | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 1  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vdd.uh=vmpy(Vu.ub,Rt.ub)      |

| Field name | Description |
|------------|-------------|
|------------|-------------|

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| t5     | Field to encode register t |
| u5     | Field to encode register u |
| x5     | Field to encode register x |
|        |                            |

# Multiply - vector by vector

Multiply groups of elements in the vector Vu by the corresponding elements in the vector register Vv.

This operation has two forms. In the first form the product is not modified, and is optionally accumulated with the destination register. The even results are placed in the even vector register of the destination register pair, while the odd results are placed in the odd vector register.

Supports signed by signed halfword, unsigned by unsigned byte, unsigned byte, and unsigned halfword by unsigned halfword.

The second form of this operation keeps the output precision the same as the input width by shifting the product left by 1, saturating the product to 32 bits, and placing the upper 16 bits in the output. Optional rounding of the result is supported.



#### **Syntax**

#### **Behavior**

```
Vd.h=vmpy(Vu.h, Vv.h):<<1:rnd for (i = 0; i < VELEM(16); i++) {
                                  Vd.h[i] = sat_16(sat_32(round(((Vu.h[i])
                              * Vv.h[i])<<1))).h[1]) ;
                              };
Vdd.h=vmpy(Vu.b, Vv.b)
                              for (i = 0; i < VELEM(16); i++) {
                                  Vdd.v[0].h[i] = (Vu.h[i].b[0] *
                              Vv.h[i].b[0]);
                                  Vdd.v[1].h[i] = (Vu.h[i].b[1] *
                              Vv.h[i].b[1]) ;
                              };
Vdd.h=vmpy(Vu.ub, Vv.b)
                              for (i = 0; i < VELEM(16); i++) {
                                  Vdd.v[0].h[i] = (Vu.uh[i].ub[0] *
                              Vv.h[i].b[0]);
                                  Vdd.v[1].h[i] = (Vu.uh[i].ub[1] *
                              Vv.h[i].b[1]) ;
Vdd.uh=vmpy(Vu.ub, Vv.ub)
                              for (i = 0; i < VELEM(16); i++) {
                                  Vdd.v[0].uh[i] = (Vu.uh[i].ub[0] *
                              Vv.uh[i].ub[0]);
                                  Vdd.v[1].uh[i] = (Vu.uh[i].ub[1] *
                              Vv.uh[i].ub[1]) ;
                              };
Vdd.uw=vmpy(Vu.uh, Vv.uh)
                              for (i = 0; i < VELEM(32); i++) {
                                  Vdd.v[0].uw[i] = (Vu.uw[i].uh[0] *
                              Vv.uw[i].uh[0]);
                                  Vdd.v[1].uw[i] = (Vu.uw[i].uh[1] *
                              Vv.uw[i].uh[1]);
                              };
Vdd.w=vmpy(Vu.h, Vv.h)
                              for (i = 0; i < VELEM(32); i++) {
                                  Vdd.v[0].w[i] = (Vu.w[i].h[0] *
                              Vv.w[i].h[0]);
                                  Vdd.v[1].w[i] = (Vu.w[i].h[1] *
                              Vv.w[i].h[1]);
                              };
                              for (i = 0; i < VELEM(32); i++) {
Vdd.w=vmpy(Vu.h, Vv.uh)
                                  Vdd.v[0].w[i] = (Vu.w[i].h[0] *
                              Vv.uw[i].uh[0]);
                                  Vdd.v[1].w[i] = (Vu.w[i].h[1] *
                              Vv.uw[i].uh[1]) ;
                              };
                              for (i = 0; i < VELEM(16); i++) {
Vxx.h+=vmpy(Vu.b, Vv.b)
                                  Vxx.v[0].h[i] += (Vu.h[i].b[0] *
                              Vv.h[i].b[0]);
                                  Vxx.v[1].h[i] += (Vu.h[i].b[1] *
                              Vv.h[i].b[1]) ;
                              };
```

| Syntax                             | Behavior                                                                                                                                                             |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre>Vxx.h+=vmpy(Vu.ub,Vv.b)</pre> | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vxx.v[0].h[i] += (Vu.uh[i].ub[0] * Vv.h[i].b[0]);     Vxx.v[1].h[i] += (Vu.uh[i].ub[1] * Vv.h[i].b[1]); };</pre>       |
| Vxx.uh+=vmpy(Vu.ub,Vv.ub)          | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vxx.v[0].uh[i] += (Vu.uh[i].ub[0] * Vv.uh[i].ub[0]);     Vxx.v[1].uh[i] += (Vu.uh[i].ub[1] * Vv.uh[i].ub[1]); };</pre> |
| Vxx.uw+=vmpy(Vu.uh,Vv.uh)          | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vxx.v[0].uw[i] += (Vu.uw[i].uh[0] * Vv.uw[i].uh[0]);     Vxx.v[1].uw[i] += (Vu.uw[i].uh[1] * Vv.uw[i].uh[1]); };</pre> |
| Vxx.w+=vmpy(Vu.h,Vv.h)             | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vxx.v[0].w[i] += (Vu.w[i].h[0] * Vv.w[i].h[0]);     Vxx.v[1].w[i] += (Vu.w[i].h[1] * Vv.w[i].h[1]); };</pre>           |
| Vxx.w+=vmpy(Vu.h,Vv.uh)            | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vxx.v[0].w[i] += (Vu.w[i].h[0] * Vv.uw[i].uh[0]);     Vxx.v[1].w[i] += (Vu.w[i].h[1] * Vv.uw[i].uh[1]); };</pre>       |

# Class: COPROC\_VX (slots 2,3)

### **Notes**

• This instruction uses both HVX multiply resources.

### **Intrinsics**

| <pre>Vd.h=vmpy(Vu.h, Vv.h):&lt;&lt;1:rnd :sat</pre> | <pre>HVX_Vector Q6_Vh_vmpy_VhVh_s1_rnd_sat(HVX_Vector Vu, HVX_Vector Vv)</pre> |
|-----------------------------------------------------|--------------------------------------------------------------------------------|
| Vdd.h=vmpy(Vu.b,Vv.b)                               | <pre>HVX_VectorPair Q6_Wh_vmpy_VbVb(HVX_Vector Vu, HVX_Vector Vv)</pre>        |
| Vdd.h=vmpy(Vu.ub,Vv.b)                              | <pre>HVX_VectorPair Q6_Wh_vmpy_VubVb(HVX_Vector Vu, HVX_Vector Vv)</pre>       |
| Vdd.uh=vmpy(Vu.ub,Vv.ub)                            | HVX_VectorPair Q6_Wuh_vmpy_VubVub(HVX_Vector Vu, HVX_Vector Vv)                |
| Vdd.uw=vmpy(Vu.uh,Vv.uh)                            | HVX_VectorPair Q6_Wuw_vmpy_VuhVuh(HVX_Vector Vu, HVX_Vector Vv)                |

| Vdd.w=vmpy(Vu.h,Vv.h)     | HVX_VectorPair Q6_Ww_vmpy_VhVh(HVX_Vector Vu, HVX_Vector Vv)                              |
|---------------------------|-------------------------------------------------------------------------------------------|
| Vdd.w=vmpy(Vu.h,Vv.uh)    | <pre>HVX_VectorPair Q6_Ww_vmpy_VhVuh(HVX_Vector Vu, HVX_Vector Vv)</pre>                  |
| Vxx.h+=vmpy(Vu.b,Vv.b)    | HVX_VectorPair Q6_Wh_vmpyacc_WhVbVb(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)     |
| Vxx.h+=vmpy(Vu.ub,Vv.b)   | HVX_VectorPair Q6_Wh_vmpyacc_WhVubVb(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)    |
| Vxx.uh+=vmpy(Vu.ub,Vv.ub) | HVX_VectorPair Q6_Wuh_vmpyacc_WuhVubVub(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv) |
| Vxx.uw+=vmpy(Vu.uh,Vv.uh) | HVX_VectorPair Q6_Wuw_vmpyacc_WuwVuhVuh(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv) |
| Vxx.w+=vmpy(Vu.h,Vv.h)    | HVX_VectorPair Q6_Ww_vmpyacc_WwVhVh(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)     |
| Vxx.w+=vmpy(Vu.h,Vv.uh)   | HVX_VectorPair Q6_Ww_vmpyacc_WwVhVuh(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)    |

| 31 | 30     | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3  | 2  | 1 | 0 |                                   |
|----|--------|-----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|-----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|-----------------------------------|
|    | ICLASS |     |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |    |    |     |    |    |    |    | d5 |   |   |   |   |   |    |    |   |   |                                   |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0   | v  | ٧  | ٧  | v  | v  | P  | Р   | 0  | u  | u  | u  | u  | u | 1 | 0 | 0 | d | d  | d  | d | d | Vdd.h=vmpy(Vu.b,Vv.b)             |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0   | ٧  | ٧  | ٧  | ٧  | ٧  | Р  | Р   | 0  | u  | u  | u  | u  | u | 1 | 0 | 1 | d | d  | d  | d | d | Vdd.uh=vmpy(Vu.ub,Vv.ub)          |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0   | ٧  | ٧  | ٧  | ٧  | ٧  | Р  | Р   | 0  | u  | u  | u  | u  | u | 1 | 1 | 0 | d | d  | d  | d | d | Vdd.h=vmpy(Vu.ub,Vv.b)            |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0   | ٧  | ٧  | ٧  | ٧  | ٧  | Р  | Р   | 0  | u  | u  | u  | u  | u | 1 | 1 | 1 | d | d  | d  | d | d | Vdd.w=vmpy(Vu.h,Vv.h)             |
|    | ICL    | ASS | 3  |    |    |    |    |    |    |     |    |    |    |    |    | Pa | rse |    |    |    | u5 |    |   |   |   |   |   |    | х5 |   |   |                                   |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0   | v  | ٧  | ٧  | ٧  | ٧  | P  | P   | 1  | u  | u  | u  | u  | u | 1 | 0 | 0 | x | x  | x  | x | x | Vxx.h+=vmpy(Vu.b,Vv.b)            |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0   | v  | v  | v  | v  | v  | P  | P   | 1  | u  | u  | u  | u  | u | 1 | 0 | 1 | x | x  | x  | x | x | Vxx.uh+=vmpy(Vu.ub,Vv.ub          |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0   | ٧  | ٧  | ٧  | ٧  | ٧  | Р  | Р   | 1  | u  | u  | u  | u  | u | 1 | 1 | 0 | х | x  | x  | x | x | Vxx.h+=vmpy(Vu.ub,Vv.b)           |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0   | ٧  | ٧  | ٧  | ٧  | ٧  | Р  | Р   | 1  | u  | u  | u  | u  | u | 1 | 1 | 1 | x | x  | x  | x | x | Vxx.w+=vmpy(Vu.h,Vv.h)            |
|    | ICL    | ASS | 6  |    |    |    |    |    |    |     |    |    |    | •  | •  | Pa | rse |    |    | •  | u5 |    | • |   |   |   |   |    | d5 |   |   |                                   |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1   | ٧  | ٧  | ٧  | v  | ٧  | Р  | Р   | 0  | u  | u  | u  | u  | u | 0 | 0 | 0 | d | d  | d  | d | d | Vdd.uw=vmpy(Vu.uh,Vv.uh)          |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1   | v  | v  | ٧  | v  | v  | Р  | P   | 0  | u  | u  | u  | u  | u | 0 | 0 | 1 | d | d  | d  | d | d | Vd.h=vmpy(Vu.h,Vv.h):<<1: rnd:sat |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1   | ٧  | ٧  | ٧  | v  | ٧  | Р  | Р   | 0  | u  | u  | u  | u  | u | 0 | 1 | 0 | d | d  | d  | d | d | Vdd.w=vmpy(Vu.h,Vv.uh)            |
|    | ICL    | ASS | 6  |    |    |    |    |    |    |     |    |    |    |    |    | Pa | rse |    | u5 |    |    |    |   |   |   |   |   | х5 |    |   |   |                                   |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1   | v  | v  | v  | v  | v  | Р  | Р   | 1  | u  | u  | u  | u  | u | 0 | 0 | 0 | x | x  | x  | x | x | Vxx.uw+=vmpy(Vu.uh,Vv.u<br>h)     |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1   | v  | v  | V  | v  | v  | Р  | Р   | 1  | u  | u  | u  | u  | u | 0 | 0 | 1 | x | x  | x  | x | x | Vxx.w+=vmpy(Vu.h,Vv.uh)           |

| Field name |                            | Description |
|------------|----------------------------|-------------|
| ICLASS     | Instruction Class          |             |
| Parse      | Packet/Loop parse bits     |             |
| d5         | Field to encode register d |             |
| u5         | Field to encode register u |             |
| v5         | Field to encode register v |             |
| <b>x</b> 5 | Field to encode register x |             |
|            |                            |             |

# Integer multiply - vector by vector

Multiply corresponding elements in Vu by the corresponding elements in Vv, and place the lower half of the result in the destination vector register Vd. Supports signed halfwords, and optional accumulation of the product with the destination vector register Vx.



### Syntax Behavior

# Class: COPROC\_VX (slots 2,3)

## **Notes**

■ This instruction uses both HVX multiply resources.

## **Intrinsics**

| Vd.h=vmpyi(Vu.h,Vv.h)  | <pre>HVX_Vector Q6_Vh_vmpyi_VhVh(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre>                 |
|------------------------|------------------------------------------------------------------------------------------|
| Vx.h+=vmpyi(Vu.h,Vv.h) | <pre>HVX_Vector Q6_Vh_vmpyiacc_VhVhVh(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)</pre> |

# **Encoding**

Field name

x5

| 31     | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20  | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |                        |
|--------|----|----|----|----|----|----|----|----|----|-----|-----|-----|----|----|----|----|----|----|----|----|----|---|----|----|---|---|---|---|---|---|---|------------------------|
| ICLASS |    |    |    |    |    |    |    |    |    | Pai | rse |     |    |    | u5 |    |    |    |    |    |    |   | d5 |    |   |   |   |   |   |   |   |                        |
| 0      | 0  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1   | ٧   | ٧   | ٧  | ٧  | ٧  | Р  | Р  | 0  | u  | u  | u  | u | u  | 1  | 0 | 0 | d | d | d | d | d | Vd.h=vmpyi(Vu.h,Vv.h)  |
| ICLASS |    |    |    |    |    |    |    |    |    |     | Pai | rse |    |    | •  | u5 |    | •  |    | •  |    |   | •  | х5 | • | • |   |   |   |   |   |                        |
| 0      | 0  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1   | ٧   | ٧   | ٧  | ٧  | ٧  | Р  | Р  | 1  | u  | u  | u  | u | u  | 1  | 0 | 0 | x | x | x | x | x | Vx.h+=vmpyi(Vu.h,Vv.h) |

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |
| v5     | Field to encode register v |

Field to encode register x

### Description

# Integer Multiply (32x16)

Multiply words in one vector by even or odd halfwords in another vector. Take the lower part. Some versions of this operation perform unusual shifts to facilitate 32x32 multiply synthesis.

| Syntax                              | Behavior                                                                                               |
|-------------------------------------|--------------------------------------------------------------------------------------------------------|
| Vd.w=vmpyie(Vu.w,Vv.uh)             | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vd.w[i] = (Vu.w[i] * Vv.w[i].uh[0]); };</pre>            |
| Vd.w=vmpyio(Vu.w,Vv.h)              | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vd.w[i] = (Vu.w[i] * Vv.w[i].h[1]); };</pre>             |
| <pre>Vx.w+=vmpyie(Vu.w,Vv.h)</pre>  | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vx.w[i] = Vx.w[i] + (Vu.w[i] * Vv.w[i].h[0]); };</pre>   |
| <pre>Vx.w+=vmpyie(Vu.w,Vv.uh)</pre> | <pre>for (i = 0; i &lt; VELEM(32); i++) {      Vx.w[i] = Vx.w[i] + (Vu.w[i] * Vv.w[i].uh[0]); };</pre> |

# Class: COPROC\_VX (slots 2,3)

### **Notes**

• This instruction uses both HVX multiply resources.

### **Intrinsics**

| Vd.w=vmpyie(Vu.w,Vv.uh)             | HVX_Vector Q6_Vw_vmpyie_VwVuh(HVX_Vector Vu, HVX_Vector Vv)                     |
|-------------------------------------|---------------------------------------------------------------------------------|
| Vd.w=vmpyio(Vu.w,Vv.h)              | <pre>HVX_Vector Q6_Vw_vmpyio_VwVh(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre>       |
| <pre>Vx.w+=vmpyie(Vu.w,Vv.h)</pre>  | HVX_Vector Q6_Vw_vmpyieacc_VwVwVh(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)  |
| <pre>Vx.w+=vmpyie(Vu.w,Vv.uh)</pre> | HVX_Vector Q6_Vw_vmpyieacc_VwVwVuh(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv) |

| 31     | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                          |
|--------|-----|-----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|-----|----|----|----|----|---|---|----|---|---|---|---|----|---|---|--------------------------|
| ICLASS |     |     |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |     |    |    | •  |    |   |   | х5 | • |   |   |   |    |   |   |                          |
| 0      | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | v  | v   | ٧  | ٧  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 1  | 0 | 1 | х | х | х  | х | х | Vx.w+=vmpyie(Vu.w,Vv.uh) |
| 0      | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | ٧  | ٧   | ٧  | ٧  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 0  | 0 | 0 | х | x | х  | х | х | Vx.w+=vmpyie(Vu.w,Vv.h)  |
|        | ICL | ASS | 3  |    |    |    |    |    |    |    |    |     |    |    |    | Pa | rse |    |    |    | u5 |   |   |    |   |   |   |   | d5 |   |   |                          |
| 0      | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | v  | v   | ٧  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0  | 0 | 0 | d | d | d  | d | d | Vd.w=vmpyie(Vu.w,Vv.uh)  |
| 0      | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | v  | v   | ٧  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0  | 0 | 1 | d | d | d  | d | d | Vd.w=vmpyio(Vu.w,Vv.h)   |

| Field name D | escription |
|--------------|------------|
|--------------|------------|

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |
| v5     | Field to encode register v |
| x5     | Field to encode register x |
|        |                            |

# Integer multiply accumulate even/odd

Multiply groups of words in vector register Vu by the elements in Rt. The lower 32-bit results are placed in vector register Vd.

The operation has two forms: signed words or halfwords in Vu, multiplied by signed bytes in Rt.

Optionally accumulates the product with the destination vector register Vx.



#### Syntax Behavior

## Class: COPROC\_VX (slots 2,3)

#### **Notes**

This instruction uses both HVX multiply resources.

## **Intrinsics**

| Vd.w=vmpyi(Vu.w,Rt.h)             | <pre>HVX_Vector Q6_Vw_vmpyi_VwRh(HVX_Vector Vu, Word32 Rt)</pre>                     |
|-----------------------------------|--------------------------------------------------------------------------------------|
| <pre>Vx.w+=vmpyi(Vu.w,Rt.h)</pre> | <pre>HVX_Vector Q6_Vw_vmpyiacc_VwVwRh(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)</pre> |

Description

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1 | 0 |                        |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|---|------------------------|
|    | ICL | ASS | 3  | t5 |    |    |    |    |    |    |    |    | Pa | rse |     |    |    | u5 |    |    |    |   |   |   |   | х5 |    |   |   |   |   |                        |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | t  | t  | t  | t   | t   | P  | Р  | 1  | u  | u  | u  | u | u | 0 | 1 | 1  | x  | x | x | x | x | Vx.w+=vmpyi(Vu.w,Rt.h) |
|    | ICL | ASS | 3  | t5 |    |    |    |    |    |    |    |    | •  | Pa  | rse |    |    |    | u5 |    | •  |   | • | • |   | •  | d5 |   |   |   |   |                        |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 0  | t  | t  | t  | t   | t   | Р  | Р  | 0  | u  | u  | u  | u | u | 1 | 1 | 1  | d  | d | d | d | d | Vd.w=vmpyi(Vu.w,Rt.h)  |

| Field name |                            |
|------------|----------------------------|
| ICLASS     | Instruction Class          |
| Parse      | Packet/Loop parse bits     |
| d5         | Field to encode register d |
| t5         | Field to encode register t |
| u5         | Field to encode register u |
| x5         | Field to encode register x |

# Multiply (32x16)

Multiply words in one vector by even or odd halfwords in another vector. Take the upper part. Some versions of this operation perform specific shifts to facilitate 32x32 multiply synthesis. The intended use of the accumulating versions is for 32x32 multiplication.

An important operation is a 32x32 fractional multiply, equivalent to (OP1 \* OP2)>>31. The case of fn(0x80000000, 0x80000000) must saturate to 0x7fffffff.

The rounding fractional multiply:

```
vectorize( sat_32(x * y + 0x40000000)>>31) )
... is equivalent to:
    { V2 = vmpye(V0.w, V1.uh) }
    { V2+= vmpyo(V0.w, V1.h):<<1:rnd:sat:shift }
... and the non-rounding fractional multiply version:
    vectorize( sat_32(x * y)>>31)
... is equivalent to:
    { V2 = vmpye(V0.w, V1.uh) }
    { V2+= vmpyo(V0.w, V1.uh) :<<1:sat:shift }</pre>
```

Also a key function is a 32 x 32 signed multiply where the 64-bit result is kept:

```
vectorize( (int64) x * (int64) y )
... is equivalent to:
{ V3:2 = vmpye(V0.w, V1.uh) } { V3:2+= vmpyo(V0.w, V1.h) }
```

The lower 32 bits of the products are in V2 and the upper 32 bits in V3.

If only vmpye is performed, the result will be a 48-bit product of 32-bit signed x 16-bit unsigned asserted into the upper 48 bits of Vdd.

If only vmpyo is performed assuming Vxx = #0, the result will be a 32-bit signed x 16-bit signed product asserted into the upper 48 bits of Vxx.

**Behavior** 

#### Syntax

# Class: COPROC\_VX (slots 2,3)

## **Notes**

• This instruction uses both HVX multiply resources.

## **Intrinsics**

| Vd.w=vmpye(Vu.w,Vv.uh)                                     | <pre>HVX_Vector Q6_Vw_vmpye_VwVuh(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre>                              |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| <pre>Vd.w=vmpyo(Vu.w,Vv.h):&lt;&lt;1:rn d:sat</pre>        | <pre>HVX_Vector Q6_Vw_vmpyo_VwVh_s1_rnd_sat(HVX_Vector Vu, HVX_Vector Vv)</pre>                        |
| Vd.w=vmpyo(Vu.w,Vv.h):<<1:sat                              | <pre>HVX_Vector Q6_Vw_vmpyo_VwVh_s1_sat(HVX_Vector Vu, HVX_Vector Vv)</pre>                            |
| <pre>Vx.w+=vmpyo(Vu.w,Vv.h):&lt;&lt;1:r nd:sat:shift</pre> | HVX_Vector Q6_Vw_vmpyoacc_VwVwVh_s1_rnd_sat_shift(HVX_ Vector Vx, HVX_Vector Vu, HVX_Vector Vv)        |
| <pre>Vx.w+=vmpyo(Vu.w,Vv.h):&lt;&lt;1:s at:shift</pre>     | <pre>HVX_Vector Q6_Vw_vmpyoacc_VwVwVh_s1_sat_shift(HVX_Vect or Vx, HVX_Vector Vu, HVX_Vector Vv)</pre> |

# **Encoding**

Field name

x5

| 31 | 30     | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5 | 4 | 3 | 2  | 1 | 0 |                                              |
|----|--------|-----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|-----|----|----|----|----|---|---|---|----|---|---|---|----|---|---|----------------------------------------------|
|    | ICLASS |     |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5  |    |    |    |    |   |   |   | х5 |   |   |   |    |   |   |                                              |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | v  | v  | v   | v  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 1  | 0 | x | x | x  | x | x | Vx.w+=vmpyo(Vu.w,Vv.h):<<br><1:sat:shift     |
| 0  | 0      | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | v  | v  | v   | v  | v  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 1  | 1 | x | x | x  | x | x | Vx.w+=vmpyo(Vu.w,Vv.h):<<br><1:rnd:sat:shift |
|    | ICL    | ASS | 3  |    | •  |    | •  |    |    | •  |    |    |     |    |    | Pa | rse |    |    |    | u5 |   |   |   |    |   |   |   | d5 |   | • |                                              |
| 0  | 0      | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | v  | v  | v   | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0  | 0 | d | d | d  | d | d | Vd.w=vmpyo(Vu.w,Vv.h):<<<br>1:rnd:sat        |
| 0  | 0      | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | ٧  | v  | v   | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0  | 1 | d | d | d  | d | d | Vd.w=vmpye(Vu.w,Vv.uh)                       |
| 0  | 0      | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | v  | v  | v   | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1  | 1 | d | d | d  | d | d | Vd.w=vmpyo(Vu.w,Vv.h):<<                     |

| 0 | 0   | 0   | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | v | v | v | v | v | Р  | Р   | 1 | u | u | u  | u | u | 1 | 1 | 1 | x | x | x  | x | x | Vx.w+=vmpyo(Vu.w,Vv.h):<br><1:rnd:sat:shift |
|---|-----|-----|---|---|---|---|---|---|---|---|---|---|---|---|---|----|-----|---|---|---|----|---|---|---|---|---|---|---|----|---|---|---------------------------------------------|
|   | ICL | ASS | 3 |   |   |   |   |   |   |   |   |   |   |   |   | Pa | rse |   |   |   | u5 |   |   |   |   |   |   |   | d5 |   |   |                                             |
| 0 | 0   | 0   | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | v | v | v | v | v | P  | Р   | 0 | u | u | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd.w=vmpyo(Vu.w,Vv.h):<<br>1:rnd:sat        |
| 0 | 0   | 0   | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ٧ | ٧ | ٧ | v | ٧ | Р  | Р   | 0 | u | u | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vd.w=vmpye(Vu.w,Vv.uh)                      |
| 0 | 0   | 0   | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | v | v | v | v | v | P  | Р   | 0 | u | u | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vd.w=vmpyo(Vu.w,Vv.h):<<br>1:sat            |
|   |     | •   | • | • | • | • | • |   | • | • |   |   |   | • |   |    |     |   | • | • |    |   | • |   |   |   | • |   | •  | • |   |                                             |

| ICLASS | instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |
| v5     | Field to encode register v |

Field to encode register x

## Description

# Multiply bytes with 4-wide reduction - vector by scalar

Perform multiplication between the elements in vector Vu and the corresponding elements in the scalar register Rt, followed by a 4-way reduction to a word in each 32-bit lane. Accumulate the result in Vx or Vxx.

Supports the multiplication of unsigned byte data by signed or unsigned bytes in the scalar.

The operation has two forms: the first performs simple dot product of 4 elements into a single result. The second form takes a 1-bit immediate input and generates a vector register pair. For #1=0 the even destination contains a simple dot product, the odd destination contains a dot product of the coefficients rotated by 2 elements and the upper 2 data elements taken from the even register of Vuu. For #u=1, the even destination takes coefficients rotated by -1 and data element 0 from the odd register of Vuu. The odd destination uses coefficients rotated by -1 and takes data element 3 from the even register of Vuu.



#### Syntax

#### Behavior

```
Vdd.uw=vrmpy(Vuu.ub,Rt.ub,#u for (i = 0; i < VELEM(32); i++) {
                                  Vdd.v[0].uw[i] = (Vuu.v[#u ?
1)
                              1:0].uw[i].ub[0] * Rt.ub[(0-#u) & 0x3]);
                                  Vdd.v[0].uw[i] += (Vuu.v[0])
                              ].uw[i].ub[1] * Rt.ub[(1-#u) & 0x3]);
                                  Vdd.v[0].uw[i] += (Vuu.v[0])
                              ].uw[i].ub[2] * Rt.ub[(2-#u) & 0x3]);
                                  Vdd.v[0].uw[i] += (Vuu.v[0])
                              ].uw[i].ub[3] * Rt.ub[(3-#u) & 0x3]);
                                  Vdd.v[1].uw[i] = (Vuu.v[1].uw[i].ub[0]
                              * Rt.ub[(2-#u) & 0x3]);
                                  Vdd.v[1].uw[i] += (Vuu.v[1])
                              ].uw[i].ub[1] * Rt.ub[(3-#u) & 0x3]);
                                  Vdd.v[1].uw[i] += (Vuu.v[#u ?
                              1:0].uw[i].ub[2] * Rt.ub[(0-#u) & 0x3]);
                                  Vdd.v[1].uw[i] += (Vuu.v[0]
                              ].uw[i].ub[3] * Rt.ub[(1-#u) & 0x3]);
Vdd.w=vrmpy(Vuu.ub,Rt.b,#u1) for (i = 0; i < VELEM(32); i++) {
                                  Vdd.v[0].w[i] = (Vuu.v[#u ?
                              1:0].uw[i].ub[0] * Rt.b[(0-#u) & 0x3]);
                                  Vdd.v[0].w[i] += (Vuu.v[0].uw[i].ub[1]
                              * Rt.b[(1-#u) & 0x3]);
                                  Vdd.v[0].w[i] += (Vuu.v[0].uw[i].ub[2]
                              * Rt.b[(2-#u) & 0x3]);
                                  Vdd.v[0].w[i] += (Vuu.v[0].uw[i].ub[3]
                              * Rt.b[(3-#u) & 0x3]);
                                  Vdd.v[1].w[i] = (Vuu.v[1].uw[i].ub[0]
                              * Rt.b[(2-#u) & 0x3]);
                                  Vdd.v[1].w[i] += (Vuu.v[1].uw[i].ub[1]
                              * Rt.b[(3-#u) & 0x3]);
                                  Vdd.v[1].w[i] += (Vuu.v[#u ?
                              1:0].uw[i].ub[2] * Rt.b[(0-#u) & 0x3]);
                                  Vdd.v[1].w[i] += (Vuu.v[0].uw[i].ub[3]
                              * Rt.b[(1-#u) & 0x3]);
Vxx.uw+=vrmpy(Vuu.ub,Rt.ub,\# for (i = 0; i < VELEM(32); i++) 
                                  Vxx.v[0].uw[i] += (Vuu.v[#u ?
u1)
                              1:0].uw[i].ub[0] * Rt.ub[(0-#u) & 0x3]);
                                  Vxx.v[0].uw[i] += (Vuu.v[0])
                              ].uw[i].ub[1] * Rt.ub[(1-#u) & 0x3]);
                                  Vxx.v[0].uw[i] += (Vuu.v[0])
                              ].uw[i].ub[2] * Rt.ub[(2-#u) & 0x3]);
                                  Vxx.v[0].uw[i] += (Vuu.v[0])
                              ].uw[i].ub[3] * Rt.ub[(3-#u) & 0x3]);
                                  Vxx.v[1].uw[i] += (Vuu.v[1])
                              ].uw[i].ub[0] * Rt.ub[(2-#u) & 0x3]);
                                  Vxx.v[1].uw[i] += (Vuu.v[1])
                              ].uw[i].ub[1] * Rt.ub[(3-#u) & 0x3]);
                                  Vxx.v[1].uw[i] += (Vuu.v[#u ?
                              1:0].uw[i].ub[2] * Rt.ub[(0-#u) & 0x3]);
                                  Vxx.v[1].uw[i] += (Vuu.v[0]
                              ].uw[i].ub[3] * Rt.ub[(1-#u) & 0x3]);
                              };
```

#### Syntax

#### **Behavior**

```
Vxx.w+=vrmpy(Vuu.ub,Rt.b,#u1 for (i = 0; i < VELEM(32); i++) {</pre>
                                  Vxx.v[0].w[i] += (Vuu.v[#u ?
                              1:0].uw[i].ub[0] * Rt.b[(0-#u) & 0x3]);
                                  Vxx.v[0].w[i] += (Vuu.v[0].uw[i].ub[1]
                              * Rt.b[(1-#u) & 0x3]);
                                  Vxx.v[0].w[i] += (Vuu.v[0].uw[i].ub[2]
                              * Rt.b[(2-#u) & 0x3]);
                                  Vxx.v[0].w[i] += (Vuu.v[0].uw[i].ub[3]
                              * Rt.b[(3-#u) & 0x3]);
                                  Vxx.v[1].w[i] += (Vuu.v[1].uw[i].ub[0]
                              * Rt.b[(2-#u) & 0x3]);
                                  Vxx.v[1].w[i] += (Vuu.v[1].uw[i].ub[1]
                              * Rt.b[(3-#u) & 0x3]);
                                  Vxx.v[1].w[i] += (Vuu.v[#u ?
                              1:0].uw[i].ub[2] * Rt.b[(0-#u) & 0x3]);
                                  Vxx.v[1].w[i] += (Vuu.v[0].uw[i].ub[3]
                              * Rt.b[(1-#u) & 0x3]);
```

### Class: COPROC\_VX (slots 2,3)

#### **Notes**

■ This instruction uses both HVX multiply resources.

#### **Intrinsics**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                                    |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|------------------------------------|
|    | ICL | ASS | ;  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                                    |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | i | d | d | d  | d | d | Vdd.w=vrmpy(Vuu.ub,Rt.b,<br>#u1)   |
|    | ICL | ASS | ;  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | х5 |   |   |                                    |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | i | x | x | x  | x | x | Vxx.w+=vrmpy(Vuu.ub,Rt.b<br>,#u1)  |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 1 | i | x | x | x  | x | x | Vxx.uw+=vrmpy(Vuu.ub,Rt. ub,#u1)   |
|    | ICL | ASS | ;  |    |    |    |    |    |    |    |    | •  | t5 | •  |    | Pa | rse |    |    | •  | u5 |   |   |   |   | • |   |   | d5 |   | • |                                    |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | i | d | d | d  | d | d | Vdd.uw=vrmpy(Vuu.ub,Rt.u<br>b,#u1) |

| Field name | Description |
|------------|-------------|
|            |             |

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| t5     | Field to encode register t |
| u5     | Field to encode register u |
| x5     | Field to encode register x |

# Multiply accumulate with 4-wide reduction - vector by vector

vrmpy performs a dot product function between 4 byte elements in vector register Vu and 4 byte elements in Vv. the sum of products can be optionally accumulated into Vx or written into Vd as words within each 32-bit lane.

Data types can be unsigned by unsigned, signed by signed, or unsigned by signed.



#### **Syntax Behavior** for $(i = 0; i < VELEM(32); i++) {$ Vx.uw+=vrmpy(Vu.ub, Vv.ub) Vx.uw[i] += (Vu.uw[i].ub[0] \* Vv.uw[i].ub[0]); Vx.uw[i] += (Vu.uw[i].ub[1] \*Vv.uw[i].ub[1]); Vx.uw[i] += (Vu.uw[i].ub[2] \*Vv.uw[i].ub[2]); Vx.uw[i] += (Vu.uw[i].ub[3] \*Vv.uw[i].ub[3]); Vx.w+=vrmpy(Vu.b, Vv.b) for $(i = 0; i < VELEM(32); i++) {$ Vx.w[i] += (Vu.w[i].b[0] \*Vv.w[i].b[0]); Vx.w[i] += (Vu.w[i].b[1] \*Vv.w[i].b[1]); Vx.w[i] += (Vu.w[i].b[2] \*Vv.w[i].b[2]); Vx.w[i] += (Vu.w[i].b[3] \*Vv.w[i].b[3]) ; }; Vx.w+=vrmpy(Vu.ub, Vv.b) for $(i = 0; i < VELEM(32); i++) {$ Vx.w[i] += (Vu.uw[i].ub[0] \*Vv.w[i].b[0]); Vx.w[i] += (Vu.uw[i].ub[1] \*Vv.w[i].b[1]); Vx.w[i] += (Vu.uw[i].ub[2] \*Vv.w[i].b[2]); Vx.w[i] += (Vu.uw[i].ub[3] \*Vv.w[i].b[3]);

### Class: COPROC\_VX (slots 2,3)

#### **Notes**

■ This instruction uses both HVX multiply resources.

#### **Intrinsics**

| Vx.uw+=vrmpy(Vu.ub,Vv.ub)          | HVX_Vector Q6_Vuw_vrmpyacc_VuwVubVub(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv) |
|------------------------------------|-----------------------------------------------------------------------------------|
| Vx.w+=vrmpy(Vu.b,Vv.b)             | HVX_Vector Q6_Vw_vrmpyacc_VwVbVb(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)     |
| <pre>Vx.w+=vrmpy(Vu.ub,Vv.b)</pre> | HVX_Vector Q6_Vw_vrmpyacc_VwVubVb(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)    |

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                          |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|--------------------------|
|    | ICL/ | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | х5 |   |   |                          |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | v  | v  | v  | v  | ٧  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | x | x | x  | x | x | Vx.uw+=vrmpy(Vu.ub,Vv.ub |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | ٧  | ٧  | ٧  | ٧  | ٧  | P  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 1 | x | x | x  | x | x | Vx.w+=vrmpy(Vu.b,Vv.b)   |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | v  | v  | v  | v  | ٧  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 0 | х | х | x  | x | x | Vx.w+=vrmpy(Vu.ub,Vv.b)  |

| Field name | Description |
|------------|-------------|
|            |             |

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| u5     | Field to encode register u |
| v5     | Field to encode register v |
| x5     | Field to encode register x |

# Multiply with 3-wide reduction

Perform a 3-element sliding window pattern operation consisting of a two multiplies with an additional accumulation. Data elements are stored in the vector register pair Vuu, and coefficients in the scalar register Rt.

Vdd.h[+]=vtmpy(Vuu.b,Rt.b)





### Syntax Behavior

#### **Syntax**

#### **Behavior**

```
Vdd.h=vtmpy(Vuu.ub,Rt.b)
                              for (i = 0; i < VELEM(16); i++) {
                                  Vdd.v[0].h[i] = (Vuu.v[0].uh[i].ub[0] *
                              Rt.b[(2*i )%4]);
                                  Vdd.v[0].h[i] += (Vuu.v[0].uh[i].ub[1]
                              * Rt.b[(2*i+1)%4]);
                                  Vdd.v[0].h[i] += Vuu.v[1].uh[i].ub[0];
                                  Vdd.v[1].h[i] = (Vuu.v[0].uh[i].ub[1] *
                              Rt.b[(2*i )%4]);
                                  Vdd.v[1].h[i] += (Vuu.v[1].uh[i].ub[0]
                              * Rt.b[(2*i+1)%4]);
                                  Vdd.v[1].h[i] += Vuu.v[1].uh[i].ub[1];
Vdd.w=vtmpy(Vuu.h,Rt.b)
                              for (i = 0; i < VELEM(32); i++) {
                                  Vdd.v[0].w[i] = (Vuu.v[0].w[i].h[0] *
                              Rt.b[(2*i+0)%4]);
                                  Vdd.v[0].w[i] += (Vuu.v[0].w[i].h[1] *
                              Rt.b[(2*i+1)%4]);
                                  Vdd.v[0].w[i] += Vuu.v[1].w[i].h[0];
                                  Vdd.v[1].w[i] = (Vuu.v[0].w[i].h[1] *
                              Rt.b[(2*i+0)%4]);
                                  Vdd.v[1].w[i] += (Vuu.v[1].w[i].h[0] *
                              Rt.b[(2*i+1)%4]);
                                  Vdd.v[1].w[i] += Vuu.v[1].w[i].h[1];
Vxx.h+=vtmpy(Vuu.b,Rt.b)
                              for (i = 0; i < VELEM(16); i++) {
                                  Vxx.v[0].h[i] += (Vuu.v[0].h[i].b[0] *
                              Rt.b[(2*i )%4]);
                                  Vxx.v[0].h[i] += (Vuu.v[0].h[i].b[1] *
                              Rt.b[(2*i+1)%4]);
                                  Vxx.v[0].h[i] += Vuu.v[1].h[i].b[0];
                                  Vxx.v[1].h[i] += (Vuu.v[0].h[i].b[1] *
                              Rt.b[(2*i )%4]);
                                  Vxx.v[1].h[i] += (Vuu.v[1].h[i].b[0] *
                              Rt.b[(2*i+1)%4]);
                                  Vxx.v[1].h[i] += Vuu.v[1].h[i].b[1];
Vxx.h+=vtmpy(Vuu.ub,Rt.b)
                              for (i = 0; i < VELEM(16); i++) {
                                  Vxx.v[0].h[i] += (Vuu.v[0].uh[i].ub[0]
                              * Rt.b[(2*i )%4]);
                                  Vxx.v[0].h[i] += (Vuu.v[0].uh[i].ub[1]
                              * Rt.b[(2*i+1)%4]);
                                  Vxx.v[0].h[i] += Vuu.v[1].uh[i].ub[0];
                                  Vxx.v[1].h[i] += (Vuu.v[0].uh[i].ub[1]
                              * Rt.b[(2*i )%4]);
                                  Vxx.v[1].h[i] += (Vuu.v[1].uh[i].ub[0]
                              * Rt.b[(2*i+1)%4]);
                                  Vxx.v[1].h[i] += Vuu.v[1].uh[i].ub[1];
                              };
```

### Syntax

#### **Behavior**

## Class: COPROC\_VX (slots 2,3)

### **Notes**

• This instruction uses both HVX multiply resources.

### **Intrinsics**

| Vdd.h=vtmpy(Vuu.b,Rt.b)             | <pre>HVX_VectorPair Q6_Wh_vtmpy_WbRb(HVX_VectorPair Vuu, Word32 Rt)</pre>                |
|-------------------------------------|------------------------------------------------------------------------------------------|
| Vdd.h=vtmpy(Vuu.ub,Rt.b)            | <pre>HVX_VectorPair Q6_Wh_vtmpy_WubRb(HVX_VectorPair Vuu, Word32 Rt)</pre>               |
| Vdd.w=vtmpy(Vuu.h,Rt.b)             | <pre>HVX_VectorPair Q6_Ww_vtmpy_WhRb(HVX_VectorPair Vuu, Word32 Rt)</pre>                |
| Vxx.h+=vtmpy(Vuu.b,Rt.b)            | HVX_VectorPair Q6_Wh_vtmpyacc_WhWbRb(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt)  |
| Vxx.h+=vtmpy(Vuu.ub,Rt.b)           | HVX_VectorPair Q6_Wh_vtmpyacc_WhWubRb(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt) |
| <pre>Vxx.w+=vtmpy(Vuu.h,Rt.b)</pre> | HVX_VectorPair Q6_Ww_vtmpyacc_WwWhRb(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt)  |

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                           |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|---------------------------|
|    | ICL | ASS |    |    |    | •  |    |    | •  |    |    | •  | t5 |    | •  | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                           |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vdd.h=vtmpy(Vuu.b,Rt.b)   |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vdd.h=vtmpy(Vuu.ub,Rt.b)  |
|    | ICL | ASS | ;  |    | •  |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    | •  | u5 |   |   |   | • | • |   | • | х5 |   |   |                           |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | х | х | х  | х | x | Vxx.h+=vtmpy(Vuu.b,Rt.b)  |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 1 | x | х | х  | x | x | Vxx.h+=vtmpy(Vuu.ub,Rt.b) |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 0 | х | х | х  | х | x | Vxx.w+=vtmpy(Vuu.h,Rt.b)  |
|    | ICL | ASS | ;  |    | •  |    |    |    |    | •  |    |    | t5 | •  |    | Pa | rse |    |    | ,  | u5 |   |   |   |   | • |   |   | d5 |   |   |                           |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | t  | t  | t  | t  | t  | Р  | P   | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vdd.w=vtmpy(Vuu.h,Rt.b)   |

| Field name | Description |
|------------|-------------|
|            |             |

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| t5     | Field to encode register t |
| u5     | Field to encode register u |
| x5     | Field to encode register x |

# Sum of reduction of absolute differences halfwords

Takes groups of 2 unsigned halfwords from the vector register source Vuu, subtracts the halfwords from the scalar register Rt, and takes the absolute value as an unsigned result. These are summed together and optionally added to the destination register Vxx, or written directly to Vdd. The even destination register contains the data from Vuu[0] and Rt, Vdd[1] contains the absolute difference of half of the data from Vuu[0] and half from Vuu[1].

This operation is used to implement a sliding window.



#### **Syntax Behavior** for $(i = 0; i < VELEM(32); i++) {$ Vdd.uw=vdsad(Vuu.uh,Rt.uh) Vdd.v[0].uw[i] =ABS(Vuu.v[0].uw[i].uh[0] - Rt.uh[0]); Vdd.v[0].uw[i] +=ABS(Vuu.v[0].uw[i].uh[1] - Rt.uh[1]); Vdd.v[1].uw[i] =ABS(Vuu.v[0].uw[i].uh[1] - Rt.uh[0]); Vdd.v[1].uw[i] += ABS(Vuu.v[1].uw[i].uh[0] - Rt.uh[1]); }; Vxx.uw+=vdsad(Vuu.uh,Rt.uh) for $(i = 0; i < VELEM(32); i++) {$ Vxx.v[0].uw[i] +=ABS(Vuu.v[0].uw[i].uh[0] - Rt.uh[0]); Vxx.v[0].uw[i] += ABS(Vuu.v[0].uw[i].uh[1] - Rt.uh[1]); Vxx.v[1].uw[i] +=ABS(Vuu.v[0].uw[i].uh[1] - Rt.uh[0]); Vxx.v[1].uw[i] +=ABS(Vuu.v[1].uw[i].uh[0] - Rt.uh[1]);

### Class: COPROC\_VX (slots 2,3)

#### **Notes**

■ This instruction uses both HVX multiply resources.

**}**;

### **Intrinsics**

```
Vdd.uw=vdsad(Vuu.uh,Rt.uh)

HVX_VectorPair
Q6_Wuw_vdsad_WuhRuh(HVX_VectorPair Vuu,
Word32 Rt)

Vxx.uw+=vdsad(Vuu.uh,Rt.uh)

HVX_VectorPair
Q6_Wuw_vdsadacc_WuwWuhRuh(HVX_VectorPair
Vxx, HVX_VectorPair Vuu, Word32 Rt)
```

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                                |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|--------------------------------|
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                                |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vdd.uw=vdsad(Vuu.uh,Rt.u<br>h) |
|    | ICL | ASS | 6  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | х5 |   |   |                                |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | x | x | x  | x | x | Vxx.uw+=vdsad(Vuu.uh,Rt. uh)   |

| Field name |                            | Description |
|------------|----------------------------|-------------|
| ICLASS     | Instruction Class          |             |
| Parse      | Packet/Loop parse bits     |             |
| d5         | Field to encode register d |             |
| t5         | Field to encode register t |             |
| u5         | Field to encode register u |             |
| x5         | Field to encode register x |             |
|            |                            |             |

# Sum of absolute differences byte

Take groups of 4 bytes from the vector register source Vuu, subtract the bytes from the scalar register Rt, and take the absolute value as an unsigned result. These are summed together and optionally added to the destination register Vxx, or written directly to Vdd. IF #u1 is 0 the even destination register contains the data from Vuu[0] and Rt, Vdd[1] contains the absolute difference of half of the data from Vuu[0] and half from Vuu[1]. If #u1 is 1 Vdd[0] takes byte 0 from Vuu[1] and bytes 1,2,3 from Vuu[0], while Vdd[1] takes byte 3 from Vuu[0] and the rest from Vuu[1].

This operation is used to implement a sliding window between data in Vuu and Rt.



```
Syntax
                                                 Behavior
Vdd.uw=vrsad(Vuu.ub,Rt.ub,#u for (i = 0; i < VELEM(32); i++) {
                                  Vdd.v[0].uw[i] =
                              ABS(Vuu.v[#u?1:0].uw[i].ub[0] - Rt.ub[(0-
                              #u)&3]);
                                  Vdd.v[0].uw[i] += ABS(Vuu.v[0])
                              ].uw[i].ub[1] - Rt.ub[(1-#u)&3]);
                                  Vdd.v[0].uw[i] += ABS(Vuu.v[0])
                              ].uw[i].ub[2] - Rt.ub[(2-#u)&3]);
                                  Vdd.v[0].uw[i] += ABS(Vuu.v[0])
                              ].uw[i].ub[3] - Rt.ub[(3-#u)&3]);
                                  Vdd.v[1].uw[i] = ABS(Vuu.v[1])
                              ].uw[i].ub[0] - Rt.ub[(2-#u)&3]);
                                  Vdd.v[1].uw[i] += ABS(Vuu.v[1])
                              ].uw[i].ub[1] - Rt.ub[(3-#u)&3]);
                                  Vdd.v[1].uw[i] +=
                              ABS(Vuu.v[#u?1:0].uw[i].ub[2] - Rt.ub[(0-
                              #u)&3]);
                                  Vdd.v[1].uw[i] += ABS(Vuu.v[0])
                              ].uw[i].ub[3] - Rt.ub[(1-#u)&3]);
Vxx.uw+=vrsad(Vuu.ub,Rt.ub,\# for (i = 0; i < VELEM(32); i++) 
u1)
                                  Vxx.v[0].uw[i] +=
                              ABS(Vuu.v[#u?1:0].uw[i].ub[0] - Rt.ub[(0-
                              #u) &3]);
                                  Vxx.v[0].uw[i] += ABS(Vuu.v[0])
                              ].uw[i].ub[1] - Rt.ub[(1-#u)&3]);
                                  Vxx.v[0].uw[i] += ABS(Vuu.v[0])
                              ].uw[i].ub[2] - Rt.ub[(2-#u)&3]);
                                  Vxx.v[0].uw[i] += ABS(Vuu.v[0
                              ].uw[i].ub[3] - Rt.ub[(3-#u)&3]);
                                  Vxx.v[1].uw[i] += ABS(Vuu.v[1
                              ].uw[i].ub[0] - Rt.ub[(2-#u)&3]);
                                  Vxx.v[1].uw[i] += ABS(Vuu.v[1])
                              ].uw[i].ub[1] - Rt.ub[(3-#u)&3]);
                                  Vxx.v[1].uw[i] +=
                              ABS(Vuu.v[#u?1:0].uw[i].ub[2] - Rt.ub[(0-
                              #u)&3]);
                                  Vxx.v[1].uw[i] += ABS(Vuu.v[0
```

### Class: COPROC VX (slots 2,3)

#### **Notes**

■ This instruction uses both HVX multiply resources.

};

#### **Intrinsics**

```
Vdd.uw=vrsad(Vuu.ub,Rt.ub,#u

HVX_VectorPair
Q6_Wuw_vrsad_WubRubI(HVX_VectorPair Vuu,
Word32 Rt, Word32 Iu1)

Vxx.uw+=vrsad(Vuu.ub,Rt.ub,#
HVX_VectorPair
Q6_Wuw_vrsadacc_WuwWubRubI(HVX_VectorPair
Vxx, HVX_VectorPair Vuu, Word32 Rt, Word32
Iu1)
```

].uw[i].ub[3] - Rt.ub[(1-#u)&3]);

| 31 | 30     | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18    | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                                    |
|----|--------|-----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|-----|----|----|----|----|----|---|---|---|---|---|---|----|---|---|------------------------------------|
|    | ICLASS |     |    |    |    |    |    |    |    | t5 |    |    | Parse |    |    | u5 |     |    |    |    |    | d5 |   |   |   |   |   |   |    |   |   |                                    |
| 0  | 0      | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | t  | t  | t     | t  | t  | Р  | Р   | 0  | u  | u  | u  | u  | u | 1 | 1 | i | d | d | d  | d | d | Vdd.uw=vrsad(Vuu.ub,Rt.u<br>b,#u1) |
|    | ICL    | ASS | 3  |    |    |    | •  | •  |    |    |    | •  | t5    |    |    | Pa | rse |    |    |    | u5 |    | • |   |   | • |   |   | х5 | • | • |                                    |
| 0  | 0      | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | t  | t  | t     | t  | t  | Р  | Р   | 1  | u  | u  | u  | u  | u | 1 | 1 | i | x | x | x  | x | x | Vxx.uw+=vrsad(Vuu.ub,Rt. ub,#u1)   |

| Field name Descrip | otion |
|--------------------|-------|
|--------------------|-------|

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| t5     | Field to encode register t |
| u5     | Field to encode register u |
| x5     | Field to encode register x |

# 5.2.6 HVX/MPY-RESOURCE

The HVX/MPY-RESOURCE instruction subclass includes instructions which use a single HVX multiply resource.

# Multiply with 2-wide reduction

Multiply elements from Vu by the corresponding elements in the scalar register Rt. The products are added in pairs to yield a by-2 reduction. The products can optionally be accumulated with Vx.

Supports multiplication of unsigned bytes by bytes, and halfwords by signed bytes. The double-vector version performs a sliding-window 2-way reduction, where the odd register output contains the offset computation.

Vd.h[+]=vdmpy(Vu.ub, Rt.b) / Vd.w[+]=vdmpy(Vu.h, Rt.b)

 $Vdd.h[+] = vdmpy(Vuu.ub,\,Rt.b)\,/\,Vdd.w[+] = vdmpy(Vuu.h,\,Rt.b)$ 



#### **Syntax Behavior** Vd.h=vdmpy(Vu.ub,Rt.b) for (i = 0; i < VELEM(16); i++) { Vd.h[i] = (Vu.uh[i].ub[0] \* Rt.b[(2\*i)% 4]); Vd.h[i] += (Vu.uh[i].ub[1] \*Rt.b[(2\*i+1)%4]);}; Vd.w=vdmpy(Vu.h,Rt.b) for $(i = 0; i < VELEM(32); i++) {$ Vd.w[i] = (Vu.w[i].h[0] \*Rt.b[(2\*i+0)%4]);Vd.w[i] += (Vu.w[i].h[1] \*Rt.b[(2\*i+1)%4]); for $(i = 0; i < VELEM(16); i++) {$ Vx.h+=vdmpy(Vu.ub,Rt.b) Vx.h[i] += (Vu.uh[i].ub[0] \* Rt.b[(2\*i)Vx.h[i] += (Vu.uh[i].ub[1] \*Rt.b[(2\*i+1)%4]);for $(i = 0; i < VELEM(32); i++) {$ Vx.w+=vdmpy(Vu.h,Rt.b) Vx.w[i] += (Vu.w[i].h[0] \*Rt.b[(2\*i+0)%4]); Vx.w[i] += (Vu.w[i].h[1] \*Rt.b[(2\*i+1)%4]);

#### Class: COPROC\_VX (slots 2,3)

#### **Notes**

■ This instruction uses a HVX multiply resource.

#### **Intrinsics**

| Vd.h=vdmpy(Vu.ub,Rt.b)             | <pre>HVX_Vector Q6_Vh_vdmpy_VubRb(HVX_Vector Vu,<br/>Word32 Rt)</pre>                |
|------------------------------------|--------------------------------------------------------------------------------------|
| Vd.w=vdmpy(Vu.h,Rt.b)              | <pre>HVX_Vector Q6_Vw_vdmpy_VhRb(HVX_Vector Vu,<br/>Word32 Rt)</pre>                 |
| <pre>Vx.h+=vdmpy(Vu.ub,Rt.b)</pre> | HVX_Vector Q6_Vh_vdmpyacc_VhVubRb(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)           |
| <pre>Vx.w+=vdmpy(Vu.h,Rt.b)</pre>  | <pre>HVX_Vector Q6_Vw_vdmpyacc_VwVhRb(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)</pre> |

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                         |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|-------------------------|
|    | ICL/ | ASS | 3  |    |    | •  |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   |   | • |   |   |   | d5 |   |   |                         |
| 0  | 0    | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vd.w=vdmpy(Vu.h,Rt.b)   |
| 0  | 0    | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vd.h=vdmpy(Vu.ub,Rt.b)  |
|    | ICL/ | ASS | 6  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | х5 |   |   |                         |
| 0  | 0    | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 1 | х | х | х  | х | х | Vx.w+=vdmpy(Vu.h,Rt.b)  |
| 0  | 0    | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 1 | 0 | х | х | х  | х | х | Vx.h+=vdmpy(Vu.ub,Rt.b) |

| Field name | Description |
|------------|-------------|
|------------|-------------|

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| t5     | Field to encode register t |
| u5     | Field to encode register u |
| x5     | Field to encode register x |
|        |                            |

# Integer multiply - even by odd

Multiply even elements of Vu by odd elements of Vv, shift the result left by 16 bits, and place the result in each lane of Vd. This instruction is useful for 32x32 low-half multiplies.

#### Syntax Behavior

Class: COPROC\_VX (slots 2,3)

#### **Notes**

■ This instruction uses a HVX multiply resource.

#### **Intrinsics**

```
Vd.w=vmpyieo(Vu.h, Vv.h) HVX_Vector Q6_Vw_vmpyieo_VhVh(HVX_Vector Vu, HVX_Vector Vv)
```

| 3 | 1 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                         |
|---|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|-------------------------|
|   | ICL  | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                         |
| C | 0    | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  | ٧  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd.w=vmpyieo(Vu.h,Vv.h) |

| Field name | Description |
|------------|-------------|
|            |             |

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |
| v5     | Field to encode register v |

# Integer multiply even/odd

Multiply groups of words in vector register Vu by the elements in Rt. The lower 32-bit results are placed in vector register Vd.

The operation has two forms: signed words or halfwords in Vu, multiplied by signed bytes in Rt.

Optionally accumulates the product with the destination vector register Vx.



#### Syntax Behavior

# Class: COPROC\_VX (slots 2,3)

#### **Notes**

• This instruction uses a HVX multiply resource.

#### **Intrinsics**

| Vd.h=vmpyi(Vu.h,Rt.b)             | <pre>HVX_Vector Q6_Vh_vmpyi_VhRb(HVX_Vector Vu,<br/>Word32 Rt)</pre>                 |
|-----------------------------------|--------------------------------------------------------------------------------------|
| Vd.w=vmpyi(Vu.w,Rt.b)             | HVX_Vector Q6_Vw_vmpyi_VwRb(HVX_Vector Vu, Word32 Rt)                                |
| Vx.h+=vmpyi(Vu.h,Rt.b)            | <pre>HVX_Vector Q6_Vh_vmpyiacc_VhVhRb(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)</pre> |
| <pre>Vx.w+=vmpyi(Vu.w,Rt.b)</pre> | <pre>HVX_Vector Q6_Vw_vmpyiacc_VwVwRb(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)</pre> |

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                        |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|------------------------|
|    | ICL/ | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | х5 |   |   |                        |
| 0  | 0    | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 0 | х | x | x  | x | x | Vx.w+=vmpyi(Vu.w,Rt.b) |
|    | ICL/ | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                        |
| 0  | 0    | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd.h=vmpyi(Vu.h,Rt.b)  |
|    | ICL/ | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | х5 |   |   |                        |
| 0  | 0    | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 1 | х | x | x  | x | x | Vx.h+=vmpyi(Vu.h,Rt.b) |
|    | ICL/ | ASS | 3  |    |    |    |    | •  |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 | • |   |   |   |   |   |   | d5 |   |   |                        |
| 0  | 0    | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd.w=vmpyi(Vu.w,Rt.b)  |

| Field name | Description |
|------------|-------------|
|------------|-------------|

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| t5     | Field to encode register t |
| u5     | Field to encode register u |
| x5     | Field to encode register x |

# Multiply bytes with 4-wide reduction - vector by scalar

Perform multiplication between the elements in vector Vu and the corresponding elements in the scalar register Rt, followed by a 4-way reduction to a word in each 32-bit lane.

Supports the multiplication of unsigned byte data by signed or unsigned bytes in the scalar.

The operation has two forms: the first performs simple dot product of 4 elements into a single result. The second form takes a 1 bit immediate input and generates a vector register pair. For #1=0 the even destination contains a simple dot product, the odd destination contains a dot product of the coefficients rotated by 2 elements and the upper 2 data elements taken from the even register of Vuu. For #u=1, the even destination takes coefficients rotated by -1 and data element 0 from the odd register of Vuu. The odd destination uses coefficients rotated by -1 and takes data element 3 from the even register of Vuu.



| Syntax                               | Behavior                                                                                                                                                                                                                               |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vd.uw=vrmpy(Vu.ub,Rt.ub)             | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vd.uw[i] = (Vu.uw[i].ub[0] * Rt.ub[0]);     Vd.uw[i] += (Vu.uw[i].ub[1] * Rt.ub[1]);     Vd.uw[i] += (Vu.uw[i].ub[2] * Rt.ub[2]);     Vd.uw[i] += (Vu.uw[i].ub[3] * Rt.ub[3]); };</pre>  |
| Vd.w=vrmpy(Vu.ub,Rt.b)               | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vd.w[i] = (Vu.uw[i].ub[0] * Rt.b[0]);     Vd.w[i] += (Vu.uw[i].ub[1] * Rt.b[1]);     Vd.w[i] += (Vu.uw[i].ub[2] * Rt.b[2]);     Vd.w[i] += (Vu.uw[i].ub[3] * Rt.b[3]); };</pre>          |
| <pre>Vx.uw+=vrmpy(Vu.ub,Rt.ub)</pre> | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vx.uw[i] += (Vu.uw[i].ub[0] * Rt.ub[0]);     Vx.uw[i] += (Vu.uw[i].ub[1] * Rt.ub[1]);     Vx.uw[i] += (Vu.uw[i].ub[2] * Rt.ub[2]);     Vx.uw[i] += (Vu.uw[i].ub[3] * Rt.ub[3]); };</pre> |
| <pre>Vx.w+=vrmpy(Vu.ub,Rt.b)</pre>   | <pre>for (i = 0; i &lt; VELEM(32); i++) {     Vx.w[i] += (Vu.uw[i].ub[0] * Rt.b[0]);     Vx.w[i] += (Vu.uw[i].ub[1] * Rt.b[1]);     Vx.w[i] += (Vu.uw[i].ub[2] * Rt.b[2]);     Vx.w[i] += (Vu.uw[i].ub[3] * Rt.b[3]); };</pre>         |

# Class: COPROC\_VX (slots 2,3)

#### **Notes**

• This instruction uses a HVX multiply resource.

#### **Intrinsics**

| Vd.uw=vrmpy(Vu.ub,Rt.ub)             | HVX_Vector Q6_Vuw_vrmpy_VubRub(HVX_Vector Vu, Word32 Rt)                      |
|--------------------------------------|-------------------------------------------------------------------------------|
| Vd.w=vrmpy(Vu.ub,Rt.b)               | <pre>HVX_Vector Q6_Vw_vrmpy_VubRb(HVX_Vector Vu,<br/>Word32 Rt)</pre>         |
| <pre>Vx.uw+=vrmpy(Vu.ub,Rt.ub)</pre> | HVX_Vector Q6_Vuw_vrmpyacc_VuwVubRub(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt) |
| <pre>Vx.w+=vrmpy(Vu.ub,Rt.b)</pre>   | HVX_Vector Q6_Vw_vrmpyacc_VwVubRb(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)    |

# **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                           |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|---------------------------|
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                           |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vd.uw=vrmpy(Vu.ub,Rt.ub)  |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vd.w=vrmpy(Vu.ub,Rt.b)    |
|    | ICL | ASS | 3  |    |    | •  |    |    |    |    |    | •  | t5 |    | •  | Pa | rse |    |    | •  | u5 | • | • |   |   |   |   | • | х5 |   | • |                           |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 0 | x | x | x  | x | x | Vx.uw+=vrmpy(Vu.ub,Rt.ub) |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 1 | х | х | х  | х | х | Vx.w+=vrmpy(Vu.ub,Rt.b)   |

| Field name     | Description |
|----------------|-------------|
| i ioia iiaiiio | 2000po.     |

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| t5     | Field to encode register t |
| u5     | Field to encode register u |
| x5     | Field to encode register x |
|        |                            |

153

# Multiply with 4-wide reduction - vector by vector

vrmpy performs a dot product function between 4-byte elements in vector register Vu, and 4-byte elements in Vv. The sum of the products is written into Vd as words within each 32-bit lane.

Data types can be unsigned by unsigned, signed by signed, or unsigned by signed.



**Syntax** 

**Behavior** 

#### for $(i = 0; i < VELEM(32); i++) {$ Vd.uw=vrmpy(Vu.ub, Vv.ub) Vd.uw[i] = (Vu.uw[i].ub[0] \*Vv.uw[i].ub[0]); Vd.uw[i] += (Vu.uw[i].ub[1] \*Vv.uw[i].ub[1]); Vd.uw[i] += (Vu.uw[i].ub[2] \* Vv.uw[i].ub[2]); Vd.uw[i] += (Vu.uw[i].ub[3] \*Vv.uw[i].ub[3]); Vd.w=vrmpy(Vu.b, Vv.b) for $(i = 0; i < VELEM(32); i++) {$ Vd.w[i] = (Vu.w[i].b[0] \*Vv.w[i].b[0]); Vd.w[i] += (Vu.w[i].b[1] \*Vv.w[i].b[1]); Vd.w[i] += (Vu.w[i].b[2] \*Vv.w[i].b[2]); Vd.w[i] += (Vu.w[i].b[3] \*Vv.w[i].b[3]) ; }; Vd.w=vrmpy(Vu.ub, Vv.b) for $(i = 0; i < VELEM(32); i++) {$ Vd.w[i] = (Vu.uw[i].ub[0] \*Vv.w[i].b[0]); Vd.w[i] += (Vu.uw[i].ub[1] \* Vv.w[i].b[1]); Vd.w[i] += (Vu.uw[i].ub[2] \* Vv.w[i].b[2]); Vd.w[i] += (Vu.uw[i].ub[3] \* Vv.w[i].b[3]) ;

#### Class: COPROC\_VX (slots 2,3)

#### **Notes**

■ This instruction uses a HVX multiply resource.

#### **Intrinsics**

| Vd.uw=vrmpy(Vu.ub,Vv.ub) | <pre>HVX_Vector Q6_Vuw_vrmpy_VubVub(HVX_Vector Vu, HVX_Vector Vv)</pre>   |
|--------------------------|---------------------------------------------------------------------------|
| Vd.w=vrmpy(Vu.b,Vv.b)    | <pre>HVX_Vector Q6_Vw_vrmpy_VbVb(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre>  |
| Vd.w=vrmpy(Vu.ub,Vv.b)   | <pre>HVX_Vector Q6_Vw_vrmpy_VubVb(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |

155

# **Encoding**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                          |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|--------------------------|
|    | ICL/ | ASS | ;  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                          |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd.uw=vrmpy(Vu.ub,Vv.ub) |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | v  | ٧  | v  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vd.w=vrmpy(Vu.b,Vv.b)    |
| 0  | 0    | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vd.w=vrmpy(Vu.ub,Vv.b)   |

| Field name Desc | ription |
|-----------------|---------|
|-----------------|---------|

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |
| v5     | Field to encode register v |

156

# Splat word from scalar

Set all destination vector register words to the value specified by the contents of scalar register Rt.



<sup>\*</sup>N number of operations in vector

# Syntax Behavior

Class: COPROC\_VX (slots 2,3)

#### **Notes**

■ This instruction uses a HVX multiply resource.

#### **Intrinsics**

Vd=vsplat(Rt) HVX\_Vector Q6\_V\_vsplat\_R(Word32 Rt)

#### **Encoding**

Parse

| 3 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |               |
|---|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|---------------|
|   | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    |    |   |   |   |   |   |   |   | d5 |   |   |               |
| 0 | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 0  | -  | -  | -  | - | - | 0 | 0 | 1 | d | d | d  | d | d | Vd=vsplat(Rt) |

# Field name ICLASS Instruction Class

Packet/Loop parse bits

d5 Field to encode register d t5 Field to encode register t

# Vector to predicate transfer

Copy bits into the destination vector predicate register, under the control of the scalar register Rt and the input vector register Vu. Instead of a direct write, the destination can also be or'd with the result. If the corresponding byte i of Vu matches any of the bits in Rt byte[i%4] the destination Qd is or'd with or set to 1 or 0.

If Rt contains 0x01010101 then Qt can effectively be filled with the lsb's of Vu, 1 bit per byte.

# Syntax Qd4=vand(Vu,Rt) for (i = 0; i < VELEM(8); i++) { QdV[i]=((Vu.ub[i] & Rt.ub[i % 4]) != 0) ? 1 : 0; ; }; Qx4|=vand(Vu,Rt) for (i = 0; i < VELEM(8); i++) { QxV[i]=QxV[i]|(((Vu.ub[i] & Rt.ub[i % 4]) != 0) ? 1 : 0); ; };

Class: COPROC\_VX (slots 2,3)

#### **Notes**

• This instruction uses a HVX multiply resource.

#### **Intrinsics**

```
Qd4=vand(Vu,Rt)

HVX_VectorPred Q6_Q_vand_VR(HVX_Vector Vu, Word32 Rt)

Qx4|=vand(Vu,Rt)

HVX_VectorPred Q6_Q_vandor_QVR(HVX_VectorPred Qx, HVX_Vector Vu, Word32 Rt)
```

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |                  |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|------------------|
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   |   | х | 2 |                  |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 0 | - | - | - | х | х | Qx4 =vand(Vu,Rt) |
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   |   | d | 2 |                  |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | - | 1 | 0 | d | d | Qd4=vand(Vu,Rt)  |

| Field name |                            | Description |
|------------|----------------------------|-------------|
| ICLASS     | Instruction Class          |             |
| Parse      | Packet/Loop parse bits     |             |
| d2         | Field to encode register d |             |
| t5         | Field to encode register t |             |
| u5         | Field to encode register u |             |
| x2         | Field to encode register x |             |

# Predicate to vector transfer

Copy the byte elements of scalar register Rt into the destination vector register Vd, under the control of the vector predicate register. Instead of a direct write, the destination can also be or'd with the result. If the corresponding bit i of Qu is set, the contents of byte[i % 4] are written or or'ed into Vd or Vx.

If Rt contains 0x01010101 then Qt can effectively be expanded into Vd or Vx, 1 bit per byte.

# Syntax Behavior Vd=vand(Qu4,Rt) for (i = 0; i < VELEM(8); i++) { Vd.ub[i] = QuV[i] ? Rt.ub[i % 4] : 0; ; }; Vx|=vand(Qu4,Rt) for (i = 0; i < VELEM(8); i++) { Vx.ub[i] |= (QuV[i]) ? Rt.ub[i % 4] : 0; ; };

Class: COPROC\_VX (slots 2,3)

#### **Notes**

■ This instruction uses a HVX multiply resource.

#### **Intrinsics**

| 3 | 1 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                  |
|---|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|------------------|
|   | ICL  | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    |    | u | 2 |   |   |   |   |   | х5 |   |   |                  |
| C | 0    | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 1  | -  | -  |    | u | u | 0 | 1 | 1 | x | x | x  | x | x | Vx =vand(Qu4,Rt) |
|   | ICL  | ASS | 6  |    | •  |    |    |    |    | •  |    | •  | t5 |    |    | Pa | rse |    | •  | •  |    | u | 2 |   |   |   |   |   | d5 | • | • |                  |
| C | 0    | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 0  | -  | -  | -  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vd=vand(Qu4,Rt)  |

| Field name |                            | Description |
|------------|----------------------------|-------------|
| ICLASS     | Instruction Class          |             |
| Parse      | Packet/Loop parse bits     |             |
| d5         | Field to encode register d |             |
| t5         | Field to encode register t |             |
| u2         | Field to encode register u |             |
| <b>x</b> 5 | Field to encode register x |             |
|            |                            |             |

# Absolute value of difference

Return the absolute value of the difference between corresponding elements in vector registers Vu and Vv, and place the result in Vd. Supports unsigned byte, signed and unsigned halfword, and signed word.

Vd.uh=vabsdiff(Vu.h,Vv.h)



N is the number of elements implemented in a vector register.

#### **Syntax Behavior** Vd.ub=vabsdiff(Vu.ub, Vv.ub) for (i = 0; i < VELEM(8); i++) { Vd.ub[i] = (Vu.ub[i] > Vv.ub[i])? (Vu.ub[i] - Vv.ub[i]) : (Vv.ub[i] -Vu.ub[i]); Vd.uh=vabsdiff(Vu.h, Vv.h) for $(i = 0; i < VELEM(16); i++) {$ Vd.uh[i] = (Vu.h[i] > Vv.h[i])? (Vu.h[i] - Vv.h[i]) : (Vv.h[i] - Vu.h[i]);Vd.uh=vabsdiff(Vu.uh, Vv.uh) for $(i = 0; i < VELEM(16); i++) {$ Vd.uh[i] = (Vu.uh[i] > Vv.uh[i])? (Vu.uh[i] - Vv.uh[i]) : (Vv.uh[i] -Vu.uh[i]); ; }; Vd.uw=vabsdiff(Vu.w, Vv.w) for $(i = 0; i < VELEM(32); i++) {$ Vd.uw[i] = (Vu.w[i] > Vv.w[i])? (Vu.w[i] - Vv.w[i]) : (Vv.w[i] - Vu.w[i]);

#### Class: COPROC\_VX (slots 2,3)

#### **Notes**

■ This instruction uses a HVX multiply resource.

#### **Intrinsics**

| Vd.ub=vabsdiff(Vu.ub, Vv.ub) | <pre>HVX_Vector Q6_Vub_vabsdiff_VubVub(HVX_Vector Vu, HVX_Vector Vv)</pre> |
|------------------------------|----------------------------------------------------------------------------|
| Vd.uh=vabsdiff(Vu.h, Vv.h)   | <pre>HVX_Vector Q6_Vuh_vabsdiff_VhVh(HVX_Vector Vu, HVX_Vector Vv)</pre>   |
| Vd.uh=vabsdiff(Vu.uh,Vv.uh)  | <pre>HVX_Vector Q6_Vuh_vabsdiff_VuhVuh(HVX_Vector Vu, HVX_Vector Vv)</pre> |
| Vd.uw=vabsdiff(Vu.w,Vv.w)    | <pre>HVX_Vector Q6_Vuw_vabsdiff_VwVw(HVX_Vector Vu, HVX_Vector Vv)</pre>   |

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                              |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|------------------------------|
|    | ICL | ASS | 3  |    | •  |    |    |    |    |    | •  |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   | • | • |   |   | d5 |   |   |                              |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd.ub=vabsdiff(Vu.ub,Vv.ub)  |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | ٧  | ٧  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vd.uh=vabsdiff(Vu.h,Vv.h)    |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vd.uh=vabsdiff(Vu.uh,Vv.uh ) |
| 0  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | v  | ٧  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vd.uw=vabsdiff(Vu.w,Vv.w)    |

| Field name | Description |
|------------|-------------|
|            |             |

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |
| v5     | Field to encode register v |

# Insert element

Insert a 32-bit element in Rt into the destination vector register Vx, at the word element 0.

| Syntax                      | Behavior       |
|-----------------------------|----------------|
| <pre>Vx.w=vinsert(Rt)</pre> | Vx.uw[0] = Rt; |

Class: COPROC\_VX (slots 2,3)

#### **Notes**

■ This instruction uses a HVX multiply resource.

#### **Intrinsics**

Description

| 3 | 1 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                  |
|---|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|------------------|
|   | ICL  | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Ра | rse |    |    |    |    |   |   |   |   |   |   |   | х5 |   |   |                  |
| 0 | 0    | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 1  | -  | -  | -  | - | - | 0 | 0 | 1 | х | х | х  | х | х | Vx.w=vinsert(Rt) |

| Field name |                            |
|------------|----------------------------|
| ICLASS     | Instruction Class          |
| Parse      | Packet/Loop parse bits     |
| t5         | Field to encode register t |
| x5         | Field to encode register x |

# 5.2.7 HVX/MULTICYCLE

 $The \ HVX/MULTCYCLE \ instruction \ subclass \ includes \ instructions \ which \ require \ multiple \ processor \ cycles \ to \ execute.$ 

# Histogram

The vhist instructions use all of the HVX core resources: the register file, V0-V31, and all 4 instruction pipes. The instruction also takes 4 execution packets to complete. The basic unit of the histogram instruction is a 128-bit wide slice - there can be 4 or 8 slices, depending on the particular configuration. The 32 vector registers are configured as multiple 256-entry histograms, where each histogram bin has a width of 16 bits. This allows up to 65535 8-bit elements of the same value to be accumulated. Each histogram is 128 bits wide and 32 elements deep, giving a total of 256 histogram bins. A vector is read from memory and stored in a temporary location, outside of the register file. The data read is then divided equally between the histograms. For example:

Bytes 0 to 15 are profiled into bits 0 to 127 of all 32 vector registers, histogram 0.

Bytes 16 to 31 are profiled into bits 128 to 255 of all 32 vector registers, histogram 1.

... and so on.

The bytes are processed over multiple cycles to update the histogram bins. For each of the histogram slices, the lower 3 bits of each byte element in the 128-bit slice is used to select the 16-bit position, while the upper 5 bits select which vector register. The register file entry is then incremented by one.

vhist is the only instruction that occupies all pipes and resources.

Before use, the vector register file must be cleared if a new histogram is to begin, otherwise the current state will be added to the histograms of the next data.

vhist supports the same addressing modes as standard loads. In addition, a byte-enabled version is available which enables the selection of the elements used in the accumulation.

The following diagram shows a single 8-bit element in position 2 of the source data. The value is 124, the register number assigned to this is  $124 \gg 3 = V15$ , and the element number in the register is 124 & 7 = 4. The byte position in the example is 2, which is in the first 16 bytes of the input line from memory, so the data will affect the first 128-bit wide slice of the register file. The 16-bit histogram bin location is then incremented by 1. Each 64-bit input group of bytes will affect the respective 128-bit histogram slice.

For a 64-byte vector size there can be a peak total consumption of 64(bytes per vector)/4(packets per operation) \* 4(threads) = 64 bytes per clock cycle per core, assuming all threads are performing histogramming.



168

#### **Syntax Behavior** vhist inputVec=Data from .tmp load and clear tmp status; for (lane = 0; lane < VELEM(128); lane++) {</pre> for (i=0; i<128/8; ++i) { unsigned char value = inputVec.ub[(128/8)\*lane+i]; unsigned char regno = value>>3; unsigned char element = value & 7; READ\_EXT\_VREG(regno,tmp); tmp.uh[(128/16)\*lane+(element)]++;WRITE EXT VREG(regno, tmp, EXT NEW); }; }; vhist (Ov4) inputVec=Data from .tmp load and clear tmp status; for (lane = 0; lane < VELEM(128); lane++) { for (i=0; i<128/8; ++i) { unsigned char value = inputVec.ub[(128/8)\*lane+i]; unsigned char regno = value>>3; unsigned char element = value & 7; READ EXT VREG(regno, tmp); if $(\overline{Q}vV[\overline{1}28/8*lane+i])$ tmp.uh[(128/16)\*lane+(element)]++; WRITE\_EXT\_VREG(regno,tmp,EXT\_NEW); }; };

Class: COPROC\_VX (slots 0,1,2,3)

#### **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |            |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|------------|
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    |    |   |   |   |   |   |   |   |   |   |   |            |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  |    |    | 0  |    | -  | -  | 0  | 0  | P  | Р   | 1  | -  |    |    | - | - | 1 | 0 | 0 | - | - | - | - | - | vhist      |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | v  | v  | 0  | -  | -  | -  | 1  | 0  | Р  | Р   | 1  | -  | -  | -  | - | - | 1 | 0 | 0 | - | - | - | - | - | vhist(Qv4) |

| Field name     | Description |
|----------------|-------------|
| i icia iiaiiic | Describuon  |

ICLASS Instruction Class

Parse Packet/Loop parse bits
v2 Field to encode register v

# 5.2.8 HVX/PERMUTE-RESOURCE

The HVX/PERMUTE-RESOURCE instruction subclass includes instructions which use the HVX permute resource.

# Byte alignment

Select a continuous group of bytes the size of a vector register from vector registers Vu and Vv. The starting location is provided by the lower bits of Rt (modulo the vector length) or by a 3-bit immediate value.

There are two forms of the operation, The first, valign, uses the Rt or immediate input directly to specify the beginning of the block. The second, vlalign, uses the inverse of the input value by subtracting it from the vector length.

The operation can be used to implement a non-aligned vector load, using two aligned loads (above and below the pointer) and a valign where the pointer is used as the control input.

#### Vd=valign(Vu,Vv, Rt/u3)



#### Vd=vlalign(Vu,Vv, Rt/u3)



Perform a right rotate vector operation on vector register Vu, by the number of bytes specified by the lower bits of Rt. The result is written into Vd. Byte[i] moves to Byte[(i+N-R)%N], where R is the right rotate amount in bytes, and N is the vector register size in bytes.



| Syntax | Behavior |
|--------|----------|
| Cymax  | Bonavion |

| Vd=valign(Vu,Vv,#u3)   | <pre>for(i = 0; i &lt; VWIDTH; i++) Vd.ub[i] =   (i+#u&gt;=VWIDTH) ? Vu.ub[i+#u-VWIDTH] :   Vv.ub[i+#u]; ;</pre>                                                          |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vd=valign(Vu,Vv,Rt)    | <pre>unsigned shift = Rt &amp; (VWIDTH-1); for(i = 0; i &lt; VWIDTH; i++) Vd.ub[i] =   (i+shift&gt;=VWIDTH) ? Vu.ub[i+shift-VWIDTH] : Vv.ub[i+shift]; ;</pre>             |
| Vd=vlalign(Vu,Vv,#u3)  | <pre>unsigned shift = VWIDTH - #u;<br/>for(i = 0; i &lt; VWIDTH; i++) Vd.ub[i] =<br/>(i+shift&gt;=VWIDTH) ? Vu.ub[i+shift-VWIDTH] :<br/>Vv.ub[i+shift];<br/>;</pre>       |
| Vd=vlalign(Vu, Vv, Rt) | <pre>unsigned shift = VWIDTH - (Rt &amp; (VWIDTH- 1)); for(i = 0; i &lt; VWIDTH; i++) Vd.ub[i] =   (i+shift&gt;=VWIDTH) ? Vu.ub[i+shift-VWIDTH] : Vv.ub[i+shift]; ;</pre> |
| Vd=vror(Vu,Rt)         | <pre>for (k=0;k<vwidth;k++) vd.ub[k]="Vu.ub[(k+Rt)&amp;(VWIDTH-1)];&lt;/pre"></vwidth;k++)></pre>                                                                         |

# Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction uses the HVX permute resource.

#### **Intrinsics**

| Vd=valign(Vu,Vv,#u3)    | <pre>HVX_Vector Q6_V_valign_VVI(HVX_Vector Vu,<br/>HVX_Vector Vv, Word32 Iu3)</pre>  |
|-------------------------|--------------------------------------------------------------------------------------|
| Vd=valign(Vu, Vv, Rt)   | <pre>HVX_Vector Q6_V_valign_vvR(HVX_vector Vu,<br/>HVX_Vector Vv, Word32 Rt)</pre>   |
| Vd=vlalign(Vu, Vv, #u3) | <pre>HVX_Vector Q6_V_vlalign_vVI(HVX_Vector Vu,<br/>HVX_Vector Vv, Word32 Iu3)</pre> |
| Vd=vlalign(Vu, Vv, Rt)  | <pre>HVX_Vector Q6_V_vlalign_vvR(HVX_Vector Vu,<br/>HVX_Vector Vv, Word32 Rt)</pre>  |
| Vd=vror(Vu,Rt)          | HVX_Vector Q6_V_vror_VR(HVX_Vector Vu, Word32 Rt)                                    |

#### **Encoding**

t5

u5

v2

v3

v5

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                       |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|-----------------------|
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                       |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vd=vror(Vu,Rt)        |
|    | ICL | ASS | 6  |    |    |    |    |    |    |    |    |    |    | t3 | •  | Pa | rse |    |    | •  | u5 |   | • |   | • | • |   |   | d5 |   |   |                       |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | ٧  | ٧  | ٧  | v  | ٧  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd=valign(Vu,Vv,Rt)   |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | ٧  | v  | ٧  | ٧  | ٧  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vd=vlalign(Vu,Vv,Rt)  |
|    | ICL | ASS | 6  |    |    |    |    |    |    |    |    |    |    |    | •  | Pa | rse |    |    | •  | u5 |   | • |   | • | • |   |   | d5 |   |   |                       |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 1  | ٧  | ٧  | ٧  | ٧  | ٧  | Р  | Р   | 1  | u  | u  | u  | u | u | i | i | i | d | d | d  | d | d | Vd=valign(Vu,Vv,#u3)  |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | v  | ٧  | ٧  | ٧  | ٧  | Р  | Р   | 1  | u  | u  | u  | u | u | i | i | i | d | d | d  | d | d | Vd=vlalign(Vu,Vv,#u3) |

| 1   | 1  | 0    | 0  | 0   | 1    | ٧                      | ٧                 | ٧                          | ٧    | ٧   | Р   | Р    | 1    | u    | u | u | u | u        | i  | i   | i    | d   | d | d |  |
|-----|----|------|----|-----|------|------------------------|-------------------|----------------------------|------|-----|-----|------|------|------|---|---|---|----------|----|-----|------|-----|---|---|--|
| 1   | 1  | 0    | 0  | 1   | 1    | ٧                      | ٧                 | ٧                          | v    | v   | Р   | Р    | 1    | u    | u | u | u | u        | i  | i   | i    | d   | d | d |  |
|     |    |      |    |     |      |                        |                   |                            |      |     |     |      |      |      |   |   |   |          |    |     |      |     |   |   |  |
|     |    | Fic  | ЛЧ | na  | ma   |                        |                   |                            |      |     |     |      |      |      |   |   |   | <b>n</b> | 00 | cri | ntid | 'n  |   |   |  |
|     |    | 1 16 | iu | IIa | IIIE |                        |                   |                            |      |     |     |      |      |      |   |   |   | ם        | 63 | Cii | pui  | ,,, |   |   |  |
|     | IC | LA   | SS |     |      |                        | Instruction Class |                            |      |     |     |      |      |      |   |   |   |          |    |     |      |     |   |   |  |
|     | Рa | rs   | е  |     |      | Packet/Loop parse bits |                   |                            |      |     |     |      |      |      |   |   |   |          |    |     |      |     |   |   |  |
|     | d5 |      |    |     |      |                        | Fie               | eld                        | to e | enc | ode | e re | egis | ster | ď |   |   |          |    |     |      |     |   |   |  |
| ± 3 |    |      |    |     |      |                        |                   | Field to encode register t |      |     |     |      |      |      |   |   |   |          |    |     |      |     |   |   |  |

Field to encode register t Field to encode register u

Field to encode register v

Field to encode register v

Field to encode register v

# General permute network

Perform permutation and re-arrangement of the 64 input bytes, which is the width of a data slice. The input data is passed through a network of switch boxes, these are able to take two inputs and based on the two controls can pass through, swap, replicate the first input, or replicate the second input. Though the functionality is powerful the algorithms to compute the controls are complex.

The input vector of bytes is passed through six levels of switches which have an increasing stride varying from 1 to 32 at the last stage. The diagram below shows the vrdelta network, the vdelta network is the mirror image, with the largest stride first followed by smaller strides down to 1. Each stage output is controlled by the control inputs in the vector register Vv. For each stage (for example stage 3), the bit at that position would look at the corresponding bit (bit 3) in the control byte. This is shown in the switch box in the diagram.

There are two main forms of data rearrangement. One uses a simple reverse butterfly network shown as vrdelta, and a butterfly network vdelta shown below. These are known as blocking networks, as not all possible paths can be allowed, simultaneously from input to output. The data does not have to be a permutation, defined as a one-to-one mapping of every input to its own output position. A subset of data rearrangement such as data replication can be accommodated. It can handle a family of patterns that have symmetric properties.





An example is shown in the diagram above of such a valid pattern using an 8-element vrdelta network for clarity: 0,2,4,6,7,5,3,1.

However the desired pattern 0,2,4,6,1,3,5,7 is not possible, as this overuses available paths in the trellis. The position of the output for a particular input is determined by using the bit sequence produced by the destination position D from source position S. The bit vector for the path through the trellis is a function of this destination bit sequence. In the example D = 7, S = 1, the element in position 1 is to be moved to position 7. The first switch box control bit at position 1 is 0, the next control bit at position 3 is 1, and finally the bit at position 7 is 1, yielding the sequence 0,1,1. Also, element 6 is moved to position 3, with the control vector 1,0,1. Bits must be placed at the appropriate position in the control bytes to guide the inputs to the desired positions. Every input can be placed into any output, but certain combinations conflict for resources, and so the rearrangement is not possible. A total of 512 control bits are required for a single vrdelta or vdelta slice.

#### Example of a permitted arrangement:

0, 2, 4, 6, 8, 10, 12, 14, 16, 18, 20, 22, 24, 26, 28, 30, 32, 34, 36, 38, 40, 42, 44, 46, 48, 50, 52, 54, 56, 58, 60, 62, 63, 61, 59, 57, 55, 53, 51, 49, 47, 45, 43, 41, 39, 37, 35, 33, 31, 29, 27, 25, 23, 21, 19, 17, 15, 13, 11, 9, 7, 5, 3, 1

#### controls =

 $\{0x00,0x02,0x05,0x07,0x0A,0x08,0x0F,0x0D,0x14,0x16,0x11,0x13,0x1E,0x1C,0x1B,0x19,0x28,0x2A,0x2D,0x2F,0x22,0x20,0x27,0x25,0x3C,0x3E,0x39,0x3B,0x36,0x34,0x33,0x31,0x10,0x12,0x15,0x17,0x1A,0x18,0x1F,0x1D,0x04,0x06,0x01,0x03,0x0E,0x0C,0x0B,0x09,0x38,0x3A,0x3D,0x3F,0x32,0x30,0x37,0x35,0x2C,0x2E,0x29,0x2B,0x26,0x24,0x23,0x21\}$ 

Similarly, here is a function that replicates every 4th element: 0,0,0,0,4,4,4,4,8,8,8,8,12,12,12,12,16,16,16,16,20,20,20,20,24,24,24,24,24,28,28,28,28,32,32,32,32,36,36,36,36,40,40,40,40,44,44,44,44,48,48,48,48,52,52,52,52,56,56,56,56,56,60,60,60,60

#### Valid controls =

The other general form of permute is a Benes Network, which requires a vrdelta immediately followed by a vdelta operation. This form is non-blocking: any possible permute, however random, can be accommodated, though it has to be a permutation, each input must have a position in the output. Replication can be performed by using a pre- or post-conditioning vrdelta pass to perform the replications before or after the permute.

Element sizes larger than a byte can be implemented by grouping bytes together and moving them to a group in the output. An example of a general permute is the following random mix, where the 64 inputs are put in the following output positions:

33,42,40,61,28, 6,17,16,12,38,57,21,58,63,37,13,26,51,50,23,46, 5,52,53, 0,25,39, 7,10,19,18,56,44,41,11,14,43,45, 3,35,32,60,15,55,22,24,48, 9, 4,31,27, 8, 2,62,30,34,54,20,49,59,29,47,36

 $\begin{array}{l} vrdelta\ controls = & \{0x00,\ 0x00,\ 0x21,\ 0x21,\ 0x20,\ 0x02,\ 0x00,\ 0x02,\ 0x20,\ 0x22,\ 0x00,\ 0x06,\ 0x23,\ 0x23,\ 0x02,\ 0x26,\ 0x06,\ 0x04,\ 0x2A,\ 0x0C,\ 0x2D,\ 0x2F,\ 0x20,\ 0x2E,\ 0x04,\ 0x00,\ 0x09,\ 0x29,\ 0x0C,\ 0x0A,\ 0x20,\ 0x0A,\ 0x05,\ 0x0F,\ 0x29,\ 0x2B,\ 0x2C,\ 0x0E,\ 0x11,\ 0x13,\ 0x31,\ 0x2F,\ 0x08,\ 0x0A,\ 0x2A,\ 0x3E,\ 0x02,\ 0x32,\ 0x0B,\ 0x07,\ 0x26,\ 0x0E,\ 0x2A,\ 0x2E,\ 0x36,\ 0x36,\ 0x1D,\ 0x07,\ 0x01,\ 0x2B,\ 0x0C,\ 0x1E,\ 0x21,\ 0x13 \} \end{array}$ 

 $\begin{array}{l} vdelta\ controls = \{\ 0x1D,\ 0x01,\ 0x00,\ 0x00,\ 0x1D,\ 0x1B,\ 0x00,\ 0x1A,\ 0x1E,\ 0x02,\ 0x13,\ 0x03,\ 0x0C,\ 0x18,\ 0x10,\ 0x08,\ 0x1A,\ 0x06,\ 0x07,\ 0x03,\ 0x11,\ 0x1D,\ 0x0D,\ 0x11,\ 0x19,\ 0x03,\ 0x15,\ 0x03,\ 0x19,\ 0x1F,\ 0x01,\ 0x1B,\ 0x1B,\ 0x06,\ 0x12,\ 0x18,\ 0x00,\ 0x1D,\ 0x09,\ 0x1A,\ 0x0E,\ 0x02,\ 0x0B,\ 0x05,\ 0x0A,\ 0x18,\ 0x1D,\ 0x1F,\ 0x01,\ 0x17,\ 0x14,\ 0x06,\ 0x19,\ 0x0F,\ 0x1D,\ 0x0D,\ 0x05,\ 0x01,\ 0x06,\ 0x06,\ 0x0F,\ 0x1B\} \end{array}$ 



#### **Syntax Behavior** Vd=vdelta(Vu, Vv) for (offset=VWIDTH; (offset>>=1)>0; ) { for (k = 0; k < VWIDTH; k++) { Vd.ub[k] = (Vv.ub[k]&offset) ? Vu.ub[k^offset] : Vu.ub[k]; }; for (k = 0; k < VWIDTH; k++) { Vu.ub[k] = Vd.ub[k];Vd=vrdelta(Vu, Vv) ; for (offset=1; offset<VWIDTH; offset<<=1) {</pre> for (k = 0; k < VWIDTH; k++) { Vd.ub[k] = (Vv.ub[k] & offset) ? Vu.ub[k^offset] : Vu.ub[k]; }; for (k = 0; k < VWIDTH; k++) { Vu.ub[k] = Vd.ub[k];}; };

Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction uses the HVX permute resource.

#### **Intrinsics**

| Vd=vdelta(Vu,Vv)  | <pre>HVX_Vector Q6_V_vdelta_VV(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre>  |
|-------------------|-------------------------------------------------------------------------|
| Vd=vrdelta(Vu,Vv) | <pre>HVX_Vector Q6_V_vrdelta_vv(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |

| 3 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                   |
|---|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|-------------------|
|   | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                   |
| 0 | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 1  | ٧  | ٧  | ٧  | ٧  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vd=vdelta(Vu,Vv)  |
| 0 | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 1  | v  | v  | v  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vd=vrdelta(Vu,Vv) |

| Field name |                   | Description |
|------------|-------------------|-------------|
| ICLASS     | Instruction Class |             |

| Parse | Packet/Loop parse bits     |
|-------|----------------------------|
| d5    | Field to encode register d |
| u5    | Field to encode register u |
| v5    | Field to encode register v |

# Shuffle - Deal

Deal or deinterleave the elements into the destination register Vd. Even elements of Vu are placed in the lower half of Vd, and odd elements are placed in the upper half.

In the case of vdeale, the even elements of Vv are dealt into the lower half of the destination vector register Vd, and the even elements of Vu are dealt into the upper half of Vd. The deal operation takes even-even elements of Vv and places them in the lower quarter of Vd, while odd-even elements of Vv are placed in the second quarter of Vd. Similarly, even-even elements of Vu are placed in the third quarter of Vd, while odd-even elements of Vu are placed in the fourth quarter of Vd.





Shuffle elements within a vector. Elements from the same position - but in the upper half of the vector register - are packed together in even and odd element pairs, and then placed in the destination vector register Vd.

Supports byte and halfword. Operates on a single register input, in a way similar to vshuffoe.

#### Vd.b=vshuff(Vu.b)



<sup>\*</sup>N is the number of element operations allowed in the vector

#### Syntax Behavior

```
Vd.b=vdeal(Vu.b)
                              for (i = 0; i < VELEM(16); i++) {
                                  Vd.ub[i] = Vu.uh[i].ub[0];
                                  Vd.ub[i+VBITS/16] = Vu.uh[i].ub[1];
Vd.b=vdeale(Vu.b, Vv.b)
                              for (i = 0; i < VELEM(32); i++) {
                                  Vd.ub[0+i] = Vv.uw[i].ub[0];
                                  Vd.ub[VBITS/32+i] = Vv.uw[i].ub[2];
                                  Vd.ub[2*VBITS/32+i] = Vu.uw[i].ub[0];
                                  Vd.ub[3*VBITS/32+i] = Vu.uw[i].ub[2];
Vd.b=vshuff(Vu.b)
                              for (i = 0; i < VELEM(16); i++) {
                                  Vd.uh[i].b[0]=Vu.ub[i];
                                  Vd.uh[i].b[1]=Vu.ub[i+VBITS/16] ;
                              };
Vd.h=vdeal(Vu.h)
                              for (i = 0; i < VELEM(32); i++) {
                                  Vd.uh[i ] = Vu.uw[i].uh[0];
                                  Vd.uh[i+VBITS/32] = Vu.uw[i].uh[1];
                              };
Vd.h=vshuff(Vu.h)
                              for (i = 0; i < VELEM(32); i++) {
                                  Vd.uw[i].h[0]=Vu.uh[i];
                                  Vd.uw[i].h[1]=Vu.uh[i+VBITS/32] ;
                              };
```

Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction uses the HVX permute resource.

### **Intrinsics**

| Vd.b=vdeal(Vu.b)       | <pre>HVX_Vector Q6_Vb_vdeal_Vb(HVX_Vector Vu)</pre>                       |
|------------------------|---------------------------------------------------------------------------|
| Vd.b=vdeale(Vu.b,Vv.b) | <pre>HVX_Vector Q6_Vb_vdeale_VbVb(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
| Vd.b=vshuff(Vu.b)      | <pre>HVX_Vector Q6_Vb_vshuff_Vb(HVX_Vector Vu)</pre>                      |
| Vd.h=vdeal(Vu.h)       | <pre>HVX_Vector Q6_Vh_vdeal_Vh(HVX_Vector Vu)</pre>                       |
| Vd.h=vshuff(Vu.h)      | <pre>HVX_Vector Q6_Vh_vshuff_Vh(HVX_Vector Vu)</pre>                      |

# **Encoding**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                        |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|------------------------|
|    | ICL/ | ٩SS | ;  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                        |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | -  | 0  | 0  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vd.h=vdeal(Vu.h)       |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | -  | 0  | 0  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vd.b=vdeal(Vu.b)       |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | -  | 0  | 1  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vd.h=vshuff(Vu.h)      |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  |    | -  | -  | -  | -  | 1  | 0  | P  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd.b=vshuff(Vu.b)      |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 1  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vd.b=vdeale(Vu.b,Vv.b) |

| Field name | Description |
|------------|-------------|
|------------|-------------|

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |
| v5     | Field to encode register v |
|        |                            |

# Pack

The vpack operation has three forms. All of them pack elements from the vector registers Vu and Vv into the destination vector register Vd.

vpacke writes even elements from Vv and Vu into the lower half and upper half of Vd respectively.

vpacko writes odd elements from Vv and Vu into the lower half and upper half of Vd respectively.

vpack takes all elements from Vv and Vu, saturates them to the next smallest element size, and writes them into Vd.

#### Vd.b=vpacke(Vu.h,Vv.h)



#### Vd.b=vpacko(Vu.h,Vv.h)



#### Vd.b=vpack(Vu.h,Vv.h):sat



#### Syntax Behavior

```
Vd.b=vpack(Vu.h, Vv.h):sat
                              for (i = 0; i < VELEM(16); i++) {
                                  Vd.b[i] = sat_8(Vv.h[i]);
                                  Vd.b[i+VBITS/16] = sat_8(Vu.h[i]) ;
                              };
Vd.b=vpacke(Vu.h, Vv.h)
                              for (i = 0; i < VELEM(16); i++) {
                                  Vd.ub[i] = Vv.uh[i].ub[0];
                                  Vd.ub[i+VBITS/16] = Vu.uh[i].ub[0];
                              };
Vd.b=vpacko(Vu.h, Vv.h)
                              for (i = 0; i < VELEM(16); i++) {
                                  Vd.ub[i] = Vv.uh[i].ub[1];
                                  Vd.ub[i+VBITS/16] = Vu.uh[i].ub[1];
                              };
Vd.h=vpack(Vu.w, Vv.w):sat
                              for (i = 0; i < VELEM(32); i++) {
                                  Vd.h[i] = sat 16(Vv.w[i]);
                                  Vd.h[i+VBITS/32] = sat_16(Vu.w[i]);
                              };
                              for (i = 0; i < VELEM(32); i++) {
Vd.h=vpacke(Vu.w, Vv.w)
                                  Vd.uh[i] = Vv.uw[i].uh[0];
                                  Vd.uh[i+VBITS/32] = Vu.uw[i].uh[0];
                              };
Vd.h=vpacko(Vu.w, Vv.w)
                              for (i = 0; i < VELEM(32); i++) {
                                  Vd.uh[i] = Vv.uw[i].uh[1];
                                  Vd.uh[i+VBITS/32] = Vu.uw[i].uh[1];
                              };
Vd.ub=vpack(Vu.h, Vv.h):sat
                              for (i = 0; i < VELEM(16); i++) {
                                  Vd.ub[i] = usat_8(Vv.h[i]);
                                  Vd.ub[i+VBITS/16] = usat_8(Vu.h[i]) ;
                              for (i = 0; i < VELEM(32); i++) {
Vd.uh=vpack(Vu.w, Vv.w):sat
                                  Vd.uh[i] = usat_16(Vv.w[i]);
                                  Vd.uh[i+VBITS/32] = usat 16(Vu.w[i]);
                              };
```

Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction uses the HVX permute resource.

### **Intrinsics**

| Vd.b=vpack(Vu.h, Vv.h):sat | <pre>HVX_Vector Q6_Vb_vpack_VhVh_sat(HVX_Vector Vu, HVX_Vector Vv)</pre>  |
|----------------------------|---------------------------------------------------------------------------|
| Vd.b=vpacke(Vu.h, Vv.h)    | <pre>HVX_Vector Q6_Vb_vpacke_VhVh(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
| Vd.b=vpacko(Vu.h,Vv.h)     | <pre>HVX_Vector Q6_Vb_vpacko_VhVh(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
| Vd.h=vpack(Vu.w,Vv.w):sat  | <pre>HVX_Vector Q6_Vh_vpack_VwVw_sat(HVX_Vector Vu, HVX_Vector Vv)</pre>  |
| Vd.h=vpacke(Vu.w,Vv.w)     | <pre>HVX_Vector Q6_Vh_vpacke_VwVw(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
| Vd.h=vpacko(Vu.w,Vv.w)     | <pre>HVX_Vector Q6_Vh_vpacko_VwVw(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre> |
| Vd.ub=vpack(Vu.h,Vv.h):sat | <pre>HVX_Vector Q6_Vub_vpack_VhVh_sat(HVX_Vector Vu, HVX_Vector Vv)</pre> |
| Vd.uh=vpack(Vu.w,Vv.w):sat | <pre>HVX_Vector Q6_Vuh_vpack_VwVw_sat(HVX_Vector Vu, HVX_Vector Vv)</pre> |

# **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                             |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|-----------------------------|
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    | •  | •  | •  | Pa | rse |    |    |    | u5 |   |   |   |   | • |   | • | d5 | • |   |                             |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vd.b=vpacke(Vu.h,Vv.h)      |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | v  | ٧  | ٧  | ٧  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vd.h=vpacke(Vu.w,Vv.w)      |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | v  | ٧  | ٧  | ٧  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vd.ub=vpack(Vu.h,Vv.h):sat  |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | v  | v  | ٧  | ٧  | ٧  | P  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vd.b=vpack(Vu.h,Vv.h):sat   |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vd.uh=vpack(Vu.w,Vv.w):sa t |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | v  | v  | ٧  | v  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd.h=vpack(Vu.w,Vv.w):sat   |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vd.b=vpacko(Vu.h,Vv.h)      |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | ٧  | ٧  | ٧  | ٧  | ٧  | P  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vd.h=vpacko(Vu.w,Vv.w)      |

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |
| v5     | Field to encode register v |

# Set predicate

Set a vector predicate register with a sequence of 1's based on the lower bits of the scalar register Rt.

The operation is element-size agnostic, and typically is used to create a mask to predicate an operation if it does not span a whole vector register width.

| Syntax        | Behavior                                    |
|---------------|---------------------------------------------|
| Od4-wseta(Pt) | $for(i - 0 \cdot i < VWIDTH \cdot i + +) 0$ |

Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction uses the HVX permute resource.

#### **Intrinsics**

```
Qd4=vsetq(Rt) HVX_VectorPred Q6_Q_vsetq_R(Word32 Rt)
```

### **Encoding**

| 31 3 | 0 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0  |               |
|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|---------------|
| IC   | LAS  | S  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    |    |   |   |   |   |   |   |   |   | d | 12 |               |
| 0 0  | 0    | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 0  | -  | -  | -  | - | - | 0 | 1 | 0 | - | 0 | 1 | d | d  | Qd4=vsetq(Rt) |

## Field name Description

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d2     | Field to encode register d |
| t5     | Field to encode register t |

## 5.2.9 HVX/PERMUTE-SHIFT-RESOURCE

The HVX/PERMUTE-RESOURCE instruction subclass includes instructions which use both the HVX permute and shift resources.

# Vector in-lane lookup table

The vlut instructions are used to implement fast vectorized lookup-tables. The lookup table is contained in the Vv register while the indexes are held in Vu. Table elements can be either 8-bit or 16-bit. An optional aggregation feature is used to implement large tables. Tables with 8-bit elements support 32 entry lookup table using the vlut32 instructions. The required entry is conditionally selected by using the lower 5 bits of the input byte for the respective output byte. A control input register, Rt, contains match and select bits. The lower 3 bits of Rt must match the upper 3 bits of the input byte in order for the table entry to be written to or Or'ed with the destination vector register byte in Vd or Vx respectively. Up to two 32-byte lookup tables can be stored in vector register Vv. The first table of 32 bytes is stored in the even bytes of the input register Vv and the second is stored in the odd bytes.

For tables with 16-bit elements, the basic unit is a 16-entry lookup table, and are support with the vlut16 instructions. The even byte entries conditionally select using the lower 4 bits for the even destination register Vdd0, the odd byte entries select table entries into the odd vector destination register Vdd1. A control input register, Rt, contains match and select bits. The lower 4 bits of Rt must match the upper 4 bits of the input bytes in order for the table entry to be written to or Or'ed with the destination Vector Register bytes in Vdd or Vxx respectively. Up to two 16-halfword lookup tables can be stored in vector register Vv. The first table of 16 halfwords is stored in the even halfwords of the input register Vv and the second is stored in the odd halfwords. In both 8- and 16-bit cases the lsb of the scalar register Rt is used to select which table is read.

For larger than 32-element tables in the byte case (for example 256 entries), the user must access the main lookup table in 4 different 64-byte sections. Each section contains 2 interleaved 32-byte sub-tables. With the first 32-byte table Rt = 0, this accesses table 0 and decodes only inputs 0-31. Rt=1 accesses table 1 and decodes inputs 32-63. This is then repeated with a new table access and Rt = 2 and 3 to access inputs 64-95 and 96-127. This repeats for Rt = 4-7 for the whole 256-byte table. Similarly in the 16-bit case each table vector register Vv contains two 16-halfword tables. The maximum table size again is 256 entries, so each Rt value 0-15 now selects a 16-element sub-table, with again bit 0 of Rt selecting even or odd tables. Users must be aware that the raw lookup table must be interleaved in memory on 32- or 16-element chunks for 8- and 16-bit operations respectively.

The following diagram shows vlut32 and byte zero being used to look up a table value, with the result written into the destination.

#### Rt Vu Input b[63:8] b[7] b[6] b[5] b[4] b[3] b[2] b[1] b[0] Vector b[2:0] b[7:5] -Replicated for all other input bytes-== ? b[31:4] Vv Table b[i]/a[i] b[3] a[3] b[2] a[2] b[1] a[1] b[0] a[0] Vector i = 31 to 4 To other selects ← b[0] Other inputs b[4:0] **'**0' -Replicated for all other output bytes-Vd/Vx Optional OR Output b[63:1] b[0] accumulate

### Vd.b = vlut32(Vu.b, Vv.b, Rt) and Vx.b = vlut32(Vu.b, Vv.b, Rt)

The diagram shows byte zero being used to look up a 16-bit table value, with the result written into the even destination, and byte one being used to look up a 16-bit table value, with the result written into the odd destination at halfword 0.

Vector



#### Syntax

#### **Behavior**

```
Vd.b=vlut32(Vu.b, Vv.b, Rt)
                               for (i = 0; i < VELEM(8); i++) {
                                       matchval = Rt \& 0x7;
                                       oddhalf = (Rt >>
                               (log2(VECTOR SIZE)-6)) & 0x1;
                                        idx = Vu.ub[i];
                                       Vd.b[i] = ((idx \& 0xE0) ==
                               (matchval << 5)) ? Vv.h[idx %</pre>
                               VBITS/16].b[oddhalf] : 0;
                                   };
Vdd.h=vlut16(Vu.b, Vv.h, Rt)
                               for (i = 0; i < VELEM(16); i++) {
                                       matchval = Rt \& 0xF;
                                       oddhalf = (Rt >>
                               (log2(VECTOR_SIZE)-6)) & 0x1;
                                        idx = Vu.uh[i].ub[0];
                                       Vdd.v[0].h[i] = ((idx & 0xF0) ==
                               (matchval << 4)) ? Vv.w[idx %</pre>
                               VBITS/32].h[oddhalf] : 0;
                                       idx = Vu.uh[i].ub[1];
                                       Vdd.v[1].h[i] = ((idx & 0xF0) ==
                               (matchval << 4)) ? Vv.w[idx %</pre>
                               VBITS/32].h[oddhalf] : 0;
                                   };
Vx.b|=vlut32(Vu.b, Vv.b, Rt)
                               for (i = 0; i < VELEM(8); i++) {
                                       matchval = Rt \& 0x7;
                                       oddhalf = (Rt >>
                               (log2(VECTOR_SIZE)-6)) & 0x1;
                                       idx = Vu.ub[i];
                                       Vx.b[i] = ((idx \& 0xE0) ==
                               (matchval << 5)) ? Vv.h[idx %</pre>
                               VBITS/16].b[oddhalf] : 0;
                                   };
Vxx.h|=vlut16(Vu.b, Vv.h, Rt)
                               for (i = 0; i < VELEM(16); i++) {
                                       matchval = Rt.ub[0] & 0xF;
                                       oddhalf = (Rt >>
                               (log2(VECTOR_SIZE)-6)) & 0x1;
                                       idx = Vu.uh[i].ub[0];
                                       Vxx.v[0].h[i] = ((idx & 0xF0) ==
                               (matchval << 4)) ? Vv.w[idx %</pre>
                               VBITS/32].h[oddhalf] : 0;
                                       idx = Vu.uh[i].ub[1];
                                       Vxx.v[1].h[i] = ((idx & 0xF0) ==
                               (matchval << 4)) ? Vv.w[idx %</pre>
                               VBITS/32].h[oddhalf] : 0;
                                   };
                               };
```

## Class: COPROC\_VX (slots 0,1,2,3)

### **Notes**

- This instruction uses the HVX permute resource.
- This instruction uses the HVX shift resource.

### **Intrinsics**

| Vd.b=vlut32(Vu.b,Vv.b,Rt)    | HVX_Vector Q6_Vb_vlut32_VbVbR(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)                             |
|------------------------------|----------------------------------------------------------------------------------------------------|
| Vdd.h=vlut16(Vu.b, Vv.h,Rt)  | HVX_VectorPair Q6_Wh_vlut16_VbVhR(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)                         |
| Vx.b =vlut32(Vu.b, Vv.b, Rt) | HVX_Vector Q6_Vb_vlut32or_VbVbVbR(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)          |
| Vxx.h =vlut16(Vu.b,Vv.h,Rt)  | HVX_VectorPair Q6_Wh_vlut16or_WhVbVhR(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv, Word32 Rt) |

## **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                             |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|-----------------------------|
|    | ICL | ASS | 6  |    |    |    |    |    |    |    |    |    |    | t3 |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                             |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | ٧  | ٧  | ٧  | ٧  | v  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vd.b=vlut32(Vu.b,Vv.b,Rt)   |
|    | ICL | ASS | 6  |    |    | •  |    |    |    |    | •  | •  |    | t3 | •  | Pa | rse |    |    | •  | u5 | • | • |   |   | • |   |   | х5 |   |   |                             |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 1 | х | х | х  | х | х | Vx.b =vlut32(Vu.b,Vv.b,Rt)  |
|    | ICL | ASS | 6  |    |    |    |    |    |    |    |    | •  |    | t3 | •  | Pa | rse |    |    | •  | u5 | • | • |   |   | • |   |   | d5 |   |   |                             |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | ٧  | ٧  | ٧  | v  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vdd.h=vlut16(Vu.b,Vv.h,Rt)  |
|    | ICL | ASS | 6  |    |    |    |    |    |    |    |    | •  |    | t3 | •  | Pa | rse |    |    | •  | u5 | • | • |   |   | • |   |   | х5 |   |   |                             |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | ٧  | ٧  | ٧  | v  | ٧  | t  | t  | t  | P  | P   | 1  | u  | u  | u  | u | u | 1 | 1 | 1 | x | x | x  | x | X | Vxx.h =vlut16(Vu.b,Vv.h,Rt) |

|   |   |     |     |    |    |   |   |   | t3 |   | Pa | rse |   |   |   | u5 |   |   |     |     |     |    |   | х5 |   |   |                      |
|---|---|-----|-----|----|----|---|---|---|----|---|----|-----|---|---|---|----|---|---|-----|-----|-----|----|---|----|---|---|----------------------|
| 0 | 1 | 1   | v   | v  | v  | v | v | t | t  | t | Р  | Р   | 1 | u | u | u  | u | u | 1   | 0   | 1   | х  | х | х  | х | х | Vx.b =vlut32(Vu.b,Vv |
|   |   |     |     |    |    |   |   |   | t3 |   | Pa | rse |   |   |   | u5 |   |   |     |     |     |    |   | d5 |   |   |                      |
| 0 | 1 | 1   | ٧   | ٧  | ٧  | v | ٧ | t | t  | t | Р  | P   | 1 | u | u | u  | u | u | 1   | 1   | 0   | d  | d | d  | d | d | Vdd.h=vlut16(Vu.b,V  |
|   |   |     |     |    |    |   |   |   | t3 |   | Pa | rse |   |   |   | u5 |   |   |     |     |     |    |   | х5 |   |   |                      |
| 0 | 1 | 1   | ٧   | ٧  | ٧  | ٧ | ٧ | t | t  | t | Р  | P   | 1 | u | u | u  | u | u | 1   | 1   | 1   | x  | x | x  | x | x | Vxx.h =vlut16(Vu.b,V |
|   |   |     |     |    |    |   |   |   |    |   |    |     |   |   |   |    |   |   |     |     |     |    |   |    |   |   |                      |
|   |   |     |     |    |    |   |   |   |    |   |    |     |   |   |   |    |   | _ |     |     |     |    |   |    |   |   |                      |
|   |   | Fie | eld | na | me |   |   |   |    |   |    |     |   |   |   |    |   | D | )es | cri | pti | on |   |    |   |   |                      |

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| đ5     | Field to encode register d |
| t3     | Field to encode register t |
| u5     | Field to encode register u |
| v2     | Field to encode register v |
| v3     | Field to encode register v |
| x5     | Field to encode register x |

# Vector shuffle and deal cross-lane

vshuff (formerly vtrans2x2) and vdeal perform a multiple-level transpose operation between groups of elements in two vectors. The element size is specified by the scalar register Rt. Rt=1 indicates an element size of 1 byte, Rt=2 indicates halfwords, Rt=4 words, Rt=8 8 bytes, Rt=16 16 bytes, and Rt=32 32 bytes. The data in the two registers should be considered as two rows of 64 bytes each. Each two-by-two group is transposed. For example, if Rt = 4 this indicates that each element contains 4 bytes. The matrix of 4 of these elements, made up of two elements from the even register and two corresponding elements of the odd register. This two-by-two array is then transposed, and the resulting elements are then presented in the two destination registers. Note that a value of Rt = 0 leaves the input unchanged.

Examples for Rt = 1,2,4,8,16,32 are shown below. In these cases vdeal and vshuff perform the same operation. The diagram is valid for vshuff and vdeal.





Vdd = vshuff/vdeal(Vu,Vv,Rt) N = 64 / Rt Rt = 2^i



When a value of Rt other than 1,2,4,8,16,32 is used, the effect is a compound hierarchical transpose. For example, if the value 23 is used, 23 = 1+2+4+16. This indicates that the transformation is the same as performing the vshuff instruction with Rt=1, then Rt=2 on that result, then Rt = 4 on its result, then Rt = 16 on its result. Note that the order is in increasing element size. In the case of vdeal the order is reversed, starting with the largest element size first, then working down to the smallest.

When the Rt value is the negated power of 2: -1,-2,-4,-8,-16,-32, it performs a a perfect shuffle for vshuff, or a deal for vdeal of the smallest element size. For example, if Rt = -24 this is a multiple of 8, so 8 is the smallest element size. With a -ve value of Rt, all the upper bits of the value Rt are set. For example, with Rt=-8 this is the same as 32+16+8. The diagram below shows the effect of this transform for both vshuff and vdeal.





If in addition to this family of transformations a block size is defined B, and the element size is defined as E, then if Rt = B - E, the resulting transformation will be a set of B contiguous blocks, each containing perfectly shuffled or dealt elements of element size E. Each block B will contain 128/B elements in the 64B vector case. This represents the majority of data transformations commonly used. When B is set to 0, the result is a shuffle or deal of elements across the whole vector register pair.

| Syntax               | Behavior                                                                                                                                                                                                                                                |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vdd=vdeal(Vu,Vv,Rt)  | <pre>Vdd.v[0] = Vv;<br/>Vdd.v[1] = Vu;<br/>for (offset=VWIDTH&gt;&gt;1; offset&gt;0;<br/>offset&gt;&gt;=1) {<br/>if ( Rt &amp; offset) {<br/>for (k = 0; k &lt; VELEM(8); k++) {<br/>if (!( k &amp; offset)) {</pre>                                    |
| Vdd=vshuff(Vu,Vv,Rt) | <pre>Vdd.v[0] = Vv;<br/>Vdd.v[1] = Vu;<br/>for (offset=1; offset<vwidth; offset<<="1)" {<br="">if ( Rt &amp; offset) {<br/>for (k = 0; k &lt; VELEM(8); k++) {<br/>if (!( k &amp; offset)) {</vwidth;></pre>                                            |
| vdeal(Vy,Vx,Rt)      | <pre>for (offset=VWIDTH&gt;&gt;1; offset&gt;0; offset&gt;&gt;=1) {    if ( Rt &amp; offset) {       for (k = 0; k &lt; VELEM(8); k++) {         if (!( k &amp; offset)) {             SWAP(Vy.ub[k], Vx.ub[k+offset]);       };       };    }; };</pre> |
| vshuff(Vy,Vx,Rt)     | <pre>for (offset=1; offset<vwidth; &="" (="" (!(="" (k="0;" <="" for="" if="" k="" k++)="" offset)="" offset))="" offset<<="1)" rt="" td="" velem(8);="" {="" {<=""></vwidth;></pre>                                                                    |
| vtrans2x2(Vy,Vx,Rt)  | Assembler mapped to: "vshuff(Vy,Vx,Rt)"                                                                                                                                                                                                                 |

# Class: COPROC\_VX (slots 0,1,2,3)

### **Notes**

- This instruction uses the HVX permute resource.
- This instruction uses the HVX shift resource.

### **Intrinsics**

| Vdd=vdeal(Vu,Vv,Rt)    | <pre>HVX_VectorPair Q6_W_vdeal_VVR(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)</pre>  |
|------------------------|------------------------------------------------------------------------------------|
| Vdd=vshuff(Vu, Vv, Rt) | <pre>HVX_VectorPair Q6_W_vshuff_VVR(HVX_Vector Vu, HVX Vector Vv, Word32 Rt)</pre> |

Description

# **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                      |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|----------------------|
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | у5 |   |   |   |   |   |   |   | х5 |   |   |                      |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 1  | у  | у  | у  | у | у | 0 | 0 | 1 | х | х | х  | х | х | vshuff(Vy,Vx,Rt)     |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 1  | у  | у  | у  | у | у | 0 | 1 | 0 | х | х | x  | x | x | vdeal(Vy,Vx,Rt)      |
|    | ICL | ASS | 6  |    |    |    |    |    |    |    |    |    |    | t3 |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                      |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | ٧  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vdd=vshuff(Vu,Vv,Rt) |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | ٧  | ٧  | ٧  | ٧  | ٧  | t  | t  | t  | P  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vdd=vdeal(Vu,Vv,Rt)  |

| Field name |                            |
|------------|----------------------------|
| ICLASS     | Instruction Class          |
| Parse      | Packet/Loop parse bits     |
| d5         | Field to encode register d |
| t3         | Field to encode register t |
| t5         | Field to encode register t |
| u5         | Field to encode register u |
| v2         | Field to encode register v |
| v3         | Field to encode register v |
| x5         | Field to encode register x |
| у5         | Field to encode register y |

# 80-N2040-30 Rev. B

# Unpack

The unpack operation has two forms. The first form takes each element in vector register Vu and either zero or sign extends it to the next largest element size. The results are written into the vector register Vdd. This operation supports the unpacking of signed or unsigned byte to halfword, signed or unsigned halfword to word, and unsigned word to unsigned double.

The second form inserts elements from Vu into the odd element locations of Vxx. The even elements of Vxx are not changed. This operation supports the unpacking of signed or unsigned byte to halfword, and signed or unsigned halfword to word.

### Vdd.h=vunpack(Vu.b)



Vxx.h|=vunpacko(Vu.b)





| Syntax                  | Behavior                                                                                 |
|-------------------------|------------------------------------------------------------------------------------------|
| Vdd.h=vunpack(Vu.b)     | <pre>for (i = 0; i &lt; VELEM(8); i++) {     Vdd.h[i] = Vu.b[i]; };</pre>                |
| Vdd.uh=vunpack(Vu.ub)   | <pre>for (i = 0; i &lt; VELEM(8); i++) {     Vdd.uh[i] = Vu.ub[i]; };</pre>              |
| Vdd.uw=vunpack(Vu.uh)   | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vdd.uw[i] = Vu.uh[i]; };</pre>             |
| Vdd.w=vunpack(Vu.h)     | <pre>for (i = 0; i &lt; VELEM(16); i++) {     Vdd.w[i] = Vu.h[i]; };</pre>               |
| Vxx.h   =vunpacko(Vu.b) | <pre>for (i = 0; i &lt; VELEM(8); i++) {     Vxx.uh[i]  = Vu.ub[i] &lt;&lt; 8; };</pre>  |
| Vxx.w =vunpacko(Vu.h)   | <pre>for (i = 0; i &lt; VELEM(16); i++) {    Vxx.uw[i]  = Vu.uh[i] &lt;&lt; 16; };</pre> |

# Class: COPROC\_VX (slots 0,1,2,3)

### **Notes**

- This instruction uses the HVX permute resource.
- This instruction uses the HVX shift resource.

### **Intrinsics**

| Vdd.h=vunpack(Vu.b)     | HVX_VectorPair Q6_Wh_vunpack_Vb(HVX_Vector Vu)                                     |
|-------------------------|------------------------------------------------------------------------------------|
| Vdd.uh=vunpack(Vu.ub)   | HVX_VectorPair Q6_Wuh_vunpack_Vub(HVX_Vector Vu)                                   |
| Vdd.uw=vunpack(Vu.uh)   | HVX_VectorPair Q6_Wuw_vunpack_Vuh(HVX_Vector Vu)                                   |
| Vdd.w=vunpack(Vu.h)     | HVX_VectorPair Q6_Ww_vunpack_Vh(HVX_Vector Vu)                                     |
| Vxx.h   =vunpacko(Vu.b) | <pre>HVX_VectorPair Q6_Wh_vunpackoor_WhVb(HVX_VectorPair Vxx, HVX_Vector Vu)</pre> |
| Vxx.w   =vunpacko(Vu.h) | <pre>HVX_VectorPair Q6_Ww_vunpackoor_WwVh(HVX_VectorPair Vxx, HVX_Vector Vu)</pre> |

# **Encoding**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                       |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|-----------------------|
|    | ICL/ | ASS | ;  |    |    | •  |    |    | •  | •  |    |    |    |    |    | Pa | rse |    |    | •  | u5 |   |   |   | • | • |   | • | d5 | • |   |                       |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | -  | 0  | 1  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vdd.uh=vunpack(Vu.ub) |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | •  | 0  | 1  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vdd.uw=vunpack(Vu.uh) |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | -  | 0  | 1  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vdd.h=vunpack(Vu.b)   |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | •  | 0  | 1  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vdd.w=vunpack(Vu.h)   |
|    | ICL  | ASS | ;  |    |    |    |    |    |    |    | •  |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | х5 |   |   |                       |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | 0  | -  | -  | -  | 0  | 0  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | х | x | x  | x | х | Vxx.h =vunpacko(Vu.b) |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | 0  | -  | -  | •  | 0  | 0  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 1 | х | x | х  | х | х | Vxx.w =vunpacko(Vu.h) |

### Field name Description

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |
| x5     | Field to encode register x |

## 5.2.10 HVX/SHIFT-RESOURCE

The HVX/SHIFT-RESOURCE instruction subclass includes instructions which use the HVX shift resource.

# Narrowing Shift

Arithmetically shift-right the elements in vector registers Vu and Vv by the lower bits of the scalar register Rt. Each result is optionally saturated, rounded to infinity, and packed into a single destination vector register. Each even element in the destination vector register Vd comes from the vector register Vv, and each odd element in Vd comes from the vector register Vu.

Vd.h=vasr(Vu.w,Vv.w,Rt)[:rnd][:sat]



# Syntax Behavior

Vd.b=vasr(Vu.h, Vv.h, Rt):rnd: for (i = 0; i < VELEM(16); i++) {

```
shamt = Rt \& 0x7;
                                    Vd.h[i].b[0] = sat 8((Vv.h[i] + ((shamt-
                               1)>0)?(1<<(shamt-1)):(1>>(shamt-1)) >>
                                    Vd.h[i].b[1] = sat_8((Vu.h[i] + ((shamt-
                               1)>0)?(1<<(shamt-1)):(1>>(shamt-1)) >>
                               shamt);
                               };
Vd.h=vasr(Vu.w,Vv.w,Rt):rnd: for (i = 0; i < VELEM(32); i++) {
                                    shamt = Rt \& 0xF;
sat
                                    Vd.w[i].h[0] = sat 16((Vv.w[i] + ((shamt-
                               1) >0) ?(sxt_{32->64}(1) << (shamt-1)) : (sxt_{32-}
                               _{>64}(1)>>(shamt-1)) ) >> shamt);
                                    Vd.w[i].h[1] = sat_16((Vu.w[i] + ((shamt-
                               1) >0) ?(sxt_{32->64}(1) << (shamt-1)) : (sxt_{32-})
                               >64(1)>>(shamt-1)) >> shamt);
};
Vd.h=vasr(Vu.w, Vv.w, Rt)[:sat for (i = 0; i < VELEM(32); i++) {
                                    Vd.w[i].h[0] = [sat_16] (Vv.w[i] >> (Rt &
                               0xF));
                                    Vd.w[i].h[1] = [sat_16](Vu.w[i] >> (Rt & 
                               0xF)) ;
                               };
Vd.ub=vasr(Vu.h, Vv.h, Rt) [:rn for (i = 0; i < VELEM(16); i++) {
                                    shamt = Rt \& 0x7;
d]:sat
                                    Vd.uh[i].b[0] = usat_8((Vv.h[i] +
                                ((shamt-1)>0)?(1<<(shamt-1)):(1>>(shamt-
                               1)) ) >> shamt);
                                    Vd.uh[i].b[1] = usat_8((Vu.h[i] +
                               ((shamt-1)>0)?(1<<(shamt-1)):(1>>(shamt-
                               1)) ) >> shamt) ;
                               };
Vd.uh=vasr(Vu.w, Vv.w, Rt):sat for (i = 0; i < VELEM(32); i++) {
                                    Vd.uw[i].h[0] = usat_16(Vv.w[i] >> (Rt &
                                    Vd.uw[i].h[1] = usat 16(Vu.w[i] >> (Rt &
                               0xF)) ;
                               };
```

Class: COPROC\_VX (slots 0,1,2,3)

### **Notes**

■ This instruction uses the HVX shift resource.

#### **Intrinsics**

Vd.b=vasr(Vu.h, Vv.h, Rt):rnd: HVX\_Vector Q6\_Vb\_vasr\_VhVhR\_rnd\_sat(HVX\_Vector Vu, HVX Vector Vv, Word32 Rt) Vd.h=vasr(Vu.w,Vv.w,Rt) HVX\_Vector Q6\_Vh\_vasr\_VwVwR(HVX\_Vector Vu, HVX Vector Vv, Word32 Rt) Vd.h=vasr(Vu.w, Vv.w, Rt):rnd: HVX\_Vector Q6\_Vh\_vasr\_VwVwR\_rnd\_sat(HVX\_Vector Vu, sat HVX Vector Vv, Word32 Rt) HVX Vector Q6 Vh vasr VwVwR sat(HVX Vector Vd.h=vasr(Vu.w, Vv.w, Rt):sat Vu, HVX\_Vector Vv, Word32 Rt) Vd.ub=vasr(Vu.h, Vv.h, Rt):rnd HVX Vector Q6\_Vub\_vasr\_VhVhR\_rnd\_sat(HVX\_Vector Vu, :sat HVX\_Vector Vv, Word32 Rt) Vd.ub=vasr(Vu.h, Vv.h, Rt):sat HVX\_Vector Q6\_Vub\_vasr\_VhVhR\_sat(HVX\_Vector Vu, HVX\_Vector Vv, Word32 Rt) Vd.uh=vasr(Vu.w,Vv.w,Rt):sat HVX\_VectorQ6\_Vuh\_vasr\_VwVwR\_sat(HVX\_Vector Vu, HVX\_Vector Vv, Word32 Rt)

### **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                                      |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|--------------------------------------|
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    |    | t3 |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                                      |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vd.h=vasr(Vu.w,Vv.w,Rt)              |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vd.h=vasr(Vu.w,Vv.w,Rt):sa t         |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vd.h=vasr(Vu.w,Vv.w,Rt):rn d:sat     |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vd.uh=vasr(Vu.w,Vv.w,Rt):s at        |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vd.ub=vasr(Vu.h,Vv.h,Rt):s at        |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vd.ub=vasr(Vu.h,Vv.h,Rt):r<br>nd:sat |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd.b=vasr(Vu.h,Vv.h,Rt):rn d:sat     |

| Field name De | scription |
|---------------|-----------|
|---------------|-----------|

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| t3     | Field to encode register t |
| u5     | Field to encode register u |
| v2     | Field to encode register v |
| v3     | Field to encode register v |

# Shift and add

Each element in the vector register Vu is arithmetically shifted right by the value specified by the lower bits of the scalar register Rt. The result is then added to the destination vector register Vx. For signed word shifts the lower 5 bits of Rt specify the shift amount.

The left shift does not saturate the result to the element size.



<sup>\*</sup>N is the number of operations implemented in each vector



### Vx.w += vasl(Vu.w,Rt)

#### Syntax Behavior

### Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction uses the HVX shift resource.

### **Intrinsics**

| <pre>Vx.w+=vasl(Vu.w,Rt)</pre> | <pre>HVX_Vector Q6_Vw_vaslacc_VwVwR(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)</pre> |
|--------------------------------|------------------------------------------------------------------------------------|
| Vx.w+=vasr(Vu.w,Rt)            | <pre>HVX_Vector Q6_Vw_vasracc_VwVwR(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)</pre> |

<sup>\*</sup>N is the number of operations implemented in each vector

# **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                     |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|---------------------|
|    | ICL | ASS | 5  |    |    |    |    |    |    |    |    |    | t5 |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | х5 |   |   |                     |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 1  | t  | t  | t  | t  | t  | P  | P   | 1  | u  | u  | u  | u | u | 0 | 1 | 0 | x | x | x  | x | x | Vx.w+=vasl(Vu.w,Rt) |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 1 | 0 | 1 | х | х | х  | х | х | Vx.w+=vasr(Vu.w,Rt) |

| Description |
|-------------|
|             |

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| t5     | Field to encode register t |
| u5     | Field to encode register u |
| x5     | Field to encode register x |

# Shift

Each element in the vector register Vu is arithmetically (logically) shifted right (left) by the value specified in the lower bits of the corresponding element of vector register Vv (or scalar register Rt). For halfword shifts the lower 4 bits are used, while for word shifts the lower 5 bits are used.

The logical left shift does not saturate the result to the element size.

### Vd.w=vlsr(Vu.w,Rt)



### Vd.w=vasl(Vu.w,Rt)



#### **Syntax**

#### **Behavior**

```
Vd.b=vasr(Vu.h, Vv.h, Rt):rnd: for (i = 0; i < VELEM(16); i++) {
                                  shamt = Rt \& 0x7;
sat
                                  Vd.h[i].b[0] = sat 8((Vv.h[i] + ((shamt-
                              1)>0)?(1<<(shamt-1)):(1>>(shamt-1)) >>
                                  Vd.h[i].b[1] = sat_8((Vu.h[i] + ((shamt-
                              1)>0)?(1<<(shamt-1)):(1>>(shamt-1)) >>
                              shamt);
                              };
Vd.h=vasl(Vu.h,Rt)
                              for (i = 0; i < VELEM(16); i++) {
                                  Vd.h[i] = (Vu.h[i] << (Rt & (16-1)));
Vd.h=vasl(Vu.h, Vv.h)
                              for (i = 0; i < VELEM(16); i++)
                                  Vd.h[i] = (Vu.h[i] << (Vv.uh[i] & (16-
                              1)));
                              };
Vd.h=vasr(Vu.h,Rt)
                              for (i = 0; i < VELEM(16); i++) {
                                  Vd.h[i] = (Vu.h[i] >> (Rt & (16-1)));
                              for (i = 0; i < VELEM(16); i++)
Vd.h=vasr(Vu.h, Vv.h)
                                  Vd.h[i] = (Vu.h[i] >> (Vv.uh[i] & (16-
                              1)));
                              };
Vd.h=vasr(Vu.w, Vv.w, Rt):rnd: for (i = 0; i < VELEM(32); i++) {
                                  shamt = Rt \& 0xF;
sat
                                  Vd.w[i].h[0] = sat_16((Vv.w[i] + ((shamt-
                              1) >0) ?(sxt_{32->64}(1) << (shamt-1)) : (sxt_{32-}
                              Vd.w[i].h[1] = sat 16((Vu.w[i] + ((shamt-
                              1) >0) ? (sxt_{32->64}(1) << (shamt-1)) : (sxt_{32-})
                              >64(1)>>(shamt-1)) ) >> shamt);
};
Vd.h=vasr(Vu.w, Vv.w, Rt) [:sat for (i = 0; i < VELEM(32); i++) {
                                  Vd.w[i].h[0] = [sat_16] (Vv.w[i] >> (Rt &
                                  Vd.w[i].h[1] = [sat_16] (Vu.w[i] >> (Rt &
                              0xF));
                              };
Vd.h=vlsr(Vu.h, Vv.h)
                              for (i = 0; i < VELEM(16); i++) {
                                  Vd.uh[i] = (Vu.uh[i] >> (Vv.uh[i] &
                              (16-1)));
                              };
Vd.ub=vasr(Vu.h, Vv.h, Rt) [:rn for (i = 0; i < VELEM(16); i++) {
d]:sat
                                  shamt = Rt & 0x7;
                                  Vd.uh[i].b[0] = usat 8((Vv.h[i] +
                              ((shamt-1)>0)?(1<<(shamt-1)):(1>>(shamt-
                              1)) ) >> shamt);
                                  Vd.uh[i].b[1] = usat 8((Vu.h[i] +
                              ((shamt-1)>0)?(1<<(shamt-1)):(1>>(shamt-
                              1)) ) >> shamt) ;
                              };
```

209

#### **Syntax**

#### **Behavior**

```
Vd.uh=vasr(Vu.w, Vv.w, Rt):sat for (i = 0; i < VELEM(32); i++) {
                                  Vd.uw[i].h[0] = usat_16(Vv.w[i] >> (Rt &
                                  Vd.uw[i].h[1] = usat 16(Vu.w[i] >> (Rt &
                              0xF));
                              };
Vd.uh=vlsr(Vu.uh,Rt)
                              for (i = 0; i < VELEM(16); i++) {
                                  Vd.uh[i] = (Vu.uh[i] >> (Rt & (16-1)))
                              };
Vd.uw=vlsr(Vu.uw,Rt)
                              for (i = 0; i < VELEM(32); i++) {
                                  Vd.uw[i] = (Vu.uw[i] >> (Rt & (32-1)))
                              };
Vd.w=vasl(Vu.w,Rt)
                              for (i = 0; i < VELEM(32); i++) {
                                  Vd.w[i] = (Vu.w[i] << (Rt & (32-1)));
                              };
Vd.w=vasl(Vu.w, Vv.w)
                              for (i = 0; i < VELEM(32); i++) {
                                 Vd.w[i] = (Vu.w[i] << (Vv.uw[i] & (32-
                              1)));
                              };
Vd.w=vasr(Vu.w,Rt)
                              for (i = 0; i < VELEM(32); i++) {
                                  Vd.w[i] = (Vu.w[i] >> (Rt & (32-1)));
                              };
Vd.w=vasr(Vu.w, Vv.w)
                              for (i = 0; i < VELEM(32); i++) {
                                 Vd.w[i] = (Vu.w[i] >> (Vv.uw[i] & (32-
                              1)));
                              };
Vd.w=vlsr(Vu.w, Vv.w)
                              for (i = 0; i < VELEM(32); i++) {
                                  Vd.uw[i] = (Vu.uw[i] >> (Vv.uw[i] &
                              (32-1)));
```

Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction uses the HVX shift resource.

### **Intrinsics**

| <pre>Vd.b=vasr(Vu.h, Vv.h, Rt):rnd: sat</pre>  | HVX_Vector Q6_Vb_vasr_VhVhR_rnd_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)        |
|------------------------------------------------|-------------------------------------------------------------------------------------|
| Vd.h=vasl(Vu.h,Rt)                             | <pre>HVX_Vector Q6_Vh_vasl_VhR(HVX_Vector Vu,<br/>Word32 Rt)</pre>                  |
| Vd.h=vasl(Vu.h, Vv.h)                          | <pre>HVX_Vector Q6_Vh_vasl_VhVh(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre>             |
| Vd.h=vasr(Vu.h,Rt)                             | <pre>HVX_Vector Q6_Vh_vasr_VhR(HVX_Vector Vu,<br/>Word32 Rt)</pre>                  |
| Vd.h=vasr(Vu.h, Vv.h)                          | <pre>HVX_Vector Q6_Vh_vasr_VhVh(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre>             |
| Vd.h=vasr(Vu.w,Vv.w,Rt)                        | <pre>HVX_Vector Q6_Vh_vasr_VwVwR(HVX_Vector Vu,<br/>HVX_Vector Vv, Word32 Rt)</pre> |
| <pre>Vd.h=vasr(Vu.w, Vv.w, Rt):rnd: sat</pre>  | HVX_Vector Q6_Vh_vasr_VwVwR_rnd_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)        |
| Vd.h=vasr(Vu.w,Vv.w,Rt):sat                    | HVX_Vector Q6_Vh_vasr_VwVwR_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)            |
| Vd.h=vlsr(Vu.h, Vv.h)                          | HVX_Vector Q6_Vh_vlsr_VhVh(HVX_Vector Vu, HVX_Vector Vv)                            |
| <pre>Vd.ub=vasr(Vu.h, Vv.h, Rt):rnd :sat</pre> | HVX_Vector Q6_Vub_vasr_VhVhR_rnd_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)       |
| Vd.ub=vasr(Vu.h,Vv.h,Rt):sat                   | HVX_Vector Q6_Vub_vasr_VhVhR_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)           |
| Vd.uh=vasr(Vu.w,Vv.w,Rt):sat                   | HVX_Vector Q6_Vuh_vasr_VwVwR_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)           |
| Vd.uh=vlsr(Vu.uh,Rt)                           | <pre>HVX_Vector Q6_Vuh_vlsr_VuhR(HVX_Vector Vu,<br/>Word32 Rt)</pre>                |
| Vd.uw=vlsr(Vu.uw,Rt)                           | <pre>HVX_Vector Q6_Vuw_vlsr_VuwR(HVX_Vector Vu,<br/>Word32 Rt)</pre>                |
| Vd.w=vasl(Vu.w,Rt)                             | <pre>HVX_Vector Q6_Vw_vasl_VwR(HVX_Vector Vu, Word32 Rt)</pre>                      |
| Vd.w=vasl(Vu.w,Vv.w)                           | <pre>HVX_Vector Q6_Vw_vasl_VwVw(HVX_Vector Vu,<br/>HVX_Vector Vv)</pre>             |
| Vd.w=vasr(Vu.w,Rt)                             | <pre>HVX_Vector Q6_Vw_vasr_VwR(HVX_Vector Vu, Word32 Rt)</pre>                      |
| Vd.w=vasr(Vu.w,Vv.w)                           | HVX_Vector Q6_Vw_vasr_VwVw(HVX_Vector Vu, HVX_Vector Vv)                            |
| Vd.w=vlsr(Vu.w,Vv.w)                           | HVX_Vector Q6_Vw_vlsr_VwVw(HVX_Vector Vu, HVX_Vector Vv)                            |

# **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                                      |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|--------------------------------------|
|    | ICL | ASS | }  |    |    |    |    | 1  | 1  |    |    |    | t5 |    |    | Ра | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                                      |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vd.w=vasr(Vu.w,Rt)                   |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vd.h=vasr(Vu.h,Rt)                   |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vd.w=vasl(Vu.w,Rt)                   |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd.h=vasl(Vu.h,Rt)                   |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vd.uw=vlsr(Vu.uw,Rt)                 |
| 0  | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vd.uh=vlsr(Vu.uh,Rt)                 |
|    | ICL | ASS | 3  |    |    |    |    |    |    |    |    |    |    | t3 |    | Ра | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                                      |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vd.h=vasr(Vu.w,Vv.w,Rt)              |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vd.h=vasr(Vu.w,Vv.w,Rt):sa t         |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vd.h=vasr(Vu.w,Vv.w,Rt):rn d:sat     |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vd.uh=vasr(Vu.w,Vv.w,Rt):s at        |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vd.ub=vasr(Vu.h,Vv.h,Rt):s at        |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | t  | t  | t  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vd.ub=vasr(Vu.h,Vv.h,Rt):r<br>nd:sat |
| 0  | 0   | 0   | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | t  | t  | t  | Р  | Р   | 1  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd.b=vasr(Vu.h,Vv.h,Rt):rn d:sat     |
|    | ICL | ASS | 3  |    |    |    |    | ,  |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                                      |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | v  | v  | ٧  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 0 | d | d | d  | d | d | Vd.w=vasr(Vu.w,Vv.w)                 |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | ٧  | v  | v  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 0 | 1 | d | d | d  | d | d | Vd.w=vlsr(Vu.w,Vv.w)                 |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | ٧  | v  | v  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 0 | d | d | d  | d | d | Vd.h=vlsr(Vu.h,Vv.h)                 |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | ٧  | v  | v  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 0 | 1 | 1 | d | d | d  | d | d | Vd.h=vasr(Vu.h,Vv.h)                 |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | ٧  | ٧  | ٧  | ٧  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vd.w=vasl(Vu.w,Vv.w)                 |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | ٧  | ٧  | ٧  | ٧  | ٧  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vd.h=vasl(Vu.h,Vv.h)                 |

| Fie | Ы  | nar | ne  |
|-----|----|-----|-----|
| ııc | ıu | Hai | IIC |

### Description

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| t3     | Field to encode register t |
| t5     | Field to encode register t |
| u5     | Field to encode register u |
| v2     | Field to encode register v |
| v3     | Field to encode register v |
| v5     | Field to encode register v |

# Round to next smaller element size

Pack signed words to signed or unsigned halfwords, add 0x8000 to the lower 16 bits, logically or arithmetically right-shift by 16, and saturate the results to unsigned or signed halfwords respectively. Alternatively pack signed halfwords to signed or unsigned bytes, add 0x80 to the lower 8 bits, logically or arithmetically right-shift by 8, and saturate the results to unsigned or signed bytes respectively. The odd elements in the destination vector register Vd come from vector register Vv, and the even elements from Vu.



#### **Syntax Behavior** Vd.b=vround(Vu.h, Vv.h):sat for (i = 0; i < VELEM(16); i++) { $Vd.uh[i].b[0] = sat_8((Vv.h[i] + 0x80) >>$ Vd.uh[i].b[1] = sat 8((Vu.h[i] + 0x80) >>8); }; for $(i = 0; i < VELEM(32); i++) {$ Vd.h=vround(Vu.w, Vv.w):sat $Vd.uw[i].h[0] = sat_16((Vv.w[i] + 0x8000)$ >> 16); Vd.uw[i].h[1] = sat 16((Vu.w[i] + 0x8000)>> 16) ; }; for (i = 0; i < VELEM(16); i++) { Vd.ub=vround(Vu.h, Vv.h):sat Vd.uh[i].b[0] = usat\_8((Vv.h[i] + 0x80) Vd.uh[i].b[1] = usat\_8((Vu.h[i] + 0x80) >> 8) ; }; for $(i = 0; i < VELEM(32); i++) {$ Vd.uh=vround(Vu.w, Vv.w):sat Vd.uw[i].h[0] = usat 16((Vv.w[i] + 0x8000) >> 16);Vd.uw[i].h[1] = usat\_16((Vu.w[i] + 0x8000) >> 16) ;

### Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction uses the HVX shift resource.

#### **Intrinsics**

| Vd.b=vround(Vu.h, Vv.h):sat | <pre>HVX_Vector Q6_Vb_vround_VhVh_sat(HVX_Vector Vu, HVX_Vector Vv)</pre>  |
|-----------------------------|----------------------------------------------------------------------------|
| Vd.h=vround(Vu.w,Vv.w):sat  | <pre>HVX_Vector Q6_Vh_vround_VwVw_sat(HVX_Vector Vu, HVX_Vector Vv)</pre>  |
| Vd.ub=vround(Vu.h,Vv.h):sat | HVX_Vector Q6_Vub_vround_VhVh_sat(HVX_Vector Vu, HVX_Vector Vv)            |
| Vd.uh=vround(Vu.w,Vv.w):sat | <pre>HVX_Vector Q6_Vuh_vround_VwVw_sat(HVX_Vector Vu, HVX_Vector Vv)</pre> |

# **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                              |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|------------------------------|
|    | ICL | ASS | 3  |    |    | •  |    |    |    |    |    |    |    | •  | •  | Pa | rse |    |    |    | u5 |   |   |   | • | • |   |   | d5 | • |   |                              |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vd.h=vround(Vu.w,Vv.w):sa    |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vd.uh=vround(Vu.w,Vv.w):s at |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  | ٧  | ٧  | ٧  | ٧  | v  | P  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vd.b=vround(Vu.h,Vv.h):sat   |
| 0  | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  | v  | v  | v  | v  | v  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vd.ub=vround(Vu.h,Vv.h):s at |

Field name Description

| ICLASS | Instruction Class          |
|--------|----------------------------|
| Parse  | Packet/Loop parse bits     |
| d5     | Field to encode register d |
| u5     | Field to encode register u |
| v5     | Field to encode register v |

# Bit counting

The bit counting operations are applied to each vector element in a vector register Vu, and place the result in the corresponding element in the vector destination register Vd.

Count leading zeros (vcl0) counts the number of consecutive zeros starting with the most significant bit. It supports unsigned halfword and word. Population count (vpopcount) counts the number of non-zero bits in a halfword element. Normalization Amount (vnormamt) counts the number of bits for normalization (consecutive sign bits minus one, with zero treated specially).

| Syntax               | Behavior                                                                                                         |
|----------------------|------------------------------------------------------------------------------------------------------------------|
| Vd.h=vnormamt(Vu.h)  | <pre>for (i = 0; i &lt; VELEM(16); i++) {</pre>                                                                  |
| Vd.h=vpopcount(Vu.h) | <pre>for (i = 0; i &lt; VELEM(16); i++) {       {             Vd.uh[i] = count_ones(Vu.uh[i]);       }; };</pre> |
| Vd.uh=vcl0(Vu.uh)    | <pre>for (i = 0; i &lt; VELEM(16); i++) {</pre>                                                                  |
| Vd.uw=vcl0(Vu.uw)    | <pre>for (i = 0; i &lt; VELEM(32); i++) {</pre>                                                                  |
| Vd.w=vnormamt(Vu.w)  | <pre>for (i = 0; i &lt; VELEM(32); i++) {</pre>                                                                  |

Class: COPROC\_VX (slots 0,1,2,3)

#### **Notes**

■ This instruction uses the HVX shift resource.

### **Intrinsics**

| Vd.h=vnormamt(Vu.h)  | <pre>HVX_Vector Q6_Vh_vnormamt_Vh(HVX_Vector Vu)</pre> |
|----------------------|--------------------------------------------------------|
| Vd.h=vpopcount(Vu.h) | HVX_Vector Q6_Vh_vpopcount_Vh(HVX_Vector Vu)           |
| Vd.uh=vcl0(Vu.uh)    | HVX_Vector Q6_Vuh_vcl0_Vuh(HVX_Vector Vu)              |
| Vd.uw=vcl0(Vu.uw)    | HVX_Vector Q6_Vuw_vcl0_Vuw(HVX_Vector Vu)              |
| Vd.w=vnormamt(Vu.w)  | <pre>HVX_Vector Q6_Vw_vnormamt_Vw(HVX_Vector Vu)</pre> |

# **Encoding**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                      |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|----------------------|
|    | ICL/ | ASS | 6  |    |    |    |    |    |    |    |    |    |    |    |    | Pa | rse |    |    |    | u5 |   |   |   |   |   |   |   | d5 |   |   |                      |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | -  | 1  | 0  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vd.uw=vcl0(Vu.uw)    |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | -  | 1  | 0  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 0 | d | d | d  | d | d | Vd.h=vpopcount(Vu.h) |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | -  | 1  | 0  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 1 | 1 | d | d | d  | d | d | Vd.uh=vcl0(Vu.uh)    |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  |    | -  | -  | -  | -  | 1  | 1  | Р  | P   | 0  | u  | u  | u  | u | u | 1 | 0 | 0 | d | d | d  | d | d | Vd.w=vnormamt(Vu.w)  |
| 0  | 0    | 0   | 1  | 1  | 1  | 1  | 0  | -  | -  | -  | -  | -  | -  | 1  | 1  | Р  | Р   | 0  | u  | u  | u  | u | u | 1 | 0 | 1 | d | d | d  | d | d | Vd.h=vnormamt(Vu.h)  |

Field name Description

ICLASSInstruction ClassParsePacket/Loop parse bitsd5Field to encode register du5Field to encode register u

# **5.2.11 HVX/STORE**

The HVX/STORE instruction subclass includes memory store instructions.

# Store - byte-enabled aligned

Of the bytes in vector register Vs, store to memory only the ones where the corresponding bit in the predicate register Qv is enabled. The block of memory to store into is at a vector-size-aligned address. The operation has three ways to generate the memory pointer address: Rt with a constant 4-bit signed offset, Rx with a signed post-increment, and Rx with a modifier register Mu post-increment. For the immediate forms, the value indicates the number of vectors worth of data. Mu contains the actual byte offset.

If all bits in Qv are set to zero, no data will be stored to memory, but the post-increment of the pointer in Rt will occur.

If the pointer presented to the instruction is not aligned, the instruction simply ignores the lower bits, yielding an aligned address.

## If (Qv4) vmem(Rt) = Vs



| if ([!]Qv4) vmem(Rt):nt=Vs                | Assembler mapped to: "if ([!]Qv4) vmem(Rt+#0):nt=Vs" |
|-------------------------------------------|------------------------------------------------------|
| if ([!]Qv4) vmem(Rt)=Vs                   | Assembler mapped to: "if ([!]Qv4) vmem(Rt+#0)=Vs"    |
| <pre>if ([!]Qv4) vmem(Rt+#s4):nt=Vs</pre> | EA=Rt+#s*VBYTES;<br>*(EA&~(ALIGNMENT-1)) = Vs;       |

### if ([!]Qv4) vmem(Rt+#s4)=Vs EA=Rt+#s\*VBYTES; \*(EA&~(ALIGNMENT-1)) = Vs; if ([!]Qv4) vmem(Rx++#s3):nt=Vs \*(EA&~(ALIGNMENT-1)) = Vs; Rx=Rx+#s\*VBYTES; if ([!]Qv4) vmem(Rx++#s3)=Vs EA=Rx; \*(EA&~(ALIGNMENT-1)) = Vs; Rx=Rx+#s\*VBYTES; if ([!]Qv4) EA=Rx; vmem(Rx++Mu):nt=Vs \*(EA&~(ALIGNMENT-1)) = Vs; Rx=Rx+MuV;if ([!]Qv4) vmem(Rx++Mu)=Vs EA=Rx; \*(EA&~(ALIGNMENT-1)) = Vs;Rx=Rx+MuV;

**Behavior** 

## Class: COPROC\_VMEM (slots 0)

**Syntax** 

### **Notes**

- This instruction can use any HVX resource.
- An optional "non-temporal" hint to the micro-architecture can be specified to indicate the data has no reuse.
- Immediates used in address computation are specificed in multiples of vector length.

# **Encoding**

ICLASS

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                                  |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|----|---|---|---|---|---|----|---|---|----------------------------------|
|    | ICL  | ASS | 3  |    |    |    |    |    | NT |    |    |    | t5 |    |    | Pa | rse |    |    |    |    |   |    |   |   |   |   |   | s5 |   |   |                                  |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | i  | v  | ٧  | i  | i | i  | 0 | 0 | 0 | s | s | s  | s | s | if (Qv4) vmem(Rt+#s4)=Vs         |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 0  | t  | t  | t  | t  | t  | Р  | Р   | i  | v  | ٧  | i  | i | i  | 0 | 0 | 1 | s | s | s  | s | s | if (!Qv4) vmem(Rt+#s4)=Vs        |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 1  | 1  | 0  | t  | t  | t  | t  | t  | Р  | Р   | i  | v  | v  | i  | i | i  | 0 | 0 | 0 | s | s | s  | s | s | if (Qv4)<br>vmem(Rt+#s4):nt=Vs   |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 1  | 1  | 0  | t  | t  | t  | t  | t  | Р  | Р   | i  | v  | >  | -  | ï | i  | 0 | 0 | 1 | ø | s | s  | s | s | if (!Qv4)<br>vmem(Rt+#s4):nt=Vs  |
|    | ICL/ | ASS | 3  |    |    |    |    |    | NT |    |    |    | х5 |    |    | Pa | rse |    | 5. |    |    |   | 5. |   |   |   |   |   | s5 |   |   |                                  |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 1  | 0  | 0  | x  | x  | x  | x  | x  | Р  | Р   | -  | v  | v  |    | i | i  | 0 | 0 | 0 | s | s | s  | s | s | if (Qv4)<br>vmem(Rx++#s3)=Vs     |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 1  | 0  | 0  | x  | x  | x  | x  | x  | Р  | Р   | -  | v  | v  |    | i | i  | 0 | 0 | 1 | s | s | s  | s | s | if (!Qv4)<br>vmem(Rx++#s3)=Vs    |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 1  | 1  | 0  | x  | x  | x  | x  | x  | Р  | Р   | -  | v  | v  | i  | i | i  | 0 | 0 | 0 | s | s | s  | s | s | if (Qv4)<br>vmem(Rx++#s3):nt=Vs  |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 1  | 1  | 0  | x  | x  | x  | x  | x  | Р  | Р   | -  | v  | v  | i  | i | i  | 0 | 0 | 1 | s | s | s  | s | s | if (!Qv4)<br>vmem(Rx++#s3):nt=Vs |
|    | ICLA | ASS | 3  |    |    |    |    |    | NT |    |    |    | х5 |    |    | Pa | rse | u1 |    |    |    |   |    |   |   |   |   |   | s5 |   |   |                                  |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 1  | 0  | 0  | x  | x  | x  | x  | x  | Р  | Р   | u  | v  | v  |    | - | -  | 0 | 0 | 0 | s | s | s  | s | s | if (Qv4)<br>vmem(Rx++Mu)=Vs      |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 1  | 0  | 0  | x  | x  | x  | x  | x  | Р  | Р   | u  | v  | v  |    |   | -  | 0 | 0 | 1 | s | s | s  | s | s | if (!Qv4)<br>vmem(Rx++Mu)=Vs     |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 1  | 1  | 0  | x  | x  | x  | x  | x  | Р  | Р   | u  | v  | v  |    | - | -  | 0 | 0 | 0 | s | s | s  | s | s | if (Qv4)<br>vmem(Rx++Mu):nt=Vs   |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 1  | 1  | 0  | x  | x  | x  | x  | x  | Р  | Р   | u  | v  | v  |    | • | -  | 0 | 0 | 1 | s | s | s  | s | s | if (!Qv4)<br>vmem(Rx++Mu):nt=Vs  |

| Field name | Description |
|------------|-------------|
|            |             |

| NT         | NonTemporal                |
|------------|----------------------------|
| Parse      | Packet/Loop parse bits     |
| <b>s</b> 5 | Field to encode register s |
| t5         | Field to encode register t |
| u1         | Field to encode register u |
| v2         | Field to encode register v |
| x5         | Field to encode register x |

Instruction Class

## Store - new

Store the result of an operation in the current packet to memory, using a vector-aligned address. The result is also written to the vector register file at the vector register location.

For example, in the instruction "vmem(R8++#1) = V12.new", the value in V12 in this packet is written to memory, and V12 is also written to the vector register file.

The operation has three ways to generate the memory pointer address: Rt with a constant 4-bit signed offset, Rx with a 3-bit signed post-increment, and Rx with a modifier register Mu post-increment. For the immediate forms, the value indicates the number of vectors worth of data. Mu contains the actual byte offset.

The store is conditional, based on the value of the scalar predicate register Pv. If the condition evaluates false, the operation becomes a NOP.

```
if ([!]Pv)
                               if ([!]Pv[0]) {
vmem(Rt+#s4):nt=Os8.new
                                   EA=Rt+#s*VBYTES;
                                   *(EA&~(ALIGNMENT-1)) = OsN.new;
                               } else {
                                   NOP;
                               };
if ([!]Pv)
                               if ([!]Pv[0]) {
vmem(Rt+#s4)=Os8.new
                                   EA=Rt+#s*VBYTES;
                                   *(EA&~(ALIGNMENT-1)) = OsN.new;
                               } else {
                                   NOP;
if ([!]Pv)
                               if ([!]Pv[0]) {
vmem(Rx++#s3):nt=Os8.new
                                   EA=Rx;
                                   *(EA&~(ALIGNMENT-1)) = OsN.new;
                                   Rx=Rx+#s*VBYTES;
                               } else {
                                   NOP;
if ([!]Pv)
                               if ([!]Pv[0]) {
vmem(Rx++#s3)=Os8.new
                                   EA=Rx;
                                   *(EA&~(ALIGNMENT-1)) = OsN.new;
                                   Rx=Rx+#s*VBYTES;
                               } else {
                                   NOP;
if ([!]Pv)
                               if ([!]Pv[0]) {
vmem(Rx++Mu):nt=Os8.new
                                   EA=Rx;
                                   *(EA&~(ALIGNMENT-1)) = OsN.new;
                                   Rx=Rx+MuV;
                               } else {
                                   NOP;
```

#### Syntax

#### **Behavior**

```
if ([!]Pv)
                              if ([!]Pv[0]) {
vmem(Rx++Mu)=Os8.new
                                  EA=Rx;
                                  *(EA&~(ALIGNMENT-1)) = OsN.new;
                                  Rx=Rx+MuV;
                              } else {
                                  NOP;
vmem(Rt):nt=Os8.new
                              Assembler mapped to:
                              "vmem(Rt+#0):nt=Os8.new"
vmem(Rt)=Os8.new
                              Assembler mapped to: "vmem(Rt+#0)=Os8.new"
vmem(Rt+#s4):nt=Os8.new
                              EA=Rt+#s*VBYTES;
                              *(EA&~(ALIGNMENT-1)) = OsN.new;
vmem(Rt+#s4)=Os8.new
                              EA=Rt+#s*VBYTES;
                              *(EA&~(ALIGNMENT-1)) = OsN.new;
vmem(Rx++#s3):nt=Os8.new
                              *(EA&~(ALIGNMENT-1)) = OsN.new;
                              Rx=Rx+#s*VBYTES;
vmem(Rx++#s3)=Os8.new
                              EA=Rx;
                              *(EA&~(ALIGNMENT-1)) = OsN.new;
                              Rx=Rx+#s*VBYTES;
vmem(Rx++Mu):nt=Os8.new
                              *(EA&~(ALIGNMENT-1)) = OsN.new;
                              Rx=Rx+MuV;
vmem(Rx++Mu)=Os8.new
                              *(EA&~(ALIGNMENT-1)) = OsN.new;
                              Rx=Rx+MuV;
```

### Class: COPROC\_VMEM (slots 0)

#### **Notes**

- This instruction can use any HVX resource.
- An optional "non-temporal" hint to the micro-architecture can be specified to indicate the data has no reuse.
- Immediates used in address computation are specificed in multiples of vector length.

# **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |                                          |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|------------------------------------------|
|    | ICL | ASS | 3  |    |    |    |    |    | NT |    |    |    | t5 |    |    | Pa | rse |    |    |    |    |   |   |   |   |   |   |   |   | s3 |   |                                          |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | i  | -  | -  | i  | i | i | 0 | 0 | 1 | - | - | s | s  | s | vmem(Rt+#s4)=Os8.new                     |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 0  | 0  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | i  | -  | -  | i  | i | i | 0 | 0 | 1 | - | - | s | s  | s | vmem(Rt+#s4):nt=Os8.new                  |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | i  | v  | v  | i  | i | i | 0 | 1 | 0 | 0 | 0 | s | s  | s | if (Pv)<br>vmem(Rt+#s4)=Os8.new          |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | i  | v  | ٧  | i  | i | i | 0 | 1 | 1 | 0 | 1 | s | s  | s | if (!Pv)<br>vmem(Rt+#s4)=Os8.new         |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 0  | 1  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | i  | v  | v  | i  | i | i | 0 | 1 | 0 | 1 | 0 | s | s  | s | if (Pv)<br>vmem(Rt+#s4):nt=Os8.new       |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 0  | 1  | 1  | 1  | t  | t  | t  | t  | t  | Р  | P   | i  | v  | v  | i  | i | i | 0 | 1 | 1 | 1 | 1 | s | s  | s | if (!Pv)<br>vmem(Rt+#s4):nt=Os8.new      |
|    | ICL | ASS | 3  |    | r  |    | ı  | ı  | NT |    |    | r  | х5 |    |    | Pa | rse |    |    |    |    |   |   | r | r |   |   |   |   | s3 |   |                                          |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | X  | x  | X  | x  | x  | Р  | Р   | -  | -  | -  | i  | i | i | 0 | 0 | 1 | - | - | s | s  | s | vmem(Rx++#s3)=Os8.new                    |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 1  | 0  | 1  | 1  | x  | x  | x  | x  | x  | Р  | Р   | -  | -  | -  | i  | i | i | 0 | 0 | 1 | - | - | s | s  | s | vmem(Rx++#s3):nt=Os8.ne<br>w             |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | x  | x  | x  | x  | x  | Р  | Р   | -  | v  | ٧  | -  | - | - | 0 | 1 | 0 | 0 | 0 | s | s  | s | if (Pv)<br>vmem(Rx++#s3)=Os8.new         |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | x  | x  | x  | x  | x  | Р  | Р   | -  | v  | >  | ï  | ï | - | 0 | 1 | 1 | 0 | 1 | s | s  | s | if (!Pv)<br>vmem(Rx++#s3)=Os8.new        |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 1  | 1  | 1  | 1  | x  | x  | x  | x  | x  | Р  | Р   | -  | v  | v  | i  | i | i | 0 | 1 | 0 | 1 | 0 | s | s  | s | if (Pv)<br>vmem(Rx++#s3):nt=Os8.ne<br>w  |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 1  | 1  | 1  | 1  | x  | x  | x  | x  | x  | Р  | Р   | -  | v  | v  | i  | i | i | 0 | 1 | 1 | 1 | 1 | s | s  | s | if (!Pv)<br>vmem(Rx++#s3):nt=Os8.ne<br>w |
|    | ICL | ASS | 3  |    |    |    |    |    | NT |    |    |    | х5 |    |    | Pa | rse | u1 |    |    |    |   |   |   |   |   |   |   |   | s3 |   |                                          |
| 0  | 0   | 1   | 0  | 1  | 0  | 1  | 1  | 0  | 0  | 1  | x  | x  | x  | x  | x  | Р  | Р   | u  | -  | •  | •  | • | • | 0 | 0 | 1 | - | - | s | s  | s | vmem(Rx++Mu)=Os8.new                     |
| 0  | 0   | 1   | 0  | 1  | 0  | 1  | 1  | 0  | 1  | 1  | x  | x  | x  | x  | x  | Р  | Р   | u  | -  |    |    |   | • | 0 | 0 | 1 | - | - | s | s  | s | vmem(Rx++Mu):nt=Os8.ne<br>w              |
| 0  | 0   | 1   | 0  | 1  | 0  | 1  | 1  | 1  | 0  | 1  | x  | x  | x  | x  | x  | Р  | Р   | u  | v  | v  | -  | - | - | 0 | 1 | 0 | 0 | 0 | s | s  | s | if (Pv)<br>vmem(Rx++Mu)=Os8.new          |
| 0  | 0   | 1   | 0  | 1  | 0  | 1  | 1  | 1  | 0  | 1  | x  | x  | x  | x  | x  | Р  | Р   | u  | v  | ٧  | -  | - | - | 0 | 1 | 1 | 0 | 1 | s | s  | s | if (!Pv)<br>vmem(Rx++Mu)=Os8.new         |
| 0  | 0   | 1   | 0  | 1  | 0  | 1  | 1  | 1  | 1  | 1  | x  | x  | x  | x  | x  | Р  | Р   | u  | v  | v  |    | - | - | 0 | 1 | 0 | 1 | 0 | s | s  | s | if (Pv)<br>vmem(Rx++Mu):nt=Os8.ne<br>w   |
| 0  | 0   | 1   | 0  | 1  | 0  | 1  | 1  | 1  | 1  | 1  | x  | x  | x  | x  | x  | Р  | Р   | u  | v  | v  | -  | • |   | 0 | 1 | 1 | 1 | 1 | s | s  | s | if (!Pv)<br>vmem(Rx++Mu):nt=Os8.ne<br>w  |

| Field name |                   |
|------------|-------------------|
| CLASS      | Instruction Class |

ICLASS

NonTemporal NTPacket/Loop parse bits Parse Field to encode register s s3 t5 Field to encode register t u1 Field to encode register u v2 Field to encode register v Field to encode register x x5

# Description

# Store - aligned

Write a full vector register Vs to memory, using a vector-size-aligned address. The operation has three ways to generate the memory pointer address: Rt with a constant 4-bit signed offset, Rx with a signed post-increment, and Rx with a modifier register Mu post-increment. For the immediate forms, the value indicates the number of vectors worth of data. Mu contains the actual byte offset.

If the pointer presented to the instruction is not aligned, the instruction simply ignores the lower bits, yielding an aligned address.

If a scalar predicate register Pv evaluates true, store a full vector register Vs to memory, using a vector-size-aligned address. Otherwise, the operation becomes a NOP

```
Assembler mapped to: "if ([!]Pv)
if ([!]Pv) vmem(Rt):nt=Vs
                              vmem(Rt+#0):nt=Vs"
if ([!]Pv) vmem(Rt)=Vs
                              Assembler mapped to: "if ([!]Pv)
                              vmem(Rt+#0)=Vs"
if ([!]Pv)
                              if ([!]Pv[0]) {
vmem(Rt+#s4):nt=Vs
                                   EA=Rt+#s*VBYTES;
                                   *(EA&~(ALIGNMENT-1)) = Vs;
                               } else {
                                   NOP;
                              };
if ([!]Pv) vmem (Rt+#s4)=Vs
                              if ([!]Pv[0]) {
                                   EA=Rt+#s*VBYTES;
                                   *(EA&~(ALIGNMENT-1)) = Vs;
                               } else {
                                   NOP;
if ([!]Pv)
                              if ([!]Pv[0]) {
vmem(Rx++#s3):nt=Vs
                                   EA=Rx;
                                   *(EA&~(ALIGNMENT-1)) = Vs;
                                   Rx=Rx+#s*VBYTES;
                               } else {
                                   NOP;
if ([!]Pv) vmem(Rx++#s3)=Vs
                              if ([!]Pv[0]) {
                                   EA=Rx;
                                   *(EA&~(ALIGNMENT-1)) = Vs;
                                   Rx=Rx+#s*VBYTES;
                               } else {
                                   NOP;
if ([!]Pv)
                              if ([!]Pv[0]) {
vmem(Rx++Mu):nt=Vs
                                   EA=Rx;
                                   *(EA&~(ALIGNMENT-1)) = Vs;
                                   Rx=Rx+MuV;
                               } else {
                                   NOP;
```

#### **Syntax**

#### **Behavior**

```
if ([!]Pv) vmem(Rx++Mu)=Vs
                             if ([!]Pv[0]) {
                                  EA=Rx;
                                  *(EA&~(ALIGNMENT-1)) = Vs;
                                  Rx=Rx+MuV;
                              } else {
                                  NOP;
                              Assembler mapped to: "vmem(Rt+#0):nt=Vs"
vmem(Rt):nt=Vs
vmem(Rt)=Vs
                              Assembler mapped to: "vmem(Rt+#0)=Vs"
                              EA=Rt+#s*VBYTES;
vmem(Rt+#s4):nt=Vs
                              *(EA&~(ALIGNMENT-1)) = Vs;
vmem(Rt+#s4)=Vs
                              EA=Rt+#s*VBYTES;
                              *(EA&~(ALIGNMENT-1)) = Vs;
vmem(Rx++#s3):nt=Vs
                              *(EA&~(ALIGNMENT-1)) = Vs;
                              Rx=Rx+#s*VBYTES;
vmem(Rx++#s3)=Vs
                              *(EA&~(ALIGNMENT-1)) = Vs;
                              Rx=Rx+#s*VBYTES;
vmem(Rx++Mu):nt=Vs
                              *(EA&~(ALIGNMENT-1)) = Vs;
                              Rx=Rx+MuV;
vmem(Rx++Mu)=Vs
                              *(EA&~(ALIGNMENT-1)) = Vs;
                              Rx=Rx+MuV;
```

### Class: COPROC\_VMEM (slots 0)

### **Notes**

- This instruction can use any HVX resource.
- An optional "non-temporal" hint to the micro-architecture can be specified to indicate the data has no reuse.
- Immediates used in address computation are specificed in multiples of vector length.

# **Encoding**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                                 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|---------------------------------|
|    | ICL/ | ASS | 3  |    |    |    |    |    | NT |    |    |    | t5 |    |    | Pa | rse |    |    |    |    |   |   |   |   |   |   |   | s5 |   |   |                                 |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | i  | -  | -  | i  | i | i | 0 | 0 | 0 | s | s | s  | s | s | vmem(Rt+#s4)=Vs                 |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 0  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | i  | -  | •  | i  | i | i | 0 | 0 | 0 | s | s | s  | s | s | vmem(Rt+#s4):nt=Vs              |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | i  | v  | ٧  | i  | i | i | 0 | 0 | 0 | s | s | s  | s | s | if (Pv) vmem(Rt+#s4)=Vs         |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | i  | v  | ٧  | i  | i | i | 0 | 0 | 1 | s | s | s  | s | s | if (!Pv) vmem(Rt+#s4)=Vs        |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 1  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | i  | v  | ٧  | i  | i | i | 0 | 0 | 0 | s | s | s  | s | s | if (Pv) vmem(Rt+#s4):nt=Vs      |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 0  | 1  | 1  | 1  | t  | t  | t  | t  | t  | Р  | Р   | i  | v  | v  |    | i | i | 0 | 0 | 1 | s | s | s  | s | s | if (!Pv)<br>vmem(Rt+#s4):nt=Vs  |
|    | ICLA | ASS | 3  |    |    |    |    |    | NT |    |    |    | х5 |    |    | Pa | rse |    |    |    |    |   |   |   |   |   |   |   | s5 |   |   |                                 |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | x  | x  | x  | x  | x  | Р  | Р   | -  | -  | -  | _  | i | i | 0 | 0 | 0 | s | s | s  | s | s | vmem(Rx++#s3)=Vs                |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 0  | 1  | 1  | х  | х  | х  | х  | х  | Р  | Р   | -  | -  | -  | i  | i | i | 0 | 0 | 0 | s | s | s  | s | s | vmem(Rx++#s3):nt=Vs             |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | х  | х  | x  | х  | х  | Р  | Р   | -  | v  | ٧  | i  | i | i | 0 | 0 | 0 | s | s | s  | s | s | if (Pv) vmem(Rx++#s3)=Vs        |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | x  | x  | x  | x  | x  | P  | Р   | -  | ٧  | ٧  | _  | i | i | 0 | 0 | 1 | s | s | s  | s | s | if (!Pv) vmem(Rx++#s3)=Vs       |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 1  | 1  | 1  | x  | x  | x  | x  | x  | Р  | Р   | -  | v  | v  |    | i | i | 0 | 0 | 0 | s | s | s  | s | s | if (Pv)<br>vmem(Rx++#s3):nt=Vs  |
| 0  | 0    | 1   | 0  | 1  | 0  | 0  | 1  | 1  | 1  | 1  | x  | x  | x  | x  | x  | Р  | Р   | -  | v  | v  |    | i | i | 0 | 0 | 1 | s | s | s  | s | s | if (!Pv)<br>vmem(Rx++#s3):nt=Vs |
|    | ICL/ | ASS | 6  |    |    |    |    |    | NT |    |    | •  | х5 | •  | •  | Pa | rse | u1 |    |    |    |   | • |   | • | • |   | • | s5 |   | • |                                 |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 0  | 0  | 1  | x  | x  | x  | x  | x  | P  | Р   | u  | -  | -  |    | - | - | 0 | 0 | 0 | s | s | s  | s | s | vmem(Rx++Mu)=Vs                 |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 0  | 1  | 1  | x  | x  | x  | x  | x  | P  | Р   | u  | -  | -  |    | - | - | 0 | 0 | 0 | s | s | s  | s | s | vmem(Rx++Mu):nt=Vs              |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 1  | 0  | 1  | х  | х  | X  | х  | x  | Р  | Р   | u  | v  | ٧  |    | - | - | 0 | 0 | 0 | s | s | s  | s | s | if (Pv) vmem(Rx++Mu)=Vs         |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 1  | 0  | 1  | x  | x  | X  | x  | x  | Р  | Р   | u  | v  | ٧  | •  | - | - | 0 | 0 | 1 | s | s | s  | s | s | if (!Pv) vmem(Rx++Mu)=Vs        |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 1  | 1  | 1  | x  | x  | x  | x  | x  | Р  | Р   | u  | v  | >  | -  | - | - | 0 | 0 | 0 | ø | s | s  | s | s | if (Pv)<br>vmem(Rx++Mu):nt=Vs   |
| 0  | 0    | 1   | 0  | 1  | 0  | 1  | 1  | 1  | 1  | 1  | x  | x  | x  | x  | x  | Р  | Р   | u  | v  | >  | -  | - | - | 0 | 0 | 1 | ø | s | s  | s | s | if (!Pv)<br>vmem(Rx++Mu):nt=Vs  |

| Field name | ield | name |  |
|------------|------|------|--|
|------------|------|------|--|

## Description

| ICLASS | Instruction Class          |
|--------|----------------------------|
| NT     | NonTemporal                |
| Parse  | Packet/Loop parse bits     |
| s5     | Field to encode register s |
| t5     | Field to encode register t |
| u1     | Field to encode register u |
| v2     | Field to encode register v |
| x5     | Field to encode register x |

# Store - unaligned

Write a full vector register Vs to memory, using an arbitrary byte-aligned address. The operation has three ways to generate the memory pointer address: Rt with a constant 4-bit signed offset, Rx with a 3-bit signed post-increment, and Rx with a modifier register Mu post-increment. For the immediate forms, the value indicates the number of vectors worth of data. Mu contains the actual byte offset.

Unaligned memory operations require two accesses to the memory system, and thus incur increased power and bandwidth over aligned accesses. However, they require fewer instructions. Care should be taken to use aligned memory operations and combinations of permute operations, when possible.

Note that this instruction uses both slot 0 and slot 1, allowing only 3 instructions at most to execute in a packet with vmemu in it.

If the scalar predicate register Pv is true, store a full vector register Vs to memory, using an arbitrary byte-aligned address. Otherwise, the operation becomes a NOP.

```
if ([!]Pv) vmemu(Rt)=Vs
                              Assembler mapped to: "if ([!]Pv)
                              vmemu(Rt+#0)=Vs"
if ([!]Pv) vmemu(Rt+#s4)=Vs
                             if ([!]Pv[0]) {
                                   EA=Rt+#s*VBYTES;
                                   *EA = Vs;
                               } else {
                                   NOP;
if ([!]Pv) vmemu(Rx++#s3)=Vs if ([!]Pv[0]) {
                                   EA=Rx;
                                   *EA = Vs;
                                   Rx=Rx+#s*VBYTES;
                               } else {
                                   NOP;
                              };
if ([!]Pv) vmemu(Rx++Mu)=Vs
                              if ([!]Pv[0]) {
                                   EA=Rx;
                                   *EA = Vs;
                                   Rx=Rx+MuV;
                               } else {
                                   NOP:
vmemu(Rt)=Vs
                              Assembler mapped to: "vmemu(Rt+#0)=Vs"
vmemu(Rt+#s4)=Vs
                              EA=Rt+#s*VBYTES;
                              *EA = Vs;
vmemu(Rx++#s3)=Vs
                              EA=Rx;
                              *EA = Vs;
                              Rx=Rx+#s*VBYTES;
vmemu (Rx++Mu) =Vs
                              EA=Rx;
                              *EA = Vs;
                              Rx=Rx+MuV;
```

# Class: COPROC\_VMEM (slots 0)

### **Notes**

- This instruction uses the HVX permute resource.
- Immediates used in address computation are specificed in multiples of vector length.

## **Encoding**

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |                               |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|-------------------------------|
|    | ICL | ASS | 3  |    |    |    |    |    | NT |    |    |    | t5 |    |    | Pa | rse |    |    |    |    |   |   |   |   |   |   |   | s5 |   |   |                               |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | i  | -  | -  | i  | i | i | 1 | 1 | 1 | s | s | s  | s | s | vmemu(Rt+#s4)=Vs              |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | i  | v  | v  | i  | i | i | 1 | 1 | 0 | s | s | s  | s | s | if (Pv) vmemu(Rt+#s4)=Vs      |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 1  | t  | t  | t  | t  | t  | Р  | Р   | i  | v  | ٧  | i  | i | i | 1 | 1 | 1 | s | s | s  | s | s | if (!Pv) vmemu(Rt+#s4)=Vs     |
|    | ICL | ASS | 3  |    |    |    |    |    | NT |    |    |    | х5 |    |    | Pa | rse |    |    |    |    |   |   |   |   |   |   |   | s5 |   |   |                               |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | x  | x  | x  | x  | x  | Р  | P   |    | -  | -  | i  | i | i | 1 | 1 | 1 | s | s | s  | s | s | vmemu(Rx++#s3)=Vs             |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | x  | x  | x  | x  | x  | Р  | Р   | -  | v  | v  | i  | i | i | 1 | 1 | 0 | s | s | s  | s | s | if (Pv)<br>vmemu(Rx++#s3)=Vs  |
| 0  | 0   | 1   | 0  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | x  | x  | x  | x  | x  | Р  | Р   | -  | v  | v  | i  | i | i | 1 | 1 | 1 | s | s | s  | s | s | if (!Pv)<br>vmemu(Rx++#s3)=Vs |
|    | ICL | ASS | 3  |    |    |    |    |    | NT |    |    |    | х5 |    | •  | Pa | rse | u1 |    |    | •  |   |   |   |   | • |   |   | s5 |   | • |                               |
| 0  | 0   | 1   | 0  | 1  | 0  | 1  | 1  | 0  | 0  | 1  | х  | x  | х  | х  | х  | Р  | Р   | u  | -  | -  | -  | - | - | 1 | 1 | 1 | s | s | s  | s | s | vmemu(Rx++Mu)=Vs              |
| 0  | 0   | 1   | 0  | 1  | 0  | 1  | 1  | 1  | 0  | 1  | x  | x  | x  | х  | x  | Р  | Р   | u  | ٧  | ٧  | -  | • | - | 1 | 1 | 0 | s | s | s  | s | s | if (Pv) vmemu(Rx++Mu)=Vs      |
| 0  | 0   | 1   | 0  | 1  | 0  | 1  | 1  | 1  | 0  | 1  | x  | x  | x  | x  | x  | Р  | Р   | u  | v  | v  | -  | • | - | 1 | 1 | 1 | s | s | s  | s | s | if (!Pv)<br>vmemu(Rx++Mu)=Vs  |

| Field name | Description |
|------------|-------------|
|------------|-------------|

| ICLASS     | Instruction Class          |
|------------|----------------------------|
| NT         | NonTemporal                |
| Parse      | Packet/Loop parse bits     |
| <b>s</b> 5 | Field to encode register s |
| t5         | Field to encode register t |
| u1         | Field to encode register u |
| v2         | Field to encode register v |
| x5         | Field to encode register x |

# **Instruction Index**

```
vcmp.gt
    Qd4=vcmp.gt(Vu.b, Vv.b) 62
    Qd4=vcmp.gt(Vu.h, Vv.h) 62
    Qd4=vcmp.qt(Vu.ub, Vv.ub) 62
    Qd4=vcmp.gt(Vu.uh, Vv.uh) 63
    Qd4=vcmp.gt(Vu.uw, Vv.uw) 63
    Qd4=vcmp.gt(Vu.w, Vv.w) 63
    Qx4^=vcmp.gt(Vu.b,Vv.b) 64
    Qx4^=vcmp.qt(Vu.h,Vv.h) 65
    Qx4<sup>*</sup>=vcmp.gt(Vu.ub, Vv.ub) 65
    Qx4<sup>*</sup>=vcmp.gt(Vu.uh, Vv.uh) 65
    Qx4^=vcmp.gt(Vu.uw, Vv.uw) 65
    Qx4<sup>*</sup>=vcmp.gt(Vu.w,Vv.w) 65
    Qx4[\&|] = vcmp.gt(Vu.b, Vv.b) 63
    Qx4[\&|] = vcmp.gt(Vu.h, Vv.h) 63
    Qx4[\&|] = vcmp.qt(Vu.ub, Vv.ub) 63
    Qx4[\&|] = vcmp.gt(Vu.uh, Vv.uh) 64
    Qx4[&|]=vcmp.gt(Vu.uw, Vv.uw) 64
    Qx4[\&|] = vcmp.gt(Vu.w, Vv.w) 64
vcombine
    if ([!]Ps) Vdd=vcombine(Vu, Vv) 34
    Vdd=vcombine(Vu, Vv) 34
vdeal
    Vd.b=vdeal(Vu.b) 180
    Vd.h=vdeal(Vu.h) 180
    Vdd=vdeal(Vu, Vv, Rt) 196
    vdeal(Vy, Vx, Rt) 196
vdeale
    Vd.b=vdeale(Vu.b, Vv.b) 180
vdelta
    Vd=vdelta(Vu, Vv) 178
vdmpy
    Vd.h=vdmpy(Vu.ub,Rt.b) 146
    Vd.w=vdmpy(Vu.h,Rt.b) 146
    Vd.w=vdmpy(Vu.h,Rt.h):sat 97
    Vd.w=vdmpy(Vu.h,Rt.uh):sat 97
    Vd.w=vdmpy(Vu.h, Vv.h):sat 97
    Vd.w=vdmpy(Vuu.h,Rt.h):sat 97
    Vd.w=vdmpy(Vuu.h,Rt.uh,#1):sat 97
    Vdd.h=vdmpy(Vuu.ub,Rt.b) 97
    Vdd.w=vdmpy(Vuu.h,Rt.b) 97
    Vx.h+=vdmpy(Vu.ub,Rt.b) 146
    Vx.w+=vdmpy(Vu.h,Rt.b) 146
    Vx.w+=vdmpy(Vu.h,Rt.h):sat 97
    Vx.w+=vdmpy(Vu.h,Rt.uh):sat 98
    Vx.w+=vdmpy(Vu.h, Vv.h):sat 98
    Vx.w+=vdmpy(Vuu.h,Rt.h):sat 98
    Vx.w+=vdmpy(Vuu.h,Rt.uh,#1):sat 98
    Vxx.h+=vdmpy(Vuu.ub,Rt.b) 98
    Vxx.w+=vdmpy(Vuu.h,Rt.b) 98
vdsad
    Vdd.uw=vdsad(Vuu.uh,Rt.uh) 139
    Vxx.uw+=vdsad(Vuu.uh,Rt.uh) 139
vextract
    Rd.w=vextract(Vu,Rs) 80
    Rd=vextract(Vu,Rs) 80
vhist
    whist 169
    vhist(Qv4) 169
```

```
wingert
    Vx.w=vinsert(Rt) 165
vlaliqn
    Vd=vlalign(Vu, Vv, #u3) 172
    Vd=vlalign(Vu, Vv, Rt) 172
vlsr
    Vd.h=vlsr(Vu.h, Vv.h) 209
    Vd.uh=vlsr(Vu.uh,Rt) 210
    Vd.uw=vlsr(Vu.uw,Rt) 210
    Vd.w=vlsr(Vu.w, Vv.w) 210
vlut16
    Vdd.h=vlut16(Vu.b, Vv.h, Rt) 190
    Vxx.h|=vlut16(Vu.b, Vv.h, Rt) 190
vlut32
    Vd.b=vlut32(Vu.b, Vv.b, Rt) 190
    Vx.b|=vlut32(Vu.b, Vv.b, Rt) 190
vmax
    Vd.h=vmax(Vu.h, Vv.h) 49
    Vd.ub=vmax(Vu.ub, Vv.ub) 49
    Vd.uh=vmax(Vu.uh, Vv.uh) 49
    Vd.w=vmax(Vu.w, Vv.w) 49
```

| mem                                                                   | vmemu                                                       |
|-----------------------------------------------------------------------|-------------------------------------------------------------|
| if ([!]Pv) vmem(Rt):nt=Vs 225                                         | if ([!]Pv) vmemu(Rt)=Vs 228                                 |
| if ([!]Pv) vmem(Rt)=Vs 225                                            | if ([!]Pv) vmemu(Rt+#s4)=Vs 228                             |
| if ([!]Pv) vmem(Rt+#s4):nt=Os8.new 222                                | if ([!]Pv) vmemu(Rx++#s3)=Vs 228                            |
| if ([!]Pv) vmem(Rt+#s4):nt=Vs 225                                     | if ([!]Pv) vmemu(Rx++Mu)=Vs 228<br>Vd=vmemu(Rt) 89          |
| if ([!]Pv) vmem(Rt+#s4)=Os8.new 222<br>if ([!]Pv) vmem(Rt+#s4)=Vs 225 | Vd=vmemu(Rt) 89                                             |
| if ([!]Pv) vmem(Rx++#s3):nt=Os8.new 222                               | Vd=vmemu(Rx++#s3) 89                                        |
| if ([!] Pv) vmem(Rx++#s3):nt=Vs 225                                   | Vd=vmemu(Rx++Mu) 89                                         |
| if ([!]Pv) vmem(Rx++#s3)=Os8.new 222                                  | vmemu(Rt)=Vs 228                                            |
| if ([!]Pv) $vmem(Rx++#s3)=Vs 225$                                     | vmemu(Rt+#s4)=Vs 228                                        |
| if ([!]Pv) vmem(Rx++Mu):nt=Os8.new 222                                | vmemu (Rx++#s3) =Vs 228                                     |
| if ([!]Pv) vmem(Rx++Mu):nt=Vs 225                                     | vmemu(Rx++Mu)=Vs 228                                        |
| if ([!]Pv) vmem(Rx++Mu)=Os8.new 223                                   |                                                             |
| if ([!]Pv) vmem(Rx++Mu)=Vs 226                                        | vmin                                                        |
| if ([!]Qv4) vmem(Rt):nt=Vs 219<br>if ([!]Qv4) vmem(Rt)=Vs 219         | Vd.h=vmin(Vu.h, Vv.h) 49                                    |
| if ([!]Qv4) vmem(Rt)=vs 219<br>if ([!]Qv4) vmem(Rt+#s4):nt=Vs 219     | Vd.ub=vmin(Vu.ub, Vv.ub) 49                                 |
| if ([!]Qv4) vmem(Rt+#s4)=Vs 220                                       | Vd.uh=vmin(Vu.uh, Vv.uh) 49                                 |
| if ([!]Qv4) vmem(Rx++#s3):nt=Vs 220                                   | Vd.w=vmin(Vu.w,Vv.w) 49                                     |
| if ([!]Qv4) $vmem(Rx++#s3)=Vs 220$                                    |                                                             |
| if ([!]Qv4) vmem(Rx++Mu):nt=Vs 220                                    | vmpa                                                        |
| if ([!]Qv4) vmem(Rx++Mu)=Vs 220                                       | Vdd.h=vmpa(Vuu.ub,Rt.b) 104<br>Vdd.h=vmpa(Vuu.ub,Vvv.b) 104 |
| Vd.cur=vmem(Rt+#s4) 85                                                | Vdd.h=vmpa(Vuu.ub, Vvv.ub) 104                              |
| Vd.cur=vmem(Rt+#s4):nt 85                                             | Vdd. m=vmpa (Vuu.h, Rt.b) 104                               |
| Vd.cur=vmem(Rx++#s3) 85<br>Vd.cur=vmem(Rx++#s3):nt 85                 | Vxx.h+=vmpa(Vuu.ub,Rt.b) 104                                |
| Vd.cur=vmem(Rx++Mu) 85                                                | Vxx.w+=vmpa(Vuu.h,Rt.b) 104                                 |
| Vd.cur=vmem(Rx++Mu):nt 85                                             |                                                             |
| Vd.tmp=vmem(Rt+#s4) 87                                                | vmpy                                                        |
| Vd.tmp=vmem(Rt+#s4):nt 87                                             | Vd.h=vmpy(Vu.h,Rt.h):<<1:rnd:sat 108                        |
| Vd.tmp=vmem(Rx++#s3) 87                                               | Vd.h=vmpy(Vu.h,Rt.h):<<1:sat 108                            |
| Vd.tmp=vmem(Rx++#s3):nt 87                                            | Vd.h=vmpy(Vu.h, Vv.h):<<1:rnd:sat 114                       |
| Vd.tmp=vmem(Rx++Mu) 87                                                | Vdd.h=vmpy(Vu.b, Vv.b) 114                                  |
| Vd.tmp=vmem(Rx++Mu):nt 87 Vd=vmem(Rt) 83                              | Vdd.h=vmpy(Vu.ub,Rt.b) 108                                  |
| Vd=vmem(Rt):nt 83                                                     | Vdd.h=vmpy(Vu.ub,Vv.b) 114 Vdd.uh=vmpy(Vu.ub,Rt.ub) 108     |
| Vd=vmem(Rt+#s4) 83                                                    | Vdd.uh=vmpy(Vu.ub,Vv.ub) 114                                |
| Vd=vmem(Rt+#s4):nt 83                                                 | Vdd.uw=vmpy(Vu.uh,Rt.uh) 108                                |
| Vd=vmem(Rx++#s3) 83                                                   | Vdd.uw=vmpy(Vu.uh, Vv.uh) 114                               |
| Vd=vmem(Rx++#s3):nt 83                                                | Vdd.w=vmpy(Vu.h,Rt.h) 109                                   |
| Vd=vmem(Rx++Mu) 83                                                    | Vdd.w=vmpy(Vu.h, Vv.h) 114                                  |
| Vd=vmem(Rx++Mu):nt 83                                                 | Vdd.w=vmpy(Vu.h,Vv.uh) II4                                  |
| vmem(Rt):nt=Os8.new 223                                               | Vxx.h+=vmpy(Vu.b, Vv.b) 114                                 |
| vmem(Rt):nt=Vs 226<br>vmem(Rt)=Os8.new 223                            | Vxx.h+=vmpy(Vu.ub,Rt.b) 109<br>Vxx.h+=vmpy(Vu.ub,Vv.b) 115  |
| vmem (Rt) = Vs 226                                                    | Vxx.uh+=vmpy(Vu.ub,Rt.ub) 109                               |
| vmem(Rt+#s4):nt=Os8.new 223                                           | Vxx.uh+=vmpy(Vu.ub, Vv.ub) 115                              |
| vmem(Rt+#s4):nt=Vs 226                                                | Vxx.uw+=vmpy(Vu.uh,Rt.uh) 109                               |
| vmem(Rt+#s4)=Os8.new 223                                              | Vxx.uw+=vmpy(Vu.uh, Vv.uh) 115                              |
| vmem(Rt+#s4)=Vs 226                                                   | Vxx.w+=vmpy(Vu.h,Rt.h):sat 109                              |
| vmem(Rx++#s3):nt=Os8.new 223                                          | Vxx.w+=vmpy(Vu.h, Vv.h) 115                                 |
| vmem (Rx++#s3):nt=Vs 226<br>vmem (Rx++#s3)=Os8.new 223                | Vxx.w+=vmpy(Vu.h, Vv.uh) 115                                |
| vmem (Rx++#s3) = 0s8. new 223<br>vmem (Rx++#s3) = Vs 226              |                                                             |
| vmem(Rx++Mu):nt=Os8.new 223                                           | vmpye                                                       |
| vmem (Rx++Mu):nt=Vs 226                                               | Vd.w=vmpye(Vu.w,Vv.uh) 124                                  |
| vmem(Rx++Mu) =Os8.new 223                                             |                                                             |
| vmem(Rx++Mu) = Vs 226                                                 | vmpyi                                                       |
|                                                                       | Vd.h=vmpyi(Vu.h,Rt.b) 149<br>Vd.h=vmpyi(Vu.h,Vv.h) 118      |
|                                                                       | Vd.n=vmpyi(vu.n,vv.n) 118<br>Vd.w=vmpyi(Vu.w,Rt.b) 149      |
|                                                                       | Vd.w=vmpyi(Vu.w,Rt.h) 122                                   |
|                                                                       | Vx.h+=vmpyi(Vu.h,Rt.b) 149                                  |
|                                                                       | Vx.h+=vmpyi(Vu.h, Vv.h) 118                                 |
|                                                                       | Vx.w+=vmpyi(Vu.w,Rt.b) 149                                  |
|                                                                       | Vx.w+=vmpyi(Vu.w,Rt.h) 122                                  |
|                                                                       |                                                             |
|                                                                       | vmpyie                                                      |
|                                                                       | Vd.w=vmpyie(Vu.w,Vv.uh) 120                                 |
|                                                                       | Vx.w+=vmpyie(Vu.w, Vv.h) 120                                |
|                                                                       | Vx.w+=vmpyie(Vu.w,Vv.uh) 120                                |

| vmpyieo                                                                                   | vround                                                                                        |
|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| Vd.w=vmpyieo(Vu.h,Vv.h) 148                                                               | Vd.b=vround(Vu.h,Vv.h):sat 214 Vd.h=vround(Vu.w,Vv.w):sat 214 Vd.ub=vround(Vu.h,Vv.h):sat 214 |
| Vmpyio<br>Vd.w=vmpyio(Vu.w,Vv.h) 120                                                      | Vd.uh=vround(Vu.w,Vv.w):sat 214                                                               |
|                                                                                           |                                                                                               |
| vmpyo                                                                                     | vrsad  Vdd.uw=vrsad(Vuu.ub,Rt.ub,#u1) 142                                                     |
| Vd.w=vmpyo(Vu.w,Vv.h):<<1[:rnd]:sat 124<br>Vx.w+=vmpyo(Vu.w,Vv.h):<<1[:rnd]:sat:shift 124 | Vxx.uw+=vrsad(Vuu.ub,Rt.ub,#u1) 142                                                           |
|                                                                                           |                                                                                               |
| vmux                                                                                      | vsat Vd.h=vsat(Vu.w,Vv.w) 74                                                                  |
| Vd=vmux(Qt4,Vu,Vv) 72                                                                     | Vd.n=vsat(Vu.w, vv.w) 74 Vd.ub=vsat(Vu.h, Vv.h) 74                                            |
| vnavg                                                                                     | vsetg                                                                                         |
| Vd.b=vnavg(Vu.ub, Vv.ub) 60 Vd.h=vnavg(Vu.h, Vv.h) 60                                     | Qd4=vsetq(Rt) 185                                                                             |
| Vd.w=vnavg(Vu.w, Vv.w) 60                                                                 |                                                                                               |
|                                                                                           | vshuff                                                                                        |
| vnormamt                                                                                  | Vd.b=vshuff(Vu.b) 180                                                                         |
| Vd.h=vnormamt(Vu.h) 216                                                                   | Vd.h=vshuff(Vu.h) 180                                                                         |
| Vd.w=vnormamt(Vu.w) 216                                                                   | Vdd=vshuff(Vu,Vv,Rt) 196<br>vshuff(Vy,Vx,Rt) 196                                              |
| vnot                                                                                      | vshuffe                                                                                       |
| Vd=vnot (Vu) 55                                                                           | Vd.b=vshuffe(Vu.b,Vv.b) 77                                                                    |
| vor                                                                                       | Vd.h=vshuffe(Vu.h,Vv.h) 77                                                                    |
| Vd=vor(Vu, Vv) 55                                                                         | 1.65                                                                                          |
|                                                                                           | vshuffo                                                                                       |
| vpack                                                                                     | Vd.b=vshuffo(Vu.b,Vv.b) 77<br>Vd.h=vshuffo(Vu.h,Vv.h) 77                                      |
| Vd.b=vpack(Vu.h, Vv.h):sat 183                                                            | va.n-vsnario(va.n, vv.n) //                                                                   |
| Vd.h=vpack(Vu.w, Vv.w):sat 183                                                            | vshuffoe                                                                                      |
| Vd.ub=vpack(Vu.h, Vv.h):sat 183                                                           | Vdd.b=vshuffoe(Vu.b, Vv.b) 37                                                                 |
| Vd.uh=vpack(Vu.w,Vv.w):sat 183                                                            | Vdd.h=vshuffoe(Vu.h, Vv.h) 37                                                                 |
| vpacke                                                                                    |                                                                                               |
| Vd.b=vpacke(Vu.h, Vv.h) 183                                                               | vsplat                                                                                        |
| Vd.h=vpacke(Vu.w, Vv.w) 183                                                               | Vd=vsplat(Rt) 157                                                                             |
| vpacko                                                                                    | vsub                                                                                          |
| Vd.b=vpacko(Vu.h, Vv.h) 183                                                               | Vd.b=vsub(Vu.b, Vv.b) 52                                                                      |
| Vd.h=vpacko(Vu.w, Vv.w) 183                                                               | Vd.h=vsub(Vu.h, Vv.h)[:sat] 52                                                                |
|                                                                                           | Vd.ub=vsub(Vu.ub, Vv.ub): sat 52<br>Vd.uh=vsub(Vu.uh, Vv.uh): sat 52                          |
| vpopcount                                                                                 | Vd.w=vsub(Vu.w,Vv.w)[:sat] 52                                                                 |
| Vd.h=vpopcount(Vu.h) 216                                                                  | Vdd.b=vsub(Vuu.b, Vvv.b) 43                                                                   |
|                                                                                           | Vdd.h=vsub(Vu.ub, Vv.ub) 93                                                                   |
| vrdelta                                                                                   | Vdd.h=vsub(Vuu.h,Vvv.h)[:sat] 43                                                              |
| Vd=vrdelta(Vu,Vv) 178                                                                     | Vdd.ub=vsub(Vuu.ub, Vvv.ub):sat 44                                                            |
|                                                                                           | Vdd.uh=vsub(Vuu.uh,Vvv.uh):sat 44 Vdd.w=vsub(Vu.h,Vv.h) 93                                    |
| vrmpy                                                                                     | Vdd.w=vsub(Vu.uh,Vv.uh) 93                                                                    |
| Vd.uw=vrmpy(Vu.ub,Rt.ub) 152<br>Vd.uw=vrmpy(Vu.ub,Vv.ub) 155                              | Vdd.w=vsub(Vuu.w,Vvv.w)[:sat] 44                                                              |
| Vd.w=vrmpy(Vu.b,Vv.b) 155                                                                 |                                                                                               |
| Vd.w=vrmpy(Vu.ub, Rt.b) 152                                                               | vswap                                                                                         |
| Vd.w=vrmpy(Vu.ub, Vv.b) 155                                                               | Vdd=vswap(Qt4,Vu,Vv) 38                                                                       |
| Vdd.uw=vrmpy(Vuu.ub,Rt.ub,#u1)127                                                         |                                                                                               |
| Vdd.w=vrmpy(Vuu.ub, Rt.b, #u1) 127                                                        | vsxt                                                                                          |
| <pre>Vx.uw+=vrmpy(Vu.ub,Rt.ub) 152 Vx.uw+=vrmpy(Vu.ub,Vv.ub) 131</pre>                    | Vdd.h=vsxt(Vu.b) 41                                                                           |
| Vx.uw+=vrmpy(Vu.ub, Vv.ub) 131 Vx.w+=vrmpy(Vu.b, Vv.b) 131                                | Vdd.w=vsxt(Vu.h) 41                                                                           |
| Vx.w+=vrmpy(Vu.b, vv.b) 151 Vx.w+=vrmpy(Vu.b, Rt.b) 152                                   |                                                                                               |
| Vx.w+=vrmpy(Vu.ub, Vv.b) 131                                                              | vsxtb                                                                                         |
| Vxx.uw+=vrmpy(Vuu.ub,Rt.ub,#u1) 127                                                       | Vdd=vsxtb(Vu) 41                                                                              |
| Vxx.w+=vrmpy(Vuu.ub,Rt.b,#u1) 128                                                         | vsxth                                                                                         |
| vror                                                                                      | Vdd=vsxth(Vu) 41                                                                              |
| Vd=vror(Vu,Rt) 172                                                                        |                                                                                               |
|                                                                                           |                                                                                               |

```
vtmpy
    Vdd.h=vtmpy(Vuu.b,Rt.b) 134
Vdd.h=vtmpy(Vuu.ub,Rt.b) 135
    Vdd.w=vtmpy(Vuu.h,Rt.b) 135
    Vxx.h+=vtmpy(Vuu.b,Rt.b) 135
    Vxx.h+=vtmpy(Vuu.ub,Rt.b) 135
    Vxx.w+=vtmpy(Vuu.h,Rt.b) 136
vtrans2x2
    vtrans2x2(Vy, Vx, Rt) 196
vunpack
    Vdd.h=vunpack(Vu.b) 199
    Vdd.uh=vunpack(Vu.ub) 199
    Vdd.uw=vunpack(Vu.uh) 199
    Vdd.w=vunpack(Vu.h) 199
vunpacko
    Vxx.h | =vunpacko(Vu.b) 199
    Vxx.w = vunpacko(Vu.h) 199
vxor
    Vd=vxor(Vu, Vv) 55
vzxt
    Vdd.uh=vzxt(Vu.ub) 41
    Vdd.uw=vzxt(Vu.uh) 41
vzxtb
    Vdd=vzxtb(Vu) 41
vzxth
    Vdd=vzxth(Vu) 41
X
xor
    Qd4=xor(Qs4,Qt4) 32
```