## Copyright [2019]

Licensed under the Apache License, Version 2.0 (the "License"); you may not use this file except in compliance with the License. You may obtain a copy of the License at

http://www.apache.org/licenses/LICENSE-2.0

Unless required by applicable law or agreed to in writing, software distributed under the License is distributed on an "AS IS" BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the License for the specific language governing permissions and limitations under the License.

## USC\_12nm\_Release\_Jan21\_2019

- 1. User is required to have Cadence ICADV12.3 or later to read the schematics.
- 2. User needs the standard libraries that are distributed by Cadence to read the schematics (US\_8ths, basic, analogLib, functional, cdsDefTechLib)
- 3. User needs the 12nm technology libraries in order to be able to see the device symbols and properties. This requires an NDA between the user and Global Foundries, which is the responsibility of the user.
- 4. The 12nm library has technology properties for the selected metal stack option of 13M\_3Mx\_2Cx\_4Kx\_2Hx\_2Gx\_LB, whose meaning is defined in the PDK to be obtained under NDA. The libraries and design are valid at PDK version V1.6.0 (Rev 11). The user is advised that selecting a different metal-stack option for tapeout will require the above variable to be changed. At the schematic level, this will affect the metal-oxide-metal capacitors used in the designs.
- 5. Simulation testbenches are provided for toplevel cells.
- 6. Simulation is using adexl and Spectre. Adexl views and Spectre states are provided.
- 7. Layout cells are not provided at this time.
- 8. The library has one top-level cell TIADC (8 bit SAR ADC). Layout cells will be provided to the user under NDA for these cells.
- 9. Design Corners: Process Corners, -55C to 125C, Vdd nominal +/- 10%
  - a. Toplevel cell 1: TIADC:

8-bit, 7.68 GS/s SAR ADC with 3.84 GHz sampling clock ADC has 8 8-bit parallel outputs.

## Typical Current consumption specifications from 0.8V supply at room temperature:

Analog circuit current consumption: 26.45mA Digital circuit current consumption: 37.5uA

Current consumption from 0.8V reference input: 78.7uA

Total current consumption: 26.56mA

The tabular description below corresponds to the structure of the design library as seen in Cadence. The "/" character indicates a subcategory under the category preceding the "/" character.

| # | <u>Category</u>    | CellName          | <u>Description</u>                   |
|---|--------------------|-------------------|--------------------------------------|
| 1 | Top level          | TIADC             | 8-bit, 7.68GS/s SAR ADC              |
|   |                    | INTL_v3           | Interleaver                          |
|   |                    | INTL_RANK2        | Interleaver rank2                    |
| 2 | Single channel ADC | ADC_v2            | Single channel ADC                   |
|   |                    | Bsw_10b           | Bootstrapped switch                  |
|   |                    | DAC_8b_v2         | Capacitor DAC for single channel ADC |
|   |                    | CompStrongArm_rvt | Comparator for single channel ADC    |
|   |                    | DCDL_20           | Delay line for single channel ADC    |
|   |                    | сар               | Capacitor cell                       |
| 4 | Digital Cells      | SC7P5T_INVX1_SSC  | 1x strength inverter                 |
|   |                    | 14R               |                                      |
|   |                    | SC7P5T_NR1_SSC1   | 1x strength nor2 gate                |
|   |                    | 4R                |                                      |