

# **Table of Contents**

| Parameter Value: 86  |
|----------------------|
| Parameter Value: 7   |
| Parameter Value: 6   |
| Parameter Value: 5 4 |
| Parameter Value: 44  |
| Parameter Value: 3   |
| Parameter Value: 2   |
| Parameter Value: 13  |

| Module                                                                                      | port_bits | cell_count | wire_count | port_count hie | erarchy_depth | wire_bits | \$_XOR_ | \$_AND_ | full_adder | \$paramod\skip_logic\N=s32'000000000000000000000000000000000000 | \$_ANDNOT_ | \$_ORNOT_ | \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | half_adder | \$_NOR_ | \$_OR_ | \$_XOR_ | \$_AND_ | \$_ANDNOT_ | \$_ORNOT_ | \$_NOR_ | \$_OR_ |
|---------------------------------------------------------------------------------------------|-----------|------------|------------|----------------|---------------|-----------|---------|---------|------------|-----------------------------------------------------------------|------------|-----------|-------------------------------------------------------------------------|------------|---------|--------|---------|---------|------------|-----------|---------|--------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14        | 4          | 6          | 5              | 2             | 18        | 8       | 8       | 4          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| \$paramod\ripple_carry_adder\N=s32'0000000000000000000000000000000 -> full_adder            | 5         | 3          | 8          | 5              | 1             | 8         | 2       | 2       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| \$paramod\skip_logic\N=s32'000000000000000000000000000000000000                             | 11        | 9          | 13         | 5              | 0             | 19        | 0       | 0       | 0          | 0                                                               | 1          | 2         | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| carry_skip_adder                                                                            | 26        | 4          | 7          | 5              | 3             | 30        | 16      | 16      | 0          | 2                                                               | 2          | 4         | 2                                                                       | 0          | 8       | 12     | 16      | 16      | 2          | 4         | 8       | 12     |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14        | 4          | 6          | 5              | 2             | 18        | 8       | 8       | 4          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000000000000         | 11        | 9          | 13         | 5              | 0             | 19        | 0       | 0       | 0          | 0                                                               | 1          | 2         | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| full_adder                                                                                  | 5         | 3          | 8          | 5              | 1             | 8         | 2       | 2       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| full_adder -> half_adder                                                                    | 4         | 2          | 4          | 4              | 0             | 4         | 1       | 1       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0       | 0      |
| half_adder                                                                                  | 4         | 2          | 4          | 4              | 0             | 4         | 1       | 1       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0       | 0      |

# Parameter Value: 2

| Module                                                                                      | port_bit | s cell_cou | nt wire_coເ | ınt port_cou | nt hierarch | chy_depth | wire_bits | \$_XOR_ | \$_AND_ | full_adder | \$paramod\skip_logic\N=s32'000000000000000000000000000000000000 | \$_ANDNOT_ | \$_ORNOT_ | \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | half_adder | \$_NOR_ | _ \$_OR_ \$_ | _XOR_ | \$_AND_ | \$_ANDNOT_ | \$_ORNOT_ | \$_NOR_ |
|---------------------------------------------------------------------------------------------|----------|------------|-------------|--------------|-------------|-----------|-----------|---------|---------|------------|-----------------------------------------------------------------|------------|-----------|-------------------------------------------------------------------------|------------|---------|--------------|-------|---------|------------|-----------|---------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14       | 4          | 6           | 5            |             | 2         | 18        | 8       | 8       | 4          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 4            | 8     | 8       | 0          | 0         | 0 4     |
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 5        | 3          | 8           | 5            |             | 1         | 8         | 2       | 2       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 2          | 0       | 1            | 2     | 2       | 0          | 0         | 0 1     |
| \$paramod\skip_logic\N=s32'000000000000000000000000000000000000                             | 11       | 9          | 13          | 5            |             | 0         | 19        | 0       | 0       | 0          | 0                                                               | 1          | 2         | 0                                                                       | 0          | 4       | 2            | 0     | 0       | 1          | 2         | 4 2     |
| carry_skip_adder                                                                            | 26       | 4          | 7           | 5            |             | 3         | 30        | 16      | 16      | 0          | 2                                                               | 2          | 4         | 2                                                                       | 0          | 8       | 12           | 16    | 16      | 2          | 4         | 8 12    |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14       | 4          | 6           | 5            |             | 2         | 18        | 8       | 8       | 4          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 4            | 8     | 8       | 0          | 0         | 0 4     |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000000000000         | 11       | 9          | 13          | 5            |             | 0         | 19        | 0       | 0       | 0          | 0                                                               | 1          | 2         | 0                                                                       | 0          | 4       | 2            | 0     | 0       | 1          | 2         | 4 2     |
| full_adder                                                                                  | 5        | 3          | 8           | 5            |             | 1         | 8         | 2       | 2       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 2          | 0       | 1            | 2     | 2       | 0          | 0         | 0 1     |
| full_adder -> half_adder                                                                    | 4        | 2          | 4           | 4            |             | 0         | 4         | 1       | 1       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 0            | 1     | 1       | 0          | 0         | 0 0     |
| half_adder                                                                                  | 4        | 2          | 4           | 4            |             | 0         | 4         | 1       | 1       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 0            | 1     | 1       | 0          | 0         | 0 0     |

Parameter Value: 3

3

| Module                                                                                      | port_bits | cell_count | wire_count | port_count | hierarchy_depth | wire_bits | \$_XOR_ | \$_AND_ | full_adde | sparamod\skip_logic\N=s32'000000000000000000000000000000000000 | \$_ANDNOT_ | \$_ORNOT_ | \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | half_adder | \$_NOR_ | \$_OR_ | \$_XOR_ | \$_AND_ | \$_ANDNOT_ | \$_ORNOT_ | \$_NOR_ | \$_OR_ |
|---------------------------------------------------------------------------------------------|-----------|------------|------------|------------|-----------------|-----------|---------|---------|-----------|----------------------------------------------------------------|------------|-----------|-------------------------------------------------------------------------|------------|---------|--------|---------|---------|------------|-----------|---------|--------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4         | 0                                                              | 0          | 0         | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| \$paramod\ripple_carry_adder\N=s32'0000000000000000000000000000100 -> full_adder            | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0         | 0                                                              | 0          | 0         | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| \$paramod\skip_logic\N=s32'000000000000000000000000000100                                   | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0         | 0                                                              | 1          | 2         | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| carry_skip_adder                                                                            | 26        | 4          | 7          | 5          | 3               | 30        | 16      | 16      | 0         | 2                                                              | 2          | 4         | 2                                                                       | 0          | 8       | 12     | 16      | 16      | 2          | 4         | 8       | 12     |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4         | 0                                                              | 0          | 0         | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000000000000         | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0         | 0                                                              | 1          | 2         | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| full_adder                                                                                  | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0         | 0                                                              | 0          | 0         | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| full_adder -> half_adder                                                                    | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0         | 0                                                              | 0          | 0         | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0       | 0      |
| half_adder                                                                                  | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0         | 0                                                              | 0          | 0         | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0       | 0      |

| Module                                                                                      | port_bits | cell_count | wire_count | port_count h | nierarchy_depth | wire_bits | \$_XOR_ | \$_AND_ | full_adde | \$paramod\skip_logic\N=s32'000000000000000000000000000000000000 | \$_ANDNOT_ | \$_ORNOT_ | \$paramod\ripple_carry_adder\N=s32'00000000000000000000000000100 | half_adder | \$_NOR_ | \$_OR_ | \$_XOR_ | \$_AND_ | \$_ANDNOT_ | \$_ORNOT_ | \$_NOR_ | \$_OR_ |
|---------------------------------------------------------------------------------------------|-----------|------------|------------|--------------|-----------------|-----------|---------|---------|-----------|-----------------------------------------------------------------|------------|-----------|------------------------------------------------------------------|------------|---------|--------|---------|---------|------------|-----------|---------|--------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14        | 4          | 6          | 5            | 2               | 18        | 8       | 8       | 4         | 0                                                               | 0          | 0         | 0                                                                | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 5         | 3          | 8          | 5            | 1               | 8         | 2       | 2       | 0         | 0                                                               | 0          | 0         | 0                                                                | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| \$paramod\skip_logic\N=s32'000000000000000000000000000000000000                             | 11        | 9          | 13         | 5            | 0               | 19        | 0       | 0       | 0         | 0                                                               | 1          | 2         | 0                                                                | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| carry_skip_adder                                                                            | 26        | 4          | 7          | 5            | 3               | 30        | 16      | 16      | 0         | 2                                                               | 2          | 4         | 2                                                                | 0          | 8       | 12     | 16      | 16      | 2          | 4         | 8       | 12     |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14        | 4          | 6          | 5            | 2               | 18        | 8       | 8       | 4         | 0                                                               | 0          | 0         | 0                                                                | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000100               | 11        | 9          | 13         | 5            | 0               | 19        | 0       | 0       | 0         | 0                                                               | 1          | 2         | 0                                                                | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| full_adder                                                                                  | 5         | 3          | 8          | 5            | 1               | 8         | 2       | 2       | 0         | 0                                                               | 0          | 0         | 0                                                                | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| full_adder -> half_adder                                                                    | 4         | 2          | 4          | 4            | 0               | 4         | 1       | 1       | 0         | 0                                                               | 0          | 0         | 0                                                                | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0       | 0      |
| half_adder                                                                                  | 4         | 2          | 4          | 4            | 0               | 4         | 1       | 1       | 0         | 0                                                               | 0          | 0         | 0                                                                | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0       | 0      |

Parameter Value: 5

4

| Module                                                                                      | port_bits | cell_count | wire_count | port_count | hierarchy_depth | wire_bits | \$_XOR_ | \$_AND_ | full_adde | \$paramod\skip_logic\N=s32'000000000000000000000000000000000000 | \$_ANDNOT_ | \$_ORNOT_ | \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | half_adder | \$_NOR_ | \$_OR_ | \$_XOR_ | \$_AND_ | \$_ANDNOT_ | \$_ORNOT_ | \$_NOR_ | \$_OR_ |
|---------------------------------------------------------------------------------------------|-----------|------------|------------|------------|-----------------|-----------|---------|---------|-----------|-----------------------------------------------------------------|------------|-----------|-------------------------------------------------------------------------|------------|---------|--------|---------|---------|------------|-----------|---------|--------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4         | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| \$paramod\ripple_carry_adder\N=s32'0000000000000000000000000000000 -> full_adder            | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0         | 0                                                               | 0          | 0         | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| \$paramod\skip_logic\N=s32'000000000000000000000000000000000000                             | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0         | 0                                                               | 1          | 2         | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| carry_skip_adder                                                                            | 26        | 4          | 7          | 5          | 3               | 30        | 16      | 16      | 0         | 2                                                               | 2          | 4         | 2                                                                       | 0          | 8       | 12     | 16      | 16      | 2          | 4         | 8       | 12     |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4         | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000000000000         | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0         | 0                                                               | 1          | 2         | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| full_adder                                                                                  | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0         | 0                                                               | 0          | 0         | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| full_adder -> half_adder                                                                    | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0         | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0       | 0      |
| half_adder                                                                                  | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0         | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0       | 0      |

| Module                                                                                      | port_bits | cell_count | wire_count | port_count | hierarchy_depth | wire_bits \$_X | OR_ S | \$_AND_ full_a | lder | 000100 \$_ANDNOT | _ \$_ORNOT_ | \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | er \$_NOR | _ \$_OR_ | \$_XOR_ | \$_AND_ | NDNOT_ \$ | CORNOT_ | \$_NOR_ | \$_OR_ |
|---------------------------------------------------------------------------------------------|-----------|------------|------------|------------|-----------------|----------------|-------|----------------|------|------------------|-------------|-------------------------------------------------------------------------|-----------|----------|---------|---------|-----------|---------|---------|--------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14        | 4          | 6          | 5          | 2               | 18             | 8     | 8 4            | 0    | 0                | 0           | 0 0                                                                     | 0         | 4        | 8       | 8       | 0         | 0       | 0       | 4      |
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 5         | 3          | 8          | 5          | 1               | 8 2            | 2     | 2 (            | 0    | 0                | 0           | 0 2                                                                     | 0         | 1        | 2       | 2       | 0         | 0       | 0       | 1      |
| \$paramod\skip_logic\N=s32'000000000000000000000000000000000000                             | 11        | 9          | 13         | 5          | 0               | 19             | 0     | 0 (            | 0    | 1                | 2           | 0 0                                                                     | 4         | 2        | 0       | 0       | 1         | 2       | 4       | 2      |
| carry_skip_adder                                                                            | 26        | 4          | 7          | 5          | 3               | 30 1           | 6     | 16 (           | 2    | 2                | 4           | 2 0                                                                     | 8         | 12       | 16      | 16      | 2         | 4       | 8       | 12     |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14        | 4          | 6          | 5          | 2               | 18             | 8     | 8 4            | 0    | 0                | 0           | 0 0                                                                     | 0         | 4        | 8       | 8       | 0         | 0       | 0       | 4      |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000000000000         | 11        | 9          | 13         | 5          | 0               | 19             | 0     | 0 (            | 0    | 1                | 2           | 0 0                                                                     | 4         | 2        | 0       | 0       | 1         | 2       | 4       | 2      |
| full_adder                                                                                  | 5         | 3          | 8          | 5          | 1               | 8 2            | 2     | 2 (            | 0    | 0                | 0           | 0 2                                                                     | 0         | 1        | 2       | 2       | 0         | 0       | 0       | 1      |
| full_adder -> half_adder                                                                    | 4         | 2          | 4          | 4          | 0               | 4              | 1     | 1 (            | 0    | 0                | 0           | 0 0                                                                     | 0         | 0        | 1       | 1       | 0         | 0       | 0       | 0      |
| half_adder                                                                                  | 4         | 2          | 4          | 4          | 0               | 4              | 1     | 1 (            | 0    | 0                | 0           | 0 0                                                                     | 0         | 0        | 1       | 1       | 0         | 0       | 0       | 0      |

Parameter Value: 7

5

| Module                                                                                      | port_bits | cell_count | wire_count | port_count | hierarchy_depth | wire_bits | \$_XOR_ | \$_AND_ | full_adde | \$paramod\skip_logic\N=s32'000000000000000000000000000000000000 | \$_ANDNOT_ | \$_ORNOT_ | \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | half_adder | \$_NOR_ | \$_OR_ | \$_XOR_ | \$_AND_ | \$_ANDNOT_ | \$_ORNOT_ | \$_NOR_ | \$_OR_ |
|---------------------------------------------------------------------------------------------|-----------|------------|------------|------------|-----------------|-----------|---------|---------|-----------|-----------------------------------------------------------------|------------|-----------|-------------------------------------------------------------------------|------------|---------|--------|---------|---------|------------|-----------|---------|--------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4         | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0         | 0                                                               | 0          | 0         | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| \$paramod\skip_logic\N=s32'000000000000000000000000000000000000                             | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0         | 0                                                               | 1          | 2         | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| carry_skip_adder                                                                            | 26        | 4          | 7          | 5          | 3               | 30        | 16      | 16      | 0         | 2                                                               | 2          | 4         | 2                                                                       | 0          | 8       | 12     | 16      | 16      | 2          | 4         | 8       | 12     |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4         | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000000000000         | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0         | 0                                                               | 1          | 2         | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| full_adder                                                                                  | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0         | 0                                                               | 0          | 0         | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| full_adder -> half_adder                                                                    | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0         | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0       | 0      |
| half_adder                                                                                  | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0         | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0       | 0      |

| Module                                                                                      | port_bits | cell_count | wire_count | port_coun | t hierarchy_depth | wire_bits | \$_XOR_ | \$_AND_ | full_adder | N=s32'000000000000000000000000000000000000 | \$_ANDNOT_ | \$_ORNOT_ | paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | half_adde | \$_NOR_ | \$_OR_ | \$_XOR_ | \$_AND_ | \$_ANDNOT_ | \$_ORNOT_ | \$_NOR_ | \$_OR_ |
|---------------------------------------------------------------------------------------------|-----------|------------|------------|-----------|-------------------|-----------|---------|---------|------------|--------------------------------------------|------------|-----------|-----------------------------------------------------------------------|-----------|---------|--------|---------|---------|------------|-----------|---------|--------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14        | 4          | 6          | 5         | 2                 | 18        | 8       | 8       | 4          | 0                                          | 0          | 0         | 0                                                                     | 0         | 0       | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| \$paramod\ripple_carry_adder\N=s32'0000000000000000000000000000100 -> full_adder            | 5         | 3          | 8          | 5         | 1                 | 8         | 2       | 2       | 0          | 0                                          | 0          | 0         | 0                                                                     | 2         | 0       | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| \$paramod\skip_logic\N=s32'000000000000000000000000000100                                   | 11        | 9          | 13         | 5         | 0                 | 19        | 0       | 0       | 0          | 0                                          | 1          | 2         | 0                                                                     | 0         | 4       | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| carry_skip_adder                                                                            | 26        | 4          | 7          | 5         | 3                 | 30        | 16      | 16      | 0          | 2                                          | 2          | 4         | 2                                                                     | 0         | 8       | 12     | 16      | 16      | 2          | 4         | 8       | 12     |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14        | 4          | 6          | 5         | 2                 | 18        | 8       | 8       | 4          | 0                                          | 0          | 0         | 0                                                                     | 0         | 0       | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000000000000         | 11        | 9          | 13         | 5         | 0                 | 19        | 0       | 0       | 0          | 0                                          | 1          | 2         | 0                                                                     | 0         | 4       | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| full_adder                                                                                  | 5         | 3          | 8          | 5         | 1                 | 8         | 2       | 2       | 0          | 0                                          | 0          | 0         | 0                                                                     | 2         | 0       | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| full_adder -> half_adder                                                                    | 4         | 2          | 4          | 4         | 0                 | 4         | 1       | 1       | 0          | 0                                          | 0          | 0         | 0                                                                     | 0         | 0       | 0      | 1       | 1       | 0          | 0         | 0       | 0      |
| half_adder                                                                                  | 4         | 2          | 4          | 4         | 0                 | 4         | 1       | 1       | 0          | 0                                          | 0          | 0         | 0                                                                     | 0         | 0       | 0      | 1       | 1       | 0          | 0         | 0       | 0      |