Preview - temp\_summary.pdf

Resource Usage Report for carry\_skip\_adder

| Module                                                                                      | port_bits | cell_count | wire_count | port_count | hierarchy_dept | h wire_bits | \$_XOR_ | \$_AND_ | full_adder | \$paramod\skip_logic\N=s32'000000000000000000000000000000000000 | \$_ANDNOT_ | \$_ORNOT_ | \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | half_adder | \$_NOR_ | \$_OR_ | \$_XOR_ | \$_AND_ | \$_ANDNOT_ | \$_ORNOT_ | \$_NOR_ | \$_OR_ |
|---------------------------------------------------------------------------------------------|-----------|------------|------------|------------|----------------|-------------|---------|---------|------------|-----------------------------------------------------------------|------------|-----------|-------------------------------------------------------------------------|------------|---------|--------|---------|---------|------------|-----------|---------|--------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14        | 4          | 6          | 5          | 2              | 18          | 8       | 8       | 4          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| \$paramod\ripple_carry_adder\N=s32'0000000000000000000000000000100 -> full_adder            | 5         | 3          | 8          | 5          | 1              | 8           | 2       | 2       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| \$paramod\skip_logic\N=s32'000000000000000000000000000000000000                             | 11        | 9          | 13         | 5          | 0              | 19          | 0       | 0       | 0          | 0                                                               | 1          | 2         | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| carry_skip_adder                                                                            | 26        | 4          | 7          | 5          | 3              | 30          | 16      | 16      | 0          | 2                                                               | 2          | 4         | 2                                                                       | 0          | 8       | 12     | 16      | 16      | 2          | 4         | 8       | 12     |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14        | 4          | 6          | 5          | 2              | 18          | 8       | 8       | 4          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000000000000         | 11        | 9          | 13         | 5          | 0              | 19          | 0       | 0       | 0          | 0                                                               | 1          | 2         | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| full_adder                                                                                  | 5         | 3          | 8          | 5          | 1              | 8           | 2       | 2       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| full_adder -> half_adder                                                                    | 4         | 2          | 4          | 4          | 0              | 4           | 1       | 1       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0       | 0      |
| half_adder                                                                                  | 4         | 2          | 4          | 4          | 0              | 4           | 1       | 1       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0       | 0      |

# Parameter Value: 2

| Module                                                                                      | port_bits | s cell_count | wire_count | port_count | hierarchy_depth | wire_bits | \$_XOR_ | \$_AND_ | full_add | er | \$_ANDNOT_ | \$_ORNOT_ | \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | half_adder | \$_NOR_ | \$_OR_ | \$_XOR_ | \$_AND_ | \$_ANDNOT_ | \$_ORNOT_ | \$_NOR_ |
|---------------------------------------------------------------------------------------------|-----------|--------------|------------|------------|-----------------|-----------|---------|---------|----------|----|------------|-----------|-------------------------------------------------------------------------|------------|---------|--------|---------|---------|------------|-----------|---------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14        | 4            | 6          | 5          | 2               | 18        | 8       | 8       | 4        | 0  | 0          | 0         | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0 4     |
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000 -> full_adder             | 5         | 3            | 8          | 5          | 1               | 8         | 2       | 2       | 0        | 0  | 0          | 0         | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0 1     |
| \$paramod\skip_logic\N=s32'000000000000000000000000000100                                   | 11        | 9            | 13         | 5          | 0               | 19        | 0       | 0       | 0        | 0  | 1          | 2         | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4 2     |
| carry_skip_adder                                                                            | 26        | 4            | 7          | 5          | 3               | 30        | 16      | 16      | 0        | 2  | 2          | 4         | 2                                                                       | 0          | 8       | 12     | 16      | 16      | 2          | 4         | 8 12    |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14        | 4            | 6          | 5          | 2               | 18        | 8       | 8       | 4        | 0  | 0          | 0         | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0 4     |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000000000000         | 11        | 9            | 13         | 5          | 0               | 19        | 0       | 0       | 0        | 0  | 1          | 2         | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4 2     |
| full_adder                                                                                  | 5         | 3            | 8          | 5          | 1               | 8         | 2       | 2       | 0        | 0  | 0          | 0         | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0 1     |
| full_adder -> half_adder                                                                    | 4         | 2            | 4          | 4          | 0               | 4         | 1       | 1       | 0        | 0  | 0          | 0         | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0 0     |
| half_adder                                                                                  | 4         | 2            | 4          | 4          | 0               | 4         | 1       | 1       | 0        | 0  | 0          | 0         | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0 0     |

Parameter Value: 3

| Module                                                                                      | port_bits | cell_count | wire_count | port_count | hierarchy_depth | wire_bits | \$_XOR_ | \$_AND_ | full_adder | \$paramod\skip_logic\N=s32'000000000000000000000000000000000000 | \$_ANDNOT_ | \$_ORNOT_ | \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | f_adder | \$_NOR_ | \$_OR_ | \$_XOR_ | \$_AND_ | \$_ANDNOT_ | \$_ORNOT_ | \$_NOR_ |
|---------------------------------------------------------------------------------------------|-----------|------------|------------|------------|-----------------|-----------|---------|---------|------------|-----------------------------------------------------------------|------------|-----------|-------------------------------------------------------------------------|---------|---------|--------|---------|---------|------------|-----------|---------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4          | 0                                                               | 0          | 0         | 0                                                                       | 0       | 0       | 4      | 8       | 8       | 0          | 0         | 0 4     |
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 2       | 0       | 1      | 2       | 2       | 0          | 0         | 0 1     |
| \$paramod\skip_logic\N=s32'000000000000000000000000000000000000                             | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0          | 0                                                               | 1          | 2         | 0                                                                       | 0       | 4       | 2      | 0       | 0       | 1          | 2         | 4 2     |
| carry_skip_adder                                                                            | 26        | 4          | 7          | 5          | 3               | 30        | 16      | 16      | 0          | 2                                                               | 2          | 4         | 2                                                                       | 0       | 8       | 12     | 16      | 16      | 2          | 4         | 8 12    |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4          | 0                                                               | 0          | 0         | 0                                                                       | 0       | 0       | 4      | 8       | 8       | 0          | 0         | 0 4     |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000000000000         | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0          | 0                                                               | 1          | 2         | 0                                                                       | 0       | 4       | 2      | 0       | 0       | 1          | 2         | 4 2     |
| full_adder                                                                                  | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 2       | 0       | 1      | 2       | 2       | 0          | 0         | 0 1     |
| full_adder -> half_adder                                                                    | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 0       | 0       | 0      | 1       | 1       | 0          | 0         | 0 0     |
| half_adder                                                                                  | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 0       | 0       | 0      | 1       | 1       | 0          | 0         | 0 0     |

| Module                                                                                      | port_bits | cell_count | wire_count | port_count | hierarchy_depth | wire_bits | \$_XOR_ | \$_AND_ | full_adde | \$paramod\skip_logic\N=s32'000000000000000000000000000000000000 | \$_ANDNOT_ | \$_ORNOT_ | \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | half_adder | s_NOR_ | \$_OR_ | \$_XOR_ | AND_ | \$_ANDNOT_ | \$_ORNOT_ | \$_NOR_ | \$_OR_ |
|---------------------------------------------------------------------------------------------|-----------|------------|------------|------------|-----------------|-----------|---------|---------|-----------|-----------------------------------------------------------------|------------|-----------|-------------------------------------------------------------------------|------------|--------|--------|---------|------|------------|-----------|---------|--------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4         | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0      | 4      | 8       | 8    | 0          | 0         | 0       | 4      |
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0         | 0                                                               | 0          | 0         | 0                                                                       | 2          | 0      | 1      | 2       | 2    | 0          | 0         | 0       | 1      |
| \$paramod\skip_logic\N=s32'000000000000000000000000000000000000                             | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0         | 0                                                               | 1          | 2         | 0                                                                       | 0          | 4      | 2      | 0       | 0    | 1          | 2         | 4       | 2      |
| carry_skip_adder                                                                            | 26        | 4          | 7          | 5          | 3               | 30        | 16      | 16      | 0         | 2                                                               | 2          | 4         | 2                                                                       | 0          | 8      | 12     | 16      | 16   | 2          | 4         | 8       | 12     |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4         | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0      | 4      | 8       | 8    | 0          | 0         | 0       | 4      |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000000000000         | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0         | 0                                                               | 1          | 2         | 0                                                                       | 0          | 4      | 2      | 0       | 0    | 1          | 2         | 4       | 2      |
| full_adder                                                                                  | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0         | 0                                                               | 0          | 0         | 0                                                                       | 2          | 0      | 1      | 2       | 2    | 0          | 0         | 0       | 1      |
| full_adder -> half_adder                                                                    | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0         | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0      | 0      | 1       | 1    | 0          | 0         | 0       | 0      |
| half_adder                                                                                  | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0         | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0      | 0      | 1       | 1    | 0          | 0         | 0       | 0      |

Parameter Value: 5

| Module                                                                                      | port_bits | cell_count | wire_count | port_count | hierarchy_depth | wire_bits | \$_XOR_ | \$_AND_ | full_adder | \$paramod\skip_logic\N=s32'000000000000000000000000000000000000 | \$_ANDNOT_ | _ \$_ORNOT_ | \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | nalf_adder | \$_NOR_ | \$_OR_ | \$_XOR_ | \$_AND_ | \$_ANDNOT_ | \$_ORNOT_ | \$_NOR_ |
|---------------------------------------------------------------------------------------------|-----------|------------|------------|------------|-----------------|-----------|---------|---------|------------|-----------------------------------------------------------------|------------|-------------|-------------------------------------------------------------------------|------------|---------|--------|---------|---------|------------|-----------|---------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4          | 0                                                               | 0          | 0           | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0 4     |
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0          | 0                                                               | 0          | 0           | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0 1     |
| \$paramod\skip_logic\N=s32'000000000000000000000000000000000000                             | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0          | 0                                                               | 1          | 2           | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4 2     |
| carry_skip_adder                                                                            | 26        | 4          | 7          | 5          | 3               | 30        | 16      | 16      | 0          | 2                                                               | 2          | 4           | 2                                                                       | 0          | 8       | 12     | 16      | 16      | 2          | 4         | 8 12    |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4          | 0                                                               | 0          | 0           | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0         | 0 4     |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000000000000         | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0          | 0                                                               | 1          | 2           | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2         | 4 2     |
| full_adder                                                                                  | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0          | 0                                                               | 0          | 0           | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0         | 0 1     |
| full_adder -> half_adder                                                                    | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0          | 0                                                               | 0          | 0           | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0 0     |
| half_adder                                                                                  | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0          | 0                                                               | 0          | 0           | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0         | 0 0     |

| Module                                                                                      | port_bits | cell_count | wire_count | port_count | hierarchy_depth | wire_bits | \$_XOR_ | \$_AND_ | full_add | sparamod\skip_logic\N=s32'000000000000000000000000000000000000 | \$_ANDNOT_ | _ \$_ORNOT_ | \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | half_adder | r \$_NOR_ | \$_OR_ | \$_XOR_ | AND_ \$ | \$_ANDNOT_ | \$_ORNOT_ | \$_NOR_ | \$_OR_ |
|---------------------------------------------------------------------------------------------|-----------|------------|------------|------------|-----------------|-----------|---------|---------|----------|----------------------------------------------------------------|------------|-------------|-------------------------------------------------------------------------|------------|-----------|--------|---------|---------|------------|-----------|---------|--------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4        | 0                                                              | 0          | 0           | 0                                                                       | 0          | 0         | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0        | 0                                                              | 0          | 0           | 0                                                                       | 2          | 0         | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| \$paramod\skip_logic\N=s32'000000000000000000000000000000000000                             | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0        | 0                                                              | 1          | 2           | 0                                                                       | 0          | 4         | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| carry_skip_adder                                                                            | 26        | 4          | 7          | 5          | 3               | 30        | 16      | 16      | 0        | 2                                                              | 2          | 4           | 2                                                                       | 0          | 8         | 12     | 16      | 16      | 2          | 4         | 8       | 12     |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4        | 0                                                              | 0          | 0           | 0                                                                       | 0          | 0         | 4      | 8       | 8       | 0          | 0         | 0       | 4      |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000000000000         | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0        | 0                                                              | 1          | 2           | 0                                                                       | 0          | 4         | 2      | 0       | 0       | 1          | 2         | 4       | 2      |
| full_adder                                                                                  | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0        | 0                                                              | 0          | 0           | 0                                                                       | 2          | 0         | 1      | 2       | 2       | 0          | 0         | 0       | 1      |
| full_adder -> half_adder                                                                    | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0        | 0                                                              | 0          | 0           | 0                                                                       | 0          | 0         | 0      | 1       | 1       | 0          | 0         | 0       | 0      |
| half_adder                                                                                  | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0        | 0                                                              | 0          | 0           | 0                                                                       | 0          | 0         | 0      | 1       | 1       | 0          | 0         | 0       | 0      |

Parameter Value: 7

| Module                                                                                      | port_bits | cell_count | wire_count | port_count | hierarchy_depth | wire_bits | \$_XOR_ | \$_AND_ | full_adder | \$paramod\skip_logic\N=s32'000000000000000000000000000000000000 | \$_ANDNOT_ | \$_ORNOT_ | \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | half_adder | \$_NOR_ | \$_OR_ | \$_XOR_ | \$_AND_ | \$_ANDNOT_ | S_ORNOT_ | \$_NOR_ |
|---------------------------------------------------------------------------------------------|-----------|------------|------------|------------|-----------------|-----------|---------|---------|------------|-----------------------------------------------------------------|------------|-----------|-------------------------------------------------------------------------|------------|---------|--------|---------|---------|------------|----------|---------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0        | 0 4     |
| \$paramod\ripple_carry_adder\N=s32'0000000000000000000000000000000 -> full_adder            | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0        | 0 1     |
| \$paramod\skip_logic\N=s32'000000000000000000000000000000000000                             | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0          | 0                                                               | 1          | 2         | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2        | 4 2     |
| carry_skip_adder                                                                            | 26        | 4          | 7          | 5          | 3               | 30        | 16      | 16      | 0          | 2                                                               | 2          | 4         | 2                                                                       | 0          | 8       | 12     | 16      | 16      | 2          | 4        | 8 12    |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14        | 4          | 6          | 5          | 2               | 18        | 8       | 8       | 4          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 4      | 8       | 8       | 0          | 0        | 0 4     |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000100               | 11        | 9          | 13         | 5          | 0               | 19        | 0       | 0       | 0          | 0                                                               | 1          | 2         | 0                                                                       | 0          | 4       | 2      | 0       | 0       | 1          | 2        | 4 2     |
| full_adder                                                                                  | 5         | 3          | 8          | 5          | 1               | 8         | 2       | 2       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 2          | 0       | 1      | 2       | 2       | 0          | 0        | 0 1     |
| full_adder -> half_adder                                                                    | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0        | 0 0     |
| half_adder                                                                                  | 4         | 2          | 4          | 4          | 0               | 4         | 1       | 1       | 0          | 0                                                               | 0          | 0         | 0                                                                       | 0          | 0       | 0      | 1       | 1       | 0          | 0        | 0 0     |

| Module                                                                                      | port_bits | cell_count | wire_count | port_count | hierarchy_depth | wire_bits \$ | _XOR_ | \$_AND_ | full_adder | \$paramod\skip_logic\N=s32'000000000000000000000000000000000000 | 00000000100 \$_ANDNOT_ | \$_ORNOT_ | paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | half_adder | · \$_NOR_ | \$_OR_ | _XOR_ | \$_AND_ | \$_ANDNOT_ | \$_ORNOT_ | \$_NOR_ | \$_OR_ |
|---------------------------------------------------------------------------------------------|-----------|------------|------------|------------|-----------------|--------------|-------|---------|------------|-----------------------------------------------------------------|------------------------|-----------|-----------------------------------------------------------------------|------------|-----------|--------|-------|---------|------------|-----------|---------|--------|
| \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000                     | 14        | 4          | 6          | 5          | 2               | 18           | 8     | 8       | 4          | 0                                                               | 0                      | 0         | 0                                                                     | 0          | 0         | 4      | 8     | 8       | 0          | 0         | 0       | 4      |
| \$paramod\ripple_carry_adder\N=s32'0000000000000000000000000000100 -> full_adder            | 5         | 3          | 8          | 5          | 1               | 8            | 2     | 2       | 0          | 0                                                               | 0                      | 0         | 0                                                                     | 2          | 0         | 1      | 2     | 2       | 0          | 0         | 0       | 1      |
| \$paramod\skip_logic\N=s32'000000000000000000000000000000000000                             | 11        | 9          | 13         | 5          | 0               | 19           | 0     | 0       | 0          | 0                                                               | 1                      | 2         | 0                                                                     | 0          | 4         | 2      | 0     | 0       | 1          | 2         | 4       | 2      |
| carry_skip_adder                                                                            | 26        | 4          | 7          | 5          | 3               | 30           | 16    | 16      | 0          | 2                                                               | 2                      | 4         | 2                                                                     | 0          | 8         | 12     | 16    | 16      | 2          | 4         | 8       | 12     |
| carry_skip_adder -> \$paramod\ripple_carry_adder\N=s32'000000000000000000000000000000000000 | 14        | 4          | 6          | 5          | 2               | 18           | 8     | 8       | 4          | 0                                                               | 0                      | 0         | 0                                                                     | 0          | 0         | 4      | 8     | 8       | 0          | 0         | 0       | 4      |
| carry_skip_adder -> \$paramod\skip_logic\N=s32'000000000000000000000000000000000000         | 11        | 9          | 13         | 5          | 0               | 19           | 0     | 0       | 0          | 0                                                               | 1                      | 2         | 0                                                                     | 0          | 4         | 2      | 0     | 0       | 1          | 2         | 4       | 2      |
| full_adder                                                                                  | 5         | 3          | 8          | 5          | 1               | 8            | 2     | 2       | 0          | 0                                                               | 0                      | 0         | 0                                                                     | 2          | 0         | 1      | 2     | 2       | 0          | 0         | 0       | 1      |
| full_adder -> half_adder                                                                    | 4         | 2          | 4          | 4          | 0               | 4            | 1     | 1       | 0          | 0                                                               | 0                      | 0         | 0                                                                     | 0          | 0         | 0      | 1     | 1       | 0          | 0         | 0       | 0      |
| half_adder                                                                                  | 4         | 2          | 4          | 4          | 0               | 4            | 1     | 1       | 0          | 0                                                               | 0                      | 0         | 0                                                                     | 0          | 0         | 0      | 1     | 1       | 0          | 0         | 0       | 0      |