# تئوری پردازش موازی

علیرضا وفائی صدر پژوهشگاه دانشهای بنیادی (IPM)



SISD

Single Instruction stream Single Data stream

MISD

Multiple Instruction stream Single Data stream SIMD

Single Instruction stream Multiple Data stream

MIMD

Multiple Instruction stream Multiple Data stream





## **Data Hazards**

#### RAW Hazard

ADD.D F3, F1, F2 SUB.D F5, F6, F3 No Solution, normal property of programs

#### WAW Hazard

DIV.D F3, F1, F2
SUB.D F3, F6, F5 This instruction will complete first Div writes wrong value later, hence stalls may be need for proper operation

#### WAR Hazard

DIV.D F3, F1, F2
SUB.D F5, F6, F3
ADD.D F3, F6, F7

DIV.D F3, F1, F2
SUB.D F5, F6, F3
ADD.D F6, F6, F7

SUB.D reads wrong value of a register hence stalls may be need in some architectures not in FP pipeline on the next page.

## instruction level parallelism



task level parallelism



processor level parallelism

## multiprocessor vs. multicomputer





### CPU vs GPU



