# Vaibhav Krishna











+91-9444584388

# PROJECT EXPERIENCE

SHAKTI PROCESSOR | HARDWARE DESIGNER

Dec 2023 - Current | RISE Lab, IIT Madras

- → Implementing Packed Single Instruction, Multiple Data (PSIMD) instructions on Shakti's C-class SOC in **BlueSpec Verilog** and testing using Python simulations
- → Performing Area vs Speed calculations with tests on Xilinx's Arty7 100T FPGA and Yosys Synthesis to obtain optimised performance
- → Integrating the newly designed p-box module with the processor pipeline and testing its performance

# TEAM AVISHKAR HYPERLOOP | ELECTRICAL SYSTEMS ENGINEER

Sept 2022 - Aug 2023 | Centre For Innovation, IIT Madras

- → Designed and tested a **4-layer PCB** employing the TI development board LAUNCHXL-F28379D Delfino MCU to run the inverter and collect data from the **Intelligent Power Module** monitoring the inverter
- → Configured an externally procured **Battery Management System** (BMS) with self-designed high voltage battery packs, tested **CAN communication** and implemented fault states through BMS based on safety limits
- → Assembled and tested **battery packs with LFP cells** (net configuration of 88s 4p) by charging and discharging them while monitoring parameters like SoC, SoH, etc. and logged data to observe passive cell balancing

# **COURSE PROJECTS**

# IN-MEMORY COMPUTE ENGINE | EMBEDDED MEMORY DESIGN

Jan 2024 - Present

- → Studying the latest developments in In-Memory Computing for Deep Learning
- → Implementing an SRAM-based compute engine to perform MAC operations
- → Optimising transistor based circuits for fast computations and low current usage in ADC and DAC designs

# 8-BIT CARRY SAVE MULTIPLIER | DIGITAL IC DESIGN

July 2023 - Dec 2023

- → Designed a transistor-level schematic and layout of an 8-bit Carry Save Multiplier on Electric with multi-level Carry Lookahead Adder for vector merge
- → Achieved a 49% increase in delay between RC-extracted layout and schematic
- → Designed a pipelined schematic using C2MOS Dynamic Flip Flops to achieve an 85% increase in operating clock frequency from 1.86MHz to 3.75MHz

#### COMPUTER ORGANIZATION

July 2023 - Nov 2023

- → Solved various arithmetic problems like barrell shifter using Verilog and verified timing diagrams on Xilinx Vivado
- → Analyzed the change in Translation Lookaside Buffer (TLB) miss rate for different virtual memory sizes using Champsim, a trace based memory simulator

#### LED DRIVER + CLASS-D AMPLIFIER | ANALOG SYSTEMS LAB

Jan 2023 - Apr 2023

- → Constructed circuits using blocks like ramp generator, non-overlap clock generators and PWM modulators using various ICs, MOSFETs and BJTs and simulated the same in LTSPice
- → Built a DC-DC switching regulator in a closed-loop control system, a Peak Detector to drive an LED and an sPWM generator to drive a speaker

# SKILLS

#### **PROGRAMMING**

C • Python • BlueSpecVerilog • Verilog • x86 Assembly

# **TOOLS/PLATFORMS**

Electric • Altium Designer • Vivado • LTSpice • MATLAB • Yosys • Vivado HLS

# **EDUCATION**

# INDIAN INSTITUTE OF **TECHNOLOGY MADRAS**

DUAL DEGREE (B.TECH IN ENGG. PHYSICS & M.Tech in Electrical Engg.) Nov 2021 - Present | Chennai, India CGPA: 8.72 / 10

# COURSEWORK

#### **GRADUATE**

Digital IC Design Analog IC Design Mapping DSP Algos. to Arch. Embedded Memory Design

#### **UNDERGRADUATE**

Computer Organization **Analog Circuits** Digital Signal Processing Solid State Devices

# VOLUNTEERING

#### **AVANTI FELLOWS**

Mentored and guided class 11, 12 students for competitive exams like JEE, KVPY and olympiads

#### SAATHI

Guided college freshmen with academic and non-academic issues through their first year

#### ACHIEVEMENTS

JEE Advanced 2021 All India Rank 1013

**KVPY SA Scholar** All India Rank 365