# VAL BALABAN

vbalaban@usc.edu · (213) 275 - 9934 · 🗖 valeriubalaban · Los Angeles, CA

## **SUMMARY** for Machine Learning (ML) Engineer

- ➤ 7+ years of experience (industry + academia) building ML-training loops in Pytorch and C++.
- > 2 ML papers training strategies for improving both *robustness* and *fairness* of the trained model.
- > Researched and developed ML and AI projects which placed second at Infineon's innovation conf.
- ➤ Founded Race On, an organization that taught 450+ students to code and race self-driving cars.

Keywords: Pytorch, Tensorflow, scikit-learn, scikit-image, OpenCV, Python, Matlab, C++

★ Highlights of ML experience

## **PhD** in Electrical and Computer Engineering (Final Year) University of Southern California 2016 – Present

- Devised ML training procedures for jointly optimizing individual and group fairness robust to changes in the data distribution of paramount interest as sensitive groups are often underrepresented.<sup>1</sup>
- Introduced *Distributional Variance Penalization* an ML training strategy that improves generalization and robustness when the training data is limited and/or mislabeled.<sup>2</sup>
- ➤ Devised computer vision (CV) algorithms (OpenCV, C++) for detecting and tracking biological bodies. Investigated networking properties of neurons<sup>3</sup> and fractal self-organization properties of bacteria.<sup>4</sup>
- Founded Race On 2 led a team of 11 PhD students who taught 450+ MS students how to code (CV and control) and race self-driving cars. The org. became financially independent within a year.
- > Implemented an automated grading system (Python, GitHub) designed to provide transparency and granular feedback to combat learning limitations imposed by COVID, and evaluated assignments for 200+ grad students.
- ▶ Instructed (TAed) 1400+ undergrad and grad students for over 8 semesters teaching Embedded Systems, Network Programming, and Modern C++ ( $\geq$  11) achieving an average student evaluation rating of 3.8/4.

### **Software and Hardware Engineer** · Infineon Technologies

2014 - 2016

- Implemented an ML-based (SVM) automation strategy for simulation and lab experiments that reduced the validation time of integrated circuits (IC) from 120 hours to 8 hours (15-fold decrease).
- Researched and built an Al-driven (PSO) power converter ( $f_{switch} \le 100kHz$ ) that compensates for load changes and component degradation, placed second at Inno Week (company's innovation conf).
- > Devised system-level models (Matlab/Simulink) for validating the requirements of the next-gen IC modules.

### **Software and Hardware Engineer** · D&D Technologies

2012 - 2014

- ➤ Designed the electronics board (PCB), firmware (Embedded C), and server software (C++) for a distributed jackpot system currently deployed in casinos across 6 countries spanning 2 continents.
- ➤ Devised a secure network (CAN bus) that satisfies the real-time constraints (order of milliseconds) for coordinating the triggering moment of a distributed jackpot system across 128 slot machines.
- > Created a custom Linux-based system (Yocto) optimized for minimum downtime and a reboot time < 2 seconds.

#### **MS and BS in Electrical Engineering** · University "Politehnica" of Bucharest, Romania

2009 - 2015

<sup>1</sup>Optimizing for Individual and Group Fairness using Variance Penalization. Under Review

a in and both Licetheat Engineering

<sup>&</sup>lt;sup>2</sup>Improving Robustness: When and How to Minimize or Maximize the Loss Variance. Presenting at ICMLA (2022)

<sup>&</sup>lt;sup>3</sup>Network science characteristics of brain-derived neuronal cultures deciphered from images. Scientific Reports (2020)

<sup>&</sup>lt;sup>4</sup> Quantifying emergence and self-organisation of Enterobacter cloacae microbial communities. Scientific Reports (2018)