

## **ASYNCHRONICITY**

#### THE CHALLENGE OF FINE-GRAINED PARALLELISM

Luis Kornblueh September 29, 2016



## PERHAPS ...

## LATEST HARDWARE DEPLOYMENT



- 24 nodes with Broadcom BCM2835 SoC (700 MHz ARM 1176JZF-S, VideoCore IV GPU)
- Non-blocking fat tree high speed network IEEE 802.3u (100BASE-TX) via USB-2 Bus (aggregated 64.8 MB/s)
- NFSv4 network filesystem, SLURM, GCC, mpich
- Linux Debian jessie (Kernel 4.4)

- 24 nodes with Broadcom BCM2835 SoC (700 MHz ARM 1176JZF-S, VideoCore IV GPU)
- Non-blocking fat tree high speed network IEEE 802.3u (100BASE-TX) via USB-2 Bus (aggregated 64.8 MB/s)
- NFSv4 network filesystem, SLURM, GCC, mpich
- Linux Debian jessie (Kernel 4.4)

- 24 nodes with Broadcom BCM2835 SoC (700 MHz ARM 1176JZF-S, VideoCore IV GPU)
- Non-blocking fat tree high speed network IEEE 802.3u (100BASE-TX) via USB-2 Bus (aggregated 64.8 MB/s)
- NFSv4 network filesystem, SLURM, GCC, mpich
- Linux Debian jessie (Kernel 4.4)

- 24 nodes with Broadcom BCM2835 SoC (700 MHz ARM 1176JZF-S, VideoCore IV GPU)
- Non-blocking fat tree high speed network IEEE 802.3u (100BASE-TX) via USB-2 Bus (aggregated 64.8 MB/s)
- NFSv4 network filesystem, SLURM, GCC, mpich
- Linux Debian jessie (Kernel 4.4)

- 24 nodes with Broadcom BCM2835 SoC (700 MHz ARM 1176JZF-S, VideoCore IV GPU)
- Non-blocking fat tree high speed network IEEE 802.3u (100BASE-TX) via USB-2 Bus (aggregated 64.8 MB/s)
- NFSv4 network filesystem, SLURM, GCC, mpich
- Linux Debian jessie (Kernel 4.4)

Successfully run echam 4.6 T31L19 (CVS version 6.00, 2000-09-19 08:26:58 (Git: da9d477) , no code changes) using the full system.

# **ENERGY CONSUMPTION 100 W**



## **SETTING THE STAGE**

Redefinition: the models we talk about consist of all components which are used in the workflow!

Redefinition: the models we talk about consist of all components which are used in the workflow!

The development of global circulation models in its current form has to change and respond to major challenges in hardware development.

Redefinition: the models we talk about consist of all components which are used in the workflow!

The development of global circulation models in its current form has to change and respond to major challenges in hardware development.

Example: old node — 12 cores 2.5 GHz new node 18 cores 2.1 GHz

Redefinition: the models we talk about consist of all components which are used in the workflow!

The development of global circulation models in its current form has to change and respond to major challenges in hardware development.

## Example:

old node — 12 cores 2.5 GHz new node 18 cores 2.1 GHz

Consequence: more and more, fine grained parallelism is required to achieve the necessary performance to answer scientific questions posed.

- to keep all critical hardware resources concurrently in use,
- to minimize or hide the response time for remote access and service requests,
- to improve and reduce contributions of parallel resources and task scheduling not used for computational work itself, and
- to minimize resource access conflicts

- to keep all critical hardware resources concurrently in use,
- to minimize or hide the response time for remote access and service requests,
- to improve and reduce contributions of parallel resources and task scheduling not used for computational work itself, and
- to minimize resource access conflicts

- to keep all critical hardware resources concurrently in use,
- to minimize or hide the response time for remote access and service requests,
- to improve and reduce contributions of parallel resources and task scheduling not used for computational work itself, and
- to minimize resource access conflicts

- to keep all critical hardware resources concurrently in use,
- to minimize or hide the response time for remote access and service requests,
- to improve and reduce contributions of parallel resources and task scheduling not used for computational work itself, and
- to minimize resource access conflicts.

#### **ALGORITHMS**

### The solution framework consists of the

- functional description of processing algorithms, and
- a direct acyclic graph representation (DAG) of processing (to be used for optimization and parallelization).

## PROCESSES COMPACTION

## **COARSE-GRAINED ASYNCHRONOUS PROCESS**



## HOW A VECTOR PIPELINING PROCESSING MODEL WORKS



## MOVING TO A DAG BASED PROCESSING MODEL



## **DAG BASED META-SCHEDULING**



cylc, Hilary Oliver, NIWA

# **FUTURE**

#### **DEVELOPMENT ACTIVITIES**

- Development of a DAG based worker/broker toolkit with arithmetic operators as first test and later add cdo Hermes, Florian Rathgeber and Tiago Quintino (ECMWF)
- Refactoring of cdo by moving to C++ and disentangling command line and operator handling
- Develop an evaluation hierarchy for cdo operators

#### **DEVELOPMENT ACTIVITIES**

- Development of a DAG based worker/broker toolkit with arithmetic operators as first test and later add cdo Hermes, Florian Rathgeber and Tiago Quintino (ECMWF)
- Refactoring of cdo by moving to C++ and disentangling command line and operator handling
- Develop an evaluation hierarchy for cdo operators

#### **DEVELOPMENT ACTIVITIES**

- Development of a DAG based worker/broker toolkit with arithmetic operators as first test and later add cdo Hermes, Florian Rathgeber and Tiago Quintino (ECMWF)
- Refactoring of cdo by moving to C++ and disentangling command line and operator handling
- Develop an evaluation hierarchy for cdo operators

- Get a working prototype of post-processing tools and scheduling
- Using meta-scheduling for applicable problems
- Rethink the time operator splitting of the model physics to allow for a more functional, concurrent usable representation of processes — or resolve those explictly . . .
- Development and application of model developer friendly Domain Specific Languages (DSL)

- Get a working prototype of post-processing tools and scheduling
- Using meta-scheduling for applicable problems
- Rethink the time operator splitting of the model physics to allow for a more functional, concurrent usable representation of processes — or resolve those explictly . . .
- Development and application of model developer friendly Domain Specific Languages (DSL)

- Get a working prototype of post-processing tools and scheduling
- Using meta-scheduling for applicable problems
- Rethink the time operator splitting of the model physics to allow for a more functional, concurrent usable representation of processes — or resolve those explictly . . .
- Development and application of model developer friendly Domain Specific Languages (DSL)

- Get a working prototype of post-processing tools and scheduling
- Using meta-scheduling for applicable problems
- Rethink the time operator splitting of the model physics to allow for a more functional, concurrent usable representation of processes — or resolve those explictly . . .
- Development and application of model developer friendly Domain Specific Languages (DSL)

## ADDITIONAL CONSTRAINTS

#### **UNKNOWNS**

There are two more aspects contributing to effective system usage. Power consumption and the system's reliability.

The influence of this parameters on future development are not in the primary scope of this considerations, but are supposed to have a strong impact on solutions.