# Module - 5

# **Digital Electronics Fundamentals**

- **5.1** Introduction
- 5.2 Difference between analog and digital signals
- 5.3 Number System Binary, Hexadecimal,Conversion Decimal to binary,Hexadecimal to decimal and vice-versa
- 5.4 Boolean algebra
- **5.5 Basic and Universal Gates**
- 5.6 Half and Full adder
- **5.7 Multiplexer**
- 5.8 Decoder
- 5.9 SR and JK flip-flops
- 5.10 Shift register
- 5.11 Three bit Ripple Counter
- 5.12 Basic Communication system
- 5.13 Principle of operations of Mobile phone





#### 5.1 Introduction

- > Digital Electronics is a branch of Electronics which deals with digital circuits and digital systems that exists in only two possible states. These states described with only two discrete values (0, 1) which are used to represent numbers, symbols, alphabetic and other type of information in Digital Electronics.
- > Digital circuits are the circuits which are basically transistors to create logic gates operate at high speed. It is less susceptible to noise than analog circuits. It is also easier to perform error detection and correction with digital signals.
- > Digital systems contain digital circuits used to process digital information using a binary system, where data can assume with only two possible values: (0, 1). Ex: calculators, computers, etc.

#### Representation of Binary values: (0, 1)

- $\triangleright$  Ideally: "no voltage (= 0 V)" represents a logic **0** and "full voltage (= 5V)" represents a logic **1**.
- $\triangleright$  Realistically: "low voltage" (e.g., <1v) represents a **0** and "high voltage" (e.g., > 4v) represents a **1**.
- These discrete values can be achieved by using transistor switches. Type of logic: (i) positive logic and (ii) negative logic is shown in Fig. 5.1



Fig. 5.1 Type of logic: (a) positive logic

- HIGH voltage =  $5V \rightarrow \text{represents logic 1.}$ (HIGH = logic 1 = Closed switch = ON state)
- HIGH voltage =  $5V \rightarrow \text{represents logic } \mathbf{0}$ .
- LOW voltage =  $0V \rightarrow \text{represents logic } 0$ . (LOW = logic 0 = Open switch = OFF state)
- LOW voltage = 0V $\rightarrow$  represents logic 1.

**Digital Waveforms:** Digital waveforms as typical voltage ranges for positive logic 1 and logic 0 are shown in fig.5.2.



Fig. 5.2 Digital Waveforms as typical acceptable voltage ranges



- In digital electronics the signals are formed with only two voltage values: logic 1 (HIGH) and logic 0 (LOW) and it is called binary digital signal. Therefore, the information contained in the digital signal is represented by the numbers 1 and 0. In digital systems the state 1 corresponds to a voltage range from 3V to 5V while the state 0 corresponds to a voltage range from a 0 to 1 volt as shown in fig. 5.2. A logic gate within the 'undefined logic level' will produce an unpredictable output level.
- ➤ If noise in the circuit is high enough it can push logic 0 up or drop logic 1 down into the undefined logic level. The magnitude of the voltage required to reach this level is the *noise margin*. A quantitative measure of noise immunity is called *noise margin*.
- Noise immunity of a logic circuit refers to the circuit's ability to tolerate noise voltages on its inputs.
- $\triangleright$  High Level Noise Margin,  $V_{NH} = V_{OH}$  (min)  $V_{IH}$  (min)
- $\triangleright$  Low Level Noise Margin,  $V_{NL} = V_{IL}$  (max)  $V_{OL}$  (max)

### 5.2 Analog verses Digital signals

Digital systems cover most areas of our life: still pictures, digital video, digital audio, telephone, traffic lights, animation, etc. Analog verses Digital is discussed below.

| Parameter          | Analog                                                                               | Digital                                                                         |  |  |
|--------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--|
| Signal             | Analog signal is a continuous signal which has infinite number of values in a range. | Digital signals are discrete time signals have limited values (0,1) in a range. |  |  |
|                    | Denoted by sine waves                                                                | Denoted by square waves                                                         |  |  |
| Waves              | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                                               |                                                                                 |  |  |
| Representa<br>tion | Uses continuous range of values to represent <u>information</u> .                    | Uses discrete or discontinuous values to represent information                  |  |  |
| Example            | Human voice in air, analog electronic devices.                                       | Computers, CDs, DVDs, and other digital electronic devices.                     |  |  |
| Technology         | Analog technology records waveforms as they are.                                     | Samples analog waveforms into a limited set of numbers and records them.        |  |  |
| Data               | Subjected to deterioration by noise during                                           | Can be noise-immune without                                                     |  |  |
| transmission       | transmission.                                                                        | deterioration during transmission.                                              |  |  |
| Response to Noise  | More likely to get affected reducing accuracy                                        | Less affected since noise response are analog in nature                         |  |  |
| Flexibility        | Analog hardware is not flexible.                                                     | Digital hardware is flexible in implementation.                                 |  |  |
| Uses               | Can be used in analog devices only. Best suited for audio and video transmission.    | Best suited for Computing and digital electronics.                              |  |  |



ECE CBIT

#### **Benefits of Digital over Analog**

- Reproducibility
- Not effected by noise means quality
- Ease of design
- Data protection
- Programmable
- Speed
- **Economy**

# 5.3 Number System

Set of values used to represent different quantities is known as Number System.

$$(number)_b = \sum_{n=0}^{N} d_n \ b^n = d_0 b^0 + d_1 b^1 + d_2 b^2 + \dots + d_N b^N$$

Where b = number system base or radix

$$d_n = \mathbf{n}^{\text{th}} \operatorname{digit}$$

n = number (can start from negative number if the number has a fraction part).

N+1 = the number of digits

The Natural Numbers: The natural numbers are 1, 2, 3, 4, 5, etc. There are infinitely many natural numbers. The whole numbers are the natural numbers together with 0.

The Integers: The integers are the set of real numbers consisting of the natural numbers, their additive, inverses and zero.  $\{..., -5, -4, -3, -2, -1, 0, 1, 2, 3, 4, 5...\}$ 

Some important number systems are as follows.

- 1. **Decimal number system** has a base of 10 with each position weighted by a factor of 10.
- 2. Octal number system has a base of 8 with each position weighted by a factor of 8.
- 3. Binary number system has a base of 2 with each position weight by a factor of 2.
- 4. Hexadecimal number system has a base of 16 with each position weighted by a factor of 16.

The decimal number system is used in general communication. It can be used to represent both the integer as well as floating point values. The floating point values are generally represented in this system by using a period called decimal point. The decimal point is used to separate the integer part and the fraction part of the given real number. However, the computers use binary number system; they can store and process each type of data in terms of 0s and 1s only. Octal and hexadecimal number systems are used to represent computer data. The details of these number systems are given in the table 1.

Number Radix Digits / symbols Example: with power notation System / base  $3x10^2 + 3x10^1 + 8x10^0$ .  $6x10^{-1}$ Decimal 10 0,1,2,3,4,5,6,7,8,9  $(338.6)_{10}$  $3x8^2 + 3x8^1 + 6x8^0$ .  $2x8^{-1}$ 8 0,1,2,3,4,5,6,7  $(336.2)_8$ Octal  $1x2^2+1x2^1+0x2^0$ .  $1x2^{-1}+0x2^{-2}$ 2 **Binary** 0.1  $(110.10)_2$  $4x16^2+10x16^1+11x16^0$ .  $2x16^{-1}$ Hexadecimal 16 0,1,2,3,4,5,6,7,8,9,A,B,C,D,E,F  $(4AB.2)_{16}$ 

**Table 1 Number systems** 

# 5.3.1 Number conversions: Decimal to other number system (NS)

When all the different number conversions from one to another come at one sequence, certainly learners will get confused. To avoid this and to keep remember easily, we classify all conversions into mainly three groups. With simple rules and examples these are illustrated below.



| Binary ( ) <sub>2</sub> Octai (                                                                                | ) <sub>8</sub> Hexadecimai () <sub>16</sub>                                             |  |  |
|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|--|
| Ru                                                                                                             | ıles                                                                                    |  |  |
| Integer part                                                                                                   | Fraction part                                                                           |  |  |
| Successive Division:                                                                                           | Successive Multiplication:                                                              |  |  |
| 1. Divde Decimal integer number by the radix of                                                                | 1. Multiply Decimal fraction number by the                                              |  |  |
| NS to be converted.                                                                                            | Radix of the NS to be converted.                                                        |  |  |
| 2. Save remainder ( read remainders from bottom                                                                | 2. Save the whole number (integer) of the result                                        |  |  |
| to top).                                                                                                       | (read remainders from top to bottom).                                                   |  |  |
| 3.Repeat steps 1 and 2 until quotient becomes zero                                                             | 3. Repeat steps 1 and 2 for the fractional part of                                      |  |  |
|                                                                                                                | step 2 until to the desired position.                                                   |  |  |
| Example: 1 Decimal to Binary $\Rightarrow$ (25.625) <sub>10</sub> $\Rightarrow$                                | $(?)_2 \Rightarrow (11001.101)_2$                                                       |  |  |
| $25 \div 2 \Longrightarrow 12 \ (R \to 1) \spadesuit$                                                          | $0.625 \times 2 \Longrightarrow 1.25 \Longrightarrow 1$                                 |  |  |
| $12 \div 2 \Longrightarrow 6 (R \rightarrow 0) \qquad (25)_{10} \Longrightarrow (11001)_2$                     | 0.25 x 2 $\Rightarrow$ 0.5 $\Rightarrow$ 0 (0.625) <sub>10</sub> = (0.101) <sub>2</sub> |  |  |
| $6 \div 2 \Longrightarrow 3 (R \to 0)$                                                                         | $0.5  x \ 2 \Longrightarrow 1.0  \Longrightarrow 1  \checkmark$                         |  |  |
| $3 \div 2 \Longrightarrow 1 (R \longrightarrow 1)$ (save remainder (R) backward)                               | (save whole number forward)                                                             |  |  |
| $1 \div 2 \Longrightarrow 0$ (quotient becomes zero)                                                           | 0                                                                                       |  |  |
| <b>Example: 2</b> Decimal to Hexadecimal $\Rightarrow$ (675.15)                                                | $_{10} \implies (?)_{16} \implies (257.266)_{16}$                                       |  |  |
| $675 \div 16 \Longrightarrow 42  (R \longrightarrow 3)  \uparrow$                                              | $0.15 \times 16 \Rightarrow 2.40 \Rightarrow 2$                                         |  |  |
| $42 \div 16 \Longrightarrow 02 \ (\underline{R} \longrightarrow 10) \ \ (675)_{10} \Longrightarrow (2A3)_{16}$ | $0.40 \times 16 \Longrightarrow 6.40 \implies 6$ $(0.15)_{10} = (0.266)_{16}$           |  |  |
| Note: $(10)_{10} = (A)_{16}$ (save remainder (R) backward)                                                     | $0.40 \times 16 \Longrightarrow 6.40 \implies 6$                                        |  |  |

# 5.3.2 Number conversion: Other number systems (NS) to Decimal



Easwara M

97

#### **Rules:**

- 1. Obtain the power sequence (positional weights) of the NS to be determined.
- 2. Place the number in position : *integers* left of the radix point  $\Rightarrow$  ( + ve powers) fraction – right of the radix point  $\Rightarrow$  ( - ve powers)
- 3. Multiply the number with positional weights and add, to get decimal number.

|        | <b>Example: Binary to Decimal</b>                                   |  |  |  |
|--------|---------------------------------------------------------------------|--|--|--|
| Steps  | $(1011.01)_2 \Longrightarrow (?)_{10} \Longrightarrow (11.25)_{10}$ |  |  |  |
| power  | $2^3$ $2^2$ $2^1$ $2^0$ . $2^{-1}$ $2^{-2}$                         |  |  |  |
| weight | 8 4 2 1 0.5 0.25                                                    |  |  |  |
| number | 1 0 1 1 . 0 1                                                       |  |  |  |
| 1      | (8 + 0 + 2 + 1) 	 . (0 + 0.25)                                      |  |  |  |
| value  | $=(11.25)_{10}$                                                     |  |  |  |

Example: Hexadecimal to Decimal (A2B.1D)<sub>16</sub> 
$$\Rightarrow$$
 (?)<sub>10</sub>  $\Rightarrow$  (2603.11252)<sub>10</sub>  
 $16^3$   $16^2$   $16^1$   $16^0$  .  $16^{-1}$   $16^{-2}$   
 $4096$  256  $16$  1 0.0625 0.0039  
0 10 2 11 . 1 13  
 $(0+2560+32+11)$  .  $(0.0625+0.052)$   
 $=$  (2603.11252)<sub>10</sub>

# 5.3.3 Number conversion: Grouping Binary bits

In this case, Decimal NS will not come into picture. However, either Octal or Hexadecimal NS is converted into Binary NS. Then "grouping" of bits is conducted.



According to the conversion type, the grouped bits are replaced by Binary Coded Octal (BCO) or Binary Coded Hexadecimal (BCH) as tabulated in the table 2 (see page 7).

# Octal $\Rightarrow$ Binary ()<sub>8</sub> $\Rightarrow$ ()<sub>2</sub> Hexadecimal $\Rightarrow$ Binary ()<sub>16</sub> $\Rightarrow$ ()<sub>2</sub>

- ➤ Replace each *octal digit* by its **3-bit** BCO equivalent (see table 2) both for integer and fractional part.
- Replace each hexadecimal digit by its 4-bit
   BCO equivalent (see table 2) both for integer and fractional part.

# **Example:**

 $(1073.32)_8 \Rightarrow (?)_2 \Rightarrow (001000111011.011010)_2$  **1 0 7 3 . 3 2**[given octal number]

001

000

111

011

010

[from BCO]

A 2 B . 1 D [given hexadecimal] 1010 0010 1011 . 0001 1101 [from BCH]

 $(A2B.1D)_{16} \Rightarrow (?)_2 \Rightarrow (001000111011.011010)_2$ 

Table 2. Binary Coded Decimal (BCD), Binary Coded Octal (BCO) and Binary Coded Hexadecimal (BCH)

| Decimal numbers | Binary Coded<br>Decimal (BCD) | Octal<br>numbers | Binary Coded<br>Octal (BCO) | Hexadecimal<br>Numbers | Binary Coded Hexa-<br>decimal (BCH) |
|-----------------|-------------------------------|------------------|-----------------------------|------------------------|-------------------------------------|
| 0               | 0000                          | 0                | 0 0 0                       | 0                      | 0000                                |
| 1               | 0001                          | 1                | 0 0 1                       | 1                      | 0001                                |
| 2               | 0010                          | 2                | 0 1 0                       | 2                      | 0010                                |
| 3               | 0011                          | 3                | 0 1 1                       | 3                      | 0011                                |
| 4               | 0100                          | 4                | 1 0 0                       | 4                      | 0100                                |
| 5               | 0101                          | 5                | 1 0 1                       | 5                      | 0101                                |
| 6               | 0110                          | 6                | 1 1 0                       | 6                      | 0110                                |
| 7               | 0111                          | 7                | 1 1 1                       | 7                      | 0111                                |
| 8               | 1000                          | 10               | 0 0 1 0 0 0                 | 8                      | 1000                                |
| 9               | 1001                          | 11               | 0 0 1 0 0 1                 | 9                      | 1001                                |
| 10              | 0 0 0 1 00 0 0                | 12               | 0 0 1 0 1 0                 | A                      | 1010                                |
| 11              | 0 0 0 1 00 0 1                | 13               | 0 0 1 0 1 1                 | В                      | 1011                                |
| 12              | 0 0 0 1 0 0 1 0               | 14               | 0 0 1 100                   | С                      | 1100                                |
| 13              | 0 0 0 1 0 0 1 1               | 15               | 0 0 1 1 0 1                 | D                      | 1101                                |
| 14              | 0 0 0 1 01 0 0                | 16               | 0 0 1 110                   | E                      | 1110                                |
| 15              | 0 0 0 1 01 0 1                | 17               | 0 0 1 111                   | F                      | 1111                                |
| 16              | 0 0 0 1 01 1 0                | 20               | 0 1 0 000                   | 10                     | 0001 0000                           |

# Binary $\Rightarrow$ Octal

 $()_2 \Longrightarrow ()_8$ 

# **Binary** ⇒ **Hexa**decimal

 $()_2 \Longrightarrow ()_{16}$ 

- Group into set of 3-bits from radix point
  - towards left for integer part
  - towards right for fractional part
- Convert each group to its equivalent octal using BCO. See table 1
- Add zeros to complete last groups as needed.
- Group into set of 4-bits from radix point
  - towards left for integer part
  - towards right for fractional part
- Convert each group to its equivalent hexadecimal using BCH. See table 1
- Add zeros to complete last groups as needed.

### **Example:**

 $(1000111011.01101)_2 \Rightarrow (?)_2 \Rightarrow (1073.32)_8$ 

1000111011.01101

[given binary number]

**00**1, 000, 111, 011 **.** 011, 01**0** 

[grouping 3-bits]

1 0 7 3 . 3 2

[equivalent octal]

 $(1000111011.01101)_2 \Rightarrow (?)_2 \Rightarrow (23B.68)_{16}$ 

1000111011.01101

[given binary number]

**00**10, 0011, 1011.0110, 1**000** [grouping 4-bits]

2 3 B . 6 8 [equivalent hexadecimal]

# Octal ⇒ Hexadecimal

 $()_8 \Longrightarrow ()_{16}$ 

#### $Hexadecimal \Rightarrow Octal$

 $()_{16} \Longrightarrow ()_8$ 

- Replace each *octal digit* by its **3-bit** BCO equivalent (as in the table 1) both for integer and fractional part.
- ➤ Group into set of 4-bits from radix point
  - towards left for integer part
  - towards right for fractional part
- Convert each group to its equivalent hexadecimal using BCH. See table 2

- Replace each *hexadecimal digit* by its **4-bit** BCH equivalent (as in the table 1) both for integer and fractional part.
- > Group into set of 3-bits from radix point
  - towards left for integer part
  - towards right for fractional part
- Convert each group to its equivalent octal using BCO. See table 2

¢∭\_ECE CBIT

| Ex                                                                                            | xample:                                                                                                             |
|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| $(2\ 3\ 5.6\ 4)_8 \Longrightarrow (BCO) \Longrightarrow (?)_{16} \Longrightarrow (9D.D)_{16}$ | $(2 \text{ E } 5.6 \text{ B})_{16} \Longrightarrow (\text{BCH}) \Longrightarrow (?)_8 \Longrightarrow (1345.326)_8$ |
| 2 3 5 . 6 4 [given octal number]                                                              | 2 E 5 . 6 B [given hexadecimal]                                                                                     |
| 010 011 101 <b>.</b> 110 100 [3-bit BCO]                                                      | 0010 1110 0101 . 0110 1011 [3-bit BCO]                                                                              |
| 0, 1001, 1101. $1101, 0000$ [grouping4-bits]                                                  | 001, 011, 100, 101 . 011, 010, 110 [grouping4-bits]                                                                 |
| 9 D . D 0 [equivalent hexadecimal]                                                            | 1 3 4 5 . 3 2 6 [equivalent octal]                                                                                  |

# 5.4 Boolean algebra

Boolean algebra was invented by George Boole in 1854. After 70 years (in 1924) <u>Claude Shannon</u>, who recognized and worked out the relevance of Boole's symbolic logic for the field of engineering. Boolean algebra is a mathematical system for the manipulation of variables that can be used to analyze and simplify the digital (logic) circuits whose outcome would be either 0 or1, since it uses only the binary numbers 0 and 1. With regard to the digital logic, a set of rules are used to describe circuits whose state can either 1 (ON) or 0 be (OFF).

- ➤ Boolean Constants these are 0 (false) and 1 (true).
- ➤ Boolean Variables variables used to represent input-output of digital circuits that can only take the vales 0 or 1. Example: A, B, X, Y etc.
- ➤ Boolean Functions each of the logic functions (such as AND, OR and NOT) are represented by symbols.

Consequently, the "Laws" of Boolean algebra often differ from the "Laws" of real-number algebra. A number of rules can be derived from AND, OR and NOT relations called as basic *Boolean postulates*. Boolean postulates and laws are defined in the table 2 and table 3, respectively.

**Table 2: Boolean Postulates** 

| Postulate | Relation                                  |                                                                                                                            |
|-----------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| 1         | $0\cdot 0=0$                              | NOTE:                                                                                                                      |
| 2         | 1 + 1 = 1                                 | Every law has two forms: AND form and OR form as                                                                           |
| 3         | 0 + 0 = 0                                 | shown in the following table 2. This is known as <i>duality</i> . These are obtained by changing every AND $(\cdot)$ to OR |
| 4         | $1 \cdot 1 = 1$                           | (+), every OR (+) to AND (·) and all 1's to 0's and viceversa. It is conventional to write A·B is as AB by                 |
| 5         | $1 \cdot 0 = 0  \text{or}  0 \cdot 1 = 0$ | dropping AND (·) symbol.                                                                                                   |
| 6         | 1 + 0 = 1 or $0 + 1 = 1$                  |                                                                                                                            |

**Table 3: Boolean Laws** 

| AND form                                             | OR form                                                                                                                                                                           |
|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A B = B A                                            | A + B = B + A                                                                                                                                                                     |
| A (B C) = (A B) C                                    | A + (B + C) = (A + B) + C                                                                                                                                                         |
| $A \cdot 1 = A$                                      | A + 0 = A                                                                                                                                                                         |
| A (B+C) = A B + A C                                  | A + B C = (A + B) (A + C)                                                                                                                                                         |
| $A \cdot 0 = 0$                                      | A + 1 = 1                                                                                                                                                                         |
| A A = A                                              | A + A = A                                                                                                                                                                         |
| $A \cdot \overline{A} = 0$                           | $A + \overline{A} = 1$                                                                                                                                                            |
| $\overline{A \cdot B} = \overline{A} + \overline{B}$ | $\overline{A+B} = \overline{A} \cdot \overline{B}$                                                                                                                                |
| $\overline{\overline{A}} = A$                        |                                                                                                                                                                                   |
|                                                      | $A B = B A$ $A (B C) = (A B) C$ $A \cdot 1 = A$ $A (B + C) = A B + A C$ $A \cdot 0 = 0$ $A A = A$ $A \cdot \overline{A} = 0$ $\overline{A \cdot B} = \overline{A} + \overline{B}$ |

# 5.9 De-Morgan's theorem

De-Morgan's theorem is one of the Boolean law which is useful in the implementation of the basic gate operations with alternative gates NAND and NOR, which are readily available in IC form.

The two De-Morgan's laws can be implemented in Boolean algebra as in the following steps:

- (1) If (+) is there then replace it with (·) and if (·) is there then replace it with (+).
- (2) Compliment of each of the term is to be found.

De-Morgan's theorem 
$$-1$$
:  $\overline{A \cdot B} = \overline{A} + \overline{B}$ 

Statement: The compliment of the product of variables is equal to the sum of the compliment of each variable.



AND+NOT = NAND

is equivalent to

Bubbled OR

|   | P | roof:       |     | $\overline{A \cdot B} = \overline{A} +$ | B |   |   |   |                               |
|---|---|-------------|-----|-----------------------------------------|---|---|---|---|-------------------------------|
| A | В | A·B         | A·B |                                         | A | В | Ā | Ē | $\overline{A} + \overline{B}$ |
| 0 | 0 | $0 \cdot 0$ | 1   |                                         | 0 | 0 | 1 | 1 | 1                             |
| 0 | 1 | 0 · 1       | 1   | $\leftrightarrow$                       | 0 | 1 | 1 | 0 | 1                             |
| 1 | 0 | 1 · 0       | 1   |                                         | 1 | 0 | 0 | 1 | 1                             |
| 1 | 1 | 1 · 1       | 0   |                                         | 1 | 1 | 0 | 0 | 0                             |

From the above truth tables LHS is equal to RHS, hence it is proved.

De-Morgan's theorem – 2: 
$$\overline{A+B} = \overline{A} \cdot \overline{B}$$

Statement: The compliment of the sum of variables is equal to the product of the compliment of each variable.



From the above truth tables LHS is equal to RHS, hence it is proved.

# **5.5 Basic Logic Gates**

Logic gate is an electronic circuit having one or more than one input and only one output. Logic gates require a power supply. The inputs of any gate are driven by voltage levels 0 V and 5 V representing logic 0 and logic 1, respectively. Boolean functions may be practically implemented by using electronic gates. The output of a gate provides two nominal values of voltages either 0 V or 5 V representing logic 0 O or logic 0 O, respectively. Truth tables are used to show the function of logic gate with input output relationship. The gates are AND, OR, NOT (basic gates), NAND, NOR, EXOR and EXNOR (derived gates). Digital systems (FFs, ALU etc) are said to be constructed by using these logic gates.

Table 4 Traditional & IEEE symbol, Boolean Expression and Truth Table of Logic Gates

| Logic Gate                                           | Traditional                                                   | IEEE   | Boolean            | Truth Table                 |  |  |
|------------------------------------------------------|---------------------------------------------------------------|--------|--------------------|-----------------------------|--|--|
| Logic Gate                                           | symbol                                                        | symbol | Expression         | Input / Output              |  |  |
|                                                      | \<br>\                                                        | 1 L v  |                    | $A \qquad Y = \overline{A}$ |  |  |
| 1. NOT                                               | A — Y                                                         | A T    | $Y = \overline{A}$ | 0 1                         |  |  |
|                                                      |                                                               |        |                    | 1 0                         |  |  |
| -Only ONE                                            | -Only ONE input and one output - Output is inversion of input |        |                    |                             |  |  |
|                                                      | A—T                                                           | A—>1   |                    | A B Y                       |  |  |
| 2. OR                                                |                                                               | в—— Т  | Y = A + B          | 0 0 0                       |  |  |
|                                                      |                                                               |        |                    | 0 1 1                       |  |  |
| > Two or more inputs (Logic addition) and one output |                                                               |        |                    |                             |  |  |
|                                                      | LOW if both inputs are I                                      |        | is logic HIGH      | 1 1 1                       |  |  |

| 3. AND  A B Y  B W Y A B  A B Y  O 0 0 0  O 1 0  O 1 0  O 1 0  O 1 0  O 1 0  O 1 0  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  O 0 1  O 1  O 0  A B Y  A B Y  O 0 1  O 1  O 0  A B Y  A B Y  O 0 1  O 1  O 0  A B Y  A B Y  O 0 1  O 1  O 0  A B Y  O 0 1  O 1  O 0  A B Y  A B Y  O 0 1  O 1  O 0  A B Y  A B Y  O 0 1  O 1  O 0  A B Y  O 0 1  O 1  O 0  A B Y  O 0 1  O 0  A B Y  O 0 1  O 1  O 0  A B Y  O 0 1  O 1  O 0  A B Y  O 0 1  O 0  A B Y  O 0 1  O 1  O 0  A B Y  O 0 0  O 1  O 0  O 0  O 0  O 0  O 0  O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |                            |     |   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------------|-----|---|
| > Two or more inputs (Logic multiplication) and one output > Output is logic HIGH if both inputs are HIGH, Otherwise output is logic LOW  1 1 1  4. NOR  A PI Y B   | 3. AND              | В У                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | А&                                    | Y= A ⋅ B                   | 0 0 | 0 |
| A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  A B B Y  B B B B B B B B B B B B B B B B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | > Two or more in    | puts (Logic multiplication                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | on) and one output                    |                            | V 1 | - |
| 4. NOR  B  Y=A+B  0 0 0  0 1  0 1 0  1 0 0  2 Two or more inputs (Logic multiplication + inversion) and one output  Output is logic HIGH if both inputs are LOW, Otherwise output is logic HIGH  Two or more inputs (Logic multiplication + inversion) and one output  Output is logic HIGH if both inputs are LOW, Otherwise output is logic HIGH  A  B  Y  A  B  Y  A  B  Y  A  B  Y  A  B  Y  A  B  Y  A  B  Y  A  B  Y  A  B  Y  A  B  Y  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  Y  A  B  A  B  A  B  Y  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  A  B  B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | > Output is logic   | HIGH if both inputs are                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | HIGH, Otherwise outpu                 | t is logic LOW             | 1 1 | 1 |
| Two or more inputs (Logic multiplication + inversion) and one output  Output is logic HIGH if both inputs are LOW, Otherwise output is logic HIGH  Two or more inputs (Logic multiplication + inversion) and one output  Two or more inputs (Logic multiplication + inversion) and one output  Output is logic HIGH if both inputs are LOW, Otherwise output is logic HIGH  Two or more inputs (Logic multiplication + inversion) and one output  Output is logic HIGH if both inputs are LOW, Otherwise output is logic HIGH  The state of t | 4 NOP               | A Do-Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | A — ≥1 Y                              |                            | АВ  | Y |
| Two or more inputs (Logic multiplication + inversion) and one output  Output is logic HIGH if both inputs are LOW, Otherwise output is logic HIGH  Two or more inputs (Logic multiplication + inversion) and one output  Output is logic HIGH if both inputs are LOW, Otherwise output is logic HIGH  Two or more inputs (Logic multiplication + inversion) and one output  Output is logic HIGH if both inputs are LOW, Otherwise output is logic HIGH  The property of the   | 4. NOK              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <b>8</b> —                            | $Y = \overline{A + B}$     |     | 1 |
| Output is logic HIGH if both inputs are LOW, Otherwise output is logic HIGH  1 1 0  5. NAND  A B Y  A B Y  A B Y  O 0 1 O 1 O 1 O 1 O 1 O 1 O 1 O 1 O 1 O 1 O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                     | (T ' 1' 1' 1'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                       |                            |     | _ |
| 5. NAND  A B Y  5. NAND  A B Y  5. NAND  A B Y  5. NAND  A B  A B Y  A B  O 0 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 1 0 1 1 1 0 1 1 1 0 1 1 1 0 1 1 1 0 1 1 1 0 1 1 1 0 0 1 1 1 0 0 1 1 1 0 0 1 1 1 0 0 0 0 0 1 1 1 0 0 0 0 0 1 1 1 0 0 0 0 0 1 1 1 0 0 0 0 0 0 1 1 0 0 0 0 0 1 1 0 0 0 0 0 0 1 1 0 0 0 0 0 0 1 1 0 0 0 0 0 0 1 1 0 0 0 0 0 0 0 1 1 0 0 0 0 0 0 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ,                                     | -                          |     | Ü |
| 5. NAND  A B Y=A · B  0 0 1 0 1 1 0 1 1 1 0 1 1 0 1 1 0 1 1 1 0  6. EX-OR Exclusive OR  A B Y A B  Y A B  A B Y  A B  A B Y  Otherwise, output is logic HIGH if both inputs are different  Otherwise, output is logic LOW if both inputs are same  7. EX-NOR Exclusive NOR  A B A B Y  A B A B Y  O 0 0 0 1 1 0 0 0 1 1 0 0 0 0 0 1 1 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Output is logic     | HIGH II boul lilputs are                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | LOW, Otherwise output                 | i is logic fildfi          |     |   |
| > Two or more inputs (Logic multiplication + inversion) and one output Output is logic HIGH if both inputs are LOW, Otherwise output is logic HIGH  6. EX-OR Exclusive OR  A B  Y=A⋅B  0 0 1 1 1 0 1 1 0 1 1 1 0  1 1 0 1 1 1 0 1 1 1 0 1 1 1 0 1 1 1 0 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | A—————————————————————————————————————                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | A — & — v                             |                            | AB  | Y |
| Two or more inputs (Logic multiplication + inversion) and one output Output is logic HIGH if both inputs are LOW, Otherwise output is logic HIGH  6. EX-OR Exclusive OR  A B  Y A B  Y A B  Y A B  Y A B  Y A B  Y A B  Y A B  Output is logic HIGH if both inputs are different  Otherwise, output is logic LOW if both inputs are same  7. EX-NOR Exclusive NOR  A B  Y A B  Y A B  Y A B  Otherwise output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 5. NAND             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | В—                                    | $Y = \overline{A \cdot B}$ | 0 0 | 1 |
| Output is logic HIGH if both inputs are LOW, Otherwise output is logic HIGH  6. EX-OR Exclusive OR  A B Y  A B Y  A B Y  Output is logic HIGH if both inputs are different  Otherwise, output is logic LOW if both inputs are same  7. EX-NOR Exclusive NOR  A B Y  A B Y  A B Y  A B Y  A B Y  O 0  O 1  1  O 0  O 1  O 1  O 0  O 1  O 0  O 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |                            | 0 1 | 1 |
| 6. EX-OR Exclusive OR  A B Y  A B Y  A B Y  Output is logic HIGH if both inputs are different Output is logic LOW if both inputs are same  7. EX-NOR Exclusive NOR  A B Y  Output is logic LOW if both inputs are same  A B Y  Output is logic HIGH if both inputs are same  A B Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are different  Output is logic HIGH if both inputs are different Output is logic HIGH if both inputs are different Output is logic HIGH if both inputs are different                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | · · · · · · · · · · · · · · · · · · · | •                          | 1 0 | 1 |
| Exclusive OR  Exclusive OR  B  Y=A⊕B  O 0  O 1  1  Output is logic HIGH if both inputs are different  Otherwise, output is logic LOW if both inputs are same  7. EX-NOR Exclusive NOR  A  B  Y=A⊕B  O 0  O 1  O 1  O 1  O 1  O 0  O 1  O 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Output is logic HIC | of the first of th | w, Otherwise output is                | logic HIGH                 | 1 1 | 0 |
| Exclusive OR  B  Y  B  Output is logic HIGH if both inputs are different  Otherwise, output is logic LOW if both inputs are same  7. EX-NOR Exclusive NOR  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are different.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 6 EX-OR             | A 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4-1-1                                 |                            | A B | Y |
| Output is logic HIGH if both inputs are different  Otherwise, output is logic LOW if both inputs are same  7. EX-NOR Exclusive NOR  A B Y  A B Y  Output is logic HIGH if both inputs are same  Output is logic HIGH if both inputs are same  Otherwise, output is logic LOW if both inputs are different  Otherwise, output is logic LOW if both inputs are different                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                     | $\stackrel{\frown}{B}$ $\longrightarrow$ Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | B - 1 - Y                             | $Y = A \oplus B$           | 0 0 | 0 |
| 7. EX-NOR Exclusive NOR  A B Y  Output is logic HIGH if both inputs are same  1 1 0  A B Y  0 0 1  0 1 0  Otherwise, output is logic HOW if both inputs are different.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |                            | 0 1 | 1 |
| 7. EX-NOR Exclusive NOR  A B Y  A B Y  Output is logic HIGH if both inputs are same  Otherwise, output is logic LOW if both inputs are different.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1 1                 | *                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                       |                            | 1 0 | 1 |
| 7. EX-NOR Exclusive NOR  P  Output is logic HIGH if both inputs are same  Otherwise, output is logic LOW if both inputs are different.  Output is logic LOW if both inputs are different.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | > Otherwise, outp   | out is logic LOW if both                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | inputs are same                       |                            | 1 1 | 0 |
| Exclusive NOR  B  Y= A  B  0 0 1  0 1 0  1 0 0  Cotherwise, output is logic HOW if both inputs are different.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 7. EX-NOR           | A-W-W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | A =1 v                                |                            | A B | Y |
| Output is logic HIGH if both inputs are same  1 0 0  Otherwise, output is logic LOW if both inputs are different                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                     | B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | В                                     | $Y = A \oplus B$           | 0 0 | 1 |
| Otherwise output is logic I OW if both inputs are different                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |                            |     | 0 |
| Otherwise, output is logic LOW if both inputs are different                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |                            |     | 0 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | > Otherwise, outp   | out is logic LOW if both                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | inputs are different                  |                            | 1 1 | 1 |

# **5.5.1 Universal Logic Gates**

The NAND and NOR gates are universal gates. Operations of all logic gates can be performed using only these gates; hence they called as universal gates. In practice, NAND and NOR gates are economical and easier to fabricate and they are the basic gates used in all IC digital logic families.

# Implementation of logic gates: using only NOR Gates

It can be proved that any Boolean function can be implemented and realized (the operations of all logic gates can be verified) using only NOR gates. It is illustrated in the table 4.



103

Table 5: Implementation of logic gates using only NOR Gates

|                                                                                                                                                                                                     | Table 5. Implementation of logic gates using only 11010 Gates                |                            |                                                       |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------|-------------------------------------------------------|--|--|
| De                                                                                                                                                                                                  | esired gate                                                                  | Boolean expression         | Implementation using only NOR gates                   |  |  |
| 1. NOT                                                                                                                                                                                              | A — Y                                                                        | $Y = \overline{A}$         | A — Y                                                 |  |  |
| NOT gate ca                                                                                                                                                                                         | an be implemented by                                                         | tying the two              | inputs of the NOR gate together.                      |  |  |
| 2. OR                                                                                                                                                                                               | A                                                                            | Y= A + B                   | $A \longrightarrow A$                                 |  |  |
| OR gate car                                                                                                                                                                                         | be implemented by                                                            | simply one NO              | OR gate followed by a second whose inputs are joined. |  |  |
| 3. AND                                                                                                                                                                                              | А Y                                                                          | Y= A · B                   | ALD~_Y<br>BLD~_Y                                      |  |  |
| AND gate is                                                                                                                                                                                         | s implemented by inve                                                        | erting the inpu            | ts to a 3 <sup>rd</sup> NOR gate.                     |  |  |
| 4. NAND                                                                                                                                                                                             | А<br>в                                                                       | $Y = \overline{A \cdot B}$ | A-DO-Y                                                |  |  |
| NAND gate                                                                                                                                                                                           | is implemented by us                                                         | sing an AND g              | rate (previous discussion) in series with a NOR gate. |  |  |
| 5. XOR                                                                                                                                                                                              | A                                                                            | Y= <b>A</b> ⊕ <b>B</b>     |                                                       |  |  |
| XOR gate is implemented by connecting the output of 3 NOR gates (connected as an AND gate) and the output of a NOR gate to the respective inputs of a NOR gate. That is Y= (A AND B) NOR (A NOR B). |                                                                              |                            |                                                       |  |  |
| 6. XNOR                                                                                                                                                                                             | A                                                                            | Y= <b>A</b> ⊕ <b>B</b>     | A DO Y                                                |  |  |
| XNOR gate                                                                                                                                                                                           | XNOR gate can be constructed from four NOR gates implementing the expression |                            |                                                       |  |  |

Easwara M 104

Y = (A NOR (A NOR B)) NOR (B NOR (A NOR B)).

# Implementation of logic gates: Using only NAND Gates

It can be proved that any Boolean function can be implemented and realized (the operations of all logic gates can be verified) using only NAND gates. It is illustrated in the table 6.

Table 6: Implementation of logic gates using only NAND Gates

| 1                  | Desired gate                                                                                                                                                                                                   | Boolean expression         | Implementation using only NAND gates                   |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------------------------------|--|--|
| 1. NOT             | A — Y                                                                                                                                                                                                          | $Y = \overline{A}$         | A                                                      |  |  |
| NOT gate           | can be implemented by                                                                                                                                                                                          | tying the two              | inputs of the NAND gate together.                      |  |  |
| 2. OR              | A                                                                                                                                                                                                              | Y=A+B                      |                                                        |  |  |
| OR gate is         | implemented by invert                                                                                                                                                                                          | ing the inputs             | to a 3 <sup>rd</sup> NAND gate.                        |  |  |
| 3. AND             | а<br>в — У                                                                                                                                                                                                     | Y= A · B                   | Å D⊶-ED⊶ Y                                             |  |  |
| AND gate together. | can be implemented by                                                                                                                                                                                          | simply one N               | JAND gate followed by a second whose inputs are joined |  |  |
| 4.NOR              | A                                                                                                                                                                                                              | Y= A + B                   |                                                        |  |  |
| NOR gate           | is implemented by usin                                                                                                                                                                                         | g an OR gate               | (previous discussion) in series with a NAND gate.      |  |  |
| 5. XOR             | А<br>В <b>—</b> У                                                                                                                                                                                              | Y= <b>A</b> ⊕ <b>B</b>     |                                                        |  |  |
|                    | XOR gate is implemented similarly to OR gate, except with an additional NAND gate inserted such that if both inputs are high, the inputs to the final NAND gate will also be high, and the output will be low. |                            |                                                        |  |  |
| 6. XNOR            | A                                                                                                                                                                                                              | <br>Y= <b>A</b> ⊕ <b>B</b> |                                                        |  |  |
| An XNOR            | An XNOR gate is simply an XOR gate with an inverted output.                                                                                                                                                    |                            |                                                        |  |  |

# 5.5.2 Simplification of Boolean Expressions

Boolean Expressions represent Complex combinational logic circuits. The simpler the Boolean expression, the smaller the circuit that will result. Reduction of a logic circuit means the same logic function with fewer gates and/or inputs. Simpler circuits are cheaper to build, consume less power, and run faster than complex circuits. With this in mind, it is desired always to reduce Boolean functions to their simplest form.

#### Steps to reduce a logic circuit

- Write the Boolean Equation/expression for the logic function. Apply as appropriate rules and laws as possible in order to decrease the number of terms and variables in the expression.
- 1. Solve Bracketed quantities Inside any parentheses look for more parentheses
- 2. NOTs, ANDs, ORs
- 3. If an expression has a bar over it, perform the operations inside the expression first and then invert the result
- Draw the logic diagram for the reduced Boolean Expression using basic logic gates.

# Example 1: A B C + A $\overline{B}$ C + A B $\overline{C}$ + $\overline{A}B$ C

$$Y = A B C + A \overline{B} C + A B \overline{C} + \overline{A} B C$$

$$= A C [B + \overline{B}] + A B \overline{C} + \overline{A} B C$$

$$= A C [1] + A B \overline{C} + \overline{A} B C$$

$$= C [A + \overline{A} B] + A B \overline{C}$$

$$= C [A + B] + A B \overline{C}$$

$$= A C + B C + A B \overline{C}$$

$$= A [C + \overline{C} B] + B C$$

$$= A [C + \overline{C} B] + B C$$

$$= A [C + B] + B C$$

$$Y = A C + A B + B C$$

# **Example 2:** $\overline{(A+B)}$ $(\overline{A}+\overline{C})$ $(\overline{B}+C)$

$$Y = \overline{(A + B)} (\overline{A} + \overline{C}) (\overline{B} + C) \qquad \overline{(A + B)} = \overline{A} \cdot \overline{B}$$

$$= \overline{A} \cdot \overline{B} [\overline{A} \overline{B} + \overline{A} C + \overline{B} \overline{C}]$$

$$= \overline{A} \overline{B} + \overline{A} \overline{B} C + \overline{A} \overline{B} \overline{C}$$

$$= \overline{A} \overline{B} [1 + \overline{C}] + \overline{A} \overline{B} \overline{C} \qquad 1 + \overline{C} = 1$$

$$= \overline{A} \overline{B} + \overline{A} \overline{B} \overline{C}$$



$$= \overline{A} \overline{B} [1 + \overline{C}]$$

$$Y = \overline{A} \overline{B}$$

**Example 3:** A + 
$$(\overline{B} C) [\overline{A} + B + \overline{C}] (A + \overline{B})$$

$$Y = A + \overline{B} C \left[ A \overline{A} + A B + A \overline{C} + \overline{A} \overline{B} + B \overline{B} \overline{C} \right] \qquad \therefore A \overline{A} = 0 \text{ and } B \overline{B} = 0$$

$$= A + \overline{B} C \left[ A B + A \overline{C} + \overline{A} \overline{B} + \overline{B} \overline{C} \right]$$

$$= A + A B \cdot \overline{B} C + \overline{A} \overline{B} \cdot \overline{B} C + A \overline{B} \cdot C \overline{C} + \overline{B} \overline{B} \cdot C \overline{C} \qquad \therefore B \overline{B} = 0 \text{ and } C \overline{C} = 0$$

$$= A + \overline{A} \overline{B} C \qquad \therefore A + \overline{A} B = A + B$$

$$Y = A + \overline{B} C$$

#### 5.6 Arithmetic Circuits: Half and Full adder

An arithmetic circuit is a digital logic circuit that performs addition of numbers. In computers and other types of processors, adders are used to calculate addresses, addition and multiplication operations and table indices in the ALU.

Adders are classified into two types:

- (1) Half Adder and
- (2) Full Adder

#### 5.6.1. Half Adder

The half adder circuit is a digital adder circuit capable of adding only two binary bits A and B. It has two inputs: A and B and adds these two input bits at a time and produce a carry(C) and sum(S) This process follows the binary addition rules. It can be constructed using one AND and one XOR gate.

Its block diagram, logic circuit and truth table is shown in the fig. 5.3.



| Fiσ  | 53  | Block diagram, | logic circuit | and truth | table of an  | Half Adder |
|------|-----|----------------|---------------|-----------|--------------|------------|
| rıg. | J.J | Diock diagram, | logic circuit | anu num   | table of all | Hall Addel |

| Inp | outs | Outputs |          |  |
|-----|------|---------|----------|--|
| A   | В    | Sum(S)  | Carry(C) |  |
| 0   | 0    | 0       | 0        |  |
| 0   | 1    | 1       | 0        |  |
| 1   | 0    | 1       | 0        |  |
| 1   | 1    | 0       | 1        |  |

Truth table gives input-output relationship, from which we observe that,

(i) The output Sum (S) follows XOR operation between A and B inputs

$$S = \overline{A} \cdot B + A \cdot \overline{B} = C = A \cdot B$$

(ii) The output Carry (C) follows AND operation between A and B inputs Hence, half adder circuit is a combination of XOR and AND operations. Implementation of Half Adder circuit using basic gates is shown in the fig.5.4.



**Limitation**: Half Adder circuit cannot receive an input carry bit.



Fig.5.4 Implementation of half adder circuit using basic gates

# 5.6.2. Full Adder

The full-adder circuit is a digital adder circuit capable of adding three bit binary numbers (2 bits: A and B and one bit carry in  $C_{in}$ ). This circuit consists of three inputs (A, B and  $C_{in}$ ) and two outputs (S and  $C_{out}$ ). It has three inputs (A, B and  $C_{in}$ ) and adds these input bits at a time and produce a carry(C) and sum(S) This process follows the binary addition rules. It can be constructed using two half adders where it consists 2 ANDs, 2 XORs, and 1 OR. Block diagram, logic circuit and truth table is shown in the fig. 5.5.



Fig. 5.5 (a) Block diagram (b) Circuit diagram of Full Adder

| Inputs |   |     | O       | utputs       |
|--------|---|-----|---------|--------------|
| A      | В | Cin | Sum (S) | Carry (Cout) |
| 0      | 0 | 0   | 0       | 0            |
| 0      | 0 | 1   | 1       | 0            |
| 0      | 1 | 0   | 1       | 0            |
| 0      | 1 | 1   | 0       | 1            |
| 1      | 0 | 0   | 1       | 0            |
| 1      | 0 | 1   | 0       | 1            |
| 1      | 1 | 0   | 0       | 1            |
| 1      | 1 | 1   | 1       | 1            |

From the truth table it is observes that,

(i) Sum (S) output is equal to 1, when only one input is equal to 1 or when all three inputs are equal to 1. For this Boolean expression can be written as

$$S = Cin \overline{AB} + \overline{Cin} \overline{AB} + CinAB + \overline{Cin} \overline{AB}$$

$$= Cin(\overline{AB} + AB) + \overline{Cin}(\overline{AB} + A\overline{B})$$

$$= Cin(\overline{A \oplus B}) + \overline{Cin}(A \oplus B)$$

$$S = Cin \oplus A \oplus B$$

(ii) Output has a carry1, if two or three inputs are equal to1. For this Boolean expression can be written as

$$Cout = AB + Cin(\overline{A}B + A\overline{B}) = AB + Cin(A \oplus B)$$

# 5.7 Multiplexer

Multiplexer is a device that has multiple inputs and a single line output. The data select lines determine which input is connected to the output. It is also called a data selector shown in the fig. 5.6 and fig. 5.7.



Fig. 5.6 Block diagram of Multiplexer



Fig. 5.7 Logic diagram of 4:1 Multiplexer

Multiplexers are capable of handling both analog and digital applications. In analog applications, multiplexers are made up of relays and transistor switches, whereas in digital applications, the multiplexers are built from standard logic gates.

#### **Multiplexer Types**

Multiplexers are classified into four types:

- 2-1 multiplexer (1 select line)
- 4-1 multiplexer (2 select lines)
- 8-1 multiplexer(3 select lines)
- 16-1 multiplexer (4 select lines)

# **Applications of Multiplexers**

- 1. **Communication System -** increases the transmission of data (audio, video) from different channels through single lines or cables.
- 2. **Computer Memory** to maintain a huge amount of memory in the computers, and also to reduce the number of copper lines required to connect the memory to other parts of the computer.
- 3. **Telephone Network** multiple audio signals are integrated on a single line of transmission with the help of a multiplexer.
- 4. Transmission from the Computer System of a Satellite- to transmit the data signals from the computer system of a spacecraft or a satellite to the ground system by using a GSM satellite.

#### 5.8 Decoder

A decoder is a combinational logic circuit that takes multiple inputs and gives multiple outputs. A decoder circuit takes binary data of 'n' inputs into '2<sup>n</sup>' unique output. In addition to input pins, it has an enable pin. This enable pin makes the circuit active / inactive. It is shown in the fig.5.8.

#### **Example: 2-to-4 line binary decoder:**

It consists of an array of four AND gates. Thumb rule with decoders is that, if the number of inputs is considered as n (here n = 2) then the number of output will always be equal to  $2^n (2^2 = 4)$ . The Decoder has 2 input lines and 4 output lines; hence this type of Decoder is called as 2:4 Decoders.

2:4 decoder has two inputs  $A_1$  and  $A_0$  and four outputs  $Y_3$ ,  $Y_2$ ,  $Y_1$  &  $Y_0$ . Its block diagram and truth table is shown in the fig. One of these four outputs will be logic '1' for each combination of inputs when enable, E is logic '1'.



Fig.5.8 Decoder block diagram and truth table

From truth table, we can write the **Boolean functions** for each output as

$$Y_3 = E(A_1 A_0)$$
  $Y_2 = E(A_1 \overline{A_0})$   $Y_1 = E(\overline{A_1} A_0)$   $Y_0 = E(\overline{A_1} \overline{A_0})$ 

Each output is having one product term. We can implement these four product terms by using four AND gates having three inputs (A<sub>1</sub>, A<sub>0</sub> and E) each and two NOTs. The circuit diagram of 2 to 4 decoder is shown in the fig.5.9.



Fig.5.9 circuit diagram of 2: 4 decoder

#### **Applications of Decoder**

- In analog to digital conversion in analog decoders.
- Data multiplexing,
- Memory address decoding,
- 7 segment display.

#### 5.9 SR Flip-Flop and JK Flip Flop

### 5.9.1 SR flip-flop (with clock)

SR flip-flop is a one-bit memory bi-stable device that has two inputs, one is labelled S, will SET the device (meaning the output Q = 1), and other is labelled R, will RESET the device (meaning the output Q = 0). Then the SR description stands for "Set-Reset". FFs are made from latches and FFs respond only on specific times. Logic diagram, truth table and timing diagram is shown in the fig.5.10.



Fig.5.10 (c) Timing diagram

**Working:** The function of SR flip flop is described in the truth table and analyzed as in the timing diagram. The table shows *four* useful modes of operation.

Whenever the clock C is LOW, the inputs S and R are never affect the output. The clock has to be HIGH for the inputs to get active.

1. **Hold state:** When S = R = 0 and clock = 1; output of SR FF, Q = 0; so output Q remains as previous output, therefore, FF is in the hold mode. In the hold mode, the data inputs have no effect on the outputs. The outputs "hold" the last data present.

- 2. **Reset state:** When S = 0, R = 1 and clock = 1; output of SR FF, Q = 0; which RESETs the flip flop.
- 3. Set State: When S = 1, R = 0 and clock = 1; output of SR FF, Q = 1; which SETs the flip flop.
- 4. Invalid state: When S = 1, R = 1 and clock = 1; output of SR FF, Q =  $\overline{\mathbf{Q}}$  = 1, so it is invalid.

# 5.9.2. JK flip-flop

To overcome the *invalid state* of SR flip flop an extra feedback from the output to input is given, then such FF is called JK flip flop. The logic symbol, circuit, truth table and timing diagram of the JK flip-flop is illustrated in Fig. 5.11.



Fig.5.11: JK flip-flop.

(d)Timing diagram

The inputs J and K are the data inputs. JK Flip Flop is same as RS flip-flop with the same SET and RESET input. The difference is that the JK Flip Flop does not have the *invalid states* of the RS FF (when S = R = 1).

This table shows four useful modes of operation.

- 1. **Hold state:** When J = K = 0 and clk = 1; output remains in previous state, so the flip-flop is in the hold mode. In the hold mode, the data inputs have no effect on the outputs. The outputs "hold" the last data present.
- 2. **Reset state:** When J = 0 K = 1 and clk = 1; output of JK FF, Q = 0; which RESETs the flip flop.
- 3. Set state: When J = 1 K = 0 and clk = 1; output of JK FF, Q = 1; which SETs the flip flop.
- 4. Toggle state: When J = 1 K = 1 and clk = 1; the output Q, turns off-on. This off-on action is called toggling. Each clock pulse toggles the outputs to switch to their opposite states.

#### Race around condition in JK flip-flop

**Toggle:** switching of state either from 0 to 1 or 1 to 0, which makes the output of the flip-flop unstable or uncertain.

Within a single clock period if J = K = 1 and clock = 1, output changes its state (toggle) more than one time. This is called *race around condition*. This problem can be avoided by introduced the concept of Master Slave JK flip flop.

### 5.10 Shift register

**Register:** A set of N flip-flops is called register. Each flip-flop stores one bit (1 or 0).

**Two basic functions**: data storage and data movement.

**Shift Register:** is a register can be used for the storage or the transfer of binary data. This sequential circuit receives the data from its inputs and then "shifts" it to its output for every clock cycle, hence the name *shift register*. Shift Register is made of the number of individual Flip Flops. For example, an 4-bit wide shift register is constructed from four individual FFs, as shown in the fig.5.12. They used inside calculators or computers to store data. Generally, shift registers operate in one of *four different modes* with the basic movement of data through a shift register being:

- 1. Serial-in to Parallel-out (SIPO) the register is loaded with serial data, one bit at a time, with the stored data being available at the output in parallel form.
- 2. Serial-in to Serial-out (SISO) the data is shifted serially "IN" and "OUT" of the register, one bit at a time in either a left or right direction under clock control.
- 3. Parallel-in to Serial-out (PISO) the parallel data is loaded into the register simultaneously and is shifted out of the register serially one bit at a time under clock control.
- 4. **Parallel-in to Parallel-out** (PIPO) the parallel data is loaded simultaneously into the register, and transferred together to their respective outputs by the same clock pulse.



Fig.5.12 Four-bit wide shift register

# **5.10.1 4-bit Serial-in to Serial-out** (SISO)

A basic four-bit SISO shift register can be constructed using four D flip-flops, as shown in fig.5.13. The operation of circuit is as follows. Assuming for the 4-bit shift register, we need to shift the data 1101.



Fig.5.13 Four-bit Serial-in to Serial-out shift register



#### **Operational Steps:**

- 1. The register is first cleared, forcing all four outputs to zero.
- 2. The input data (1101) is then applied sequentially to the D input of the first flip-flop on the left (FFA).

| Clock cycle | FF0 | FF1 | FF2 | FF3 |
|-------------|-----|-----|-----|-----|
| First       | 1   | 0   | 0   | 0   |
| Second      | 0   | 1   | 0   | 0   |
| Third       | 1   | 0   | 1   | 0   |
| Fourth      | 1   | 1   | 0   | 1   |

- 3. During each clock pulse, one bit is transmitted from left to right.
- 4. During the first clock cycle as we apply the data (1101) serially, similarly for four clock cycles the outputs of the each flip flop is displayed in the above functional table.

## **5.11 Three bit Ripple Counter**

A ripple counter is an asynchronous counter where only the first FF is clocked by an external clock. All the subsequent FFs are clocked by the output of the preceding FF. Asynchronous counters are also called ripple-counters, because of the way the clock pulse ripples it way through the flip-flops. Each stage acts as a divide-by-2 counter on the previous stage's signal. The Q out of each stage acts as both an output bit and as the clock signal for the next stage. It can chain as many ripple counters together as need.

A three bit ripple counter shown in the fig.5.14, will count  $2^3 = 8$  numbers [count (0-7)  $\rightarrow$  minimum 0 (000) and maximum 7 (111)] and an n-bit ripple counter will count  $2^n$  numbers.



Fig.5.14 Three bit Ripple Counter using T-FF

| Count | $Q_2$ | $Q_1$ | $Q_0$ | 1 1 2 3 4 5 6 7 8        |
|-------|-------|-------|-------|--------------------------|
| 0     | 0     | 0     | 0     | CLK .                    |
| 1     | 0     | 0     | 1     |                          |
| 2     | 0     | 1     | 0     | Q <sub>0 0</sub> 0 1 0 1 |
| 3     | 1     | 1     | 1     |                          |
| 4     | 1     | 0     | 0     | Q <sub>1 0</sub> 0 0 1 1 |
| 5     | 1     | 0     | 1     |                          |
| 6     | 1     | 1     | 0     | Q <sub>2 0</sub> 0 0 0 1 |
| 7     | 1     | 1     | 1     | COUNT 0 1 2 3 4 5 6 7 0  |

Fig.5.15 Function table and timing diagram for 3- bit Ripple Counter

Easwara M

114

The clock inputs of the three FFs are connected in cascade. The T input of each FF is connected to logic 1, which means that the state of the FF will toggle at each edge of its clock. FFA is connected to the clock line and other two FFB and FFC have driven by the Q output of the preceding FF. Therefore, they toggle their state whenever the preceding FF changes its state from Q = 1 to Q = 0. So as to take the output from  $Q_0$ ,  $Q_1$  and  $Q_2$ . Then we get the count sequence with different counter states as mention in the fig.5.15.

# 5.12 Basic Communication system

Communication is the process of establishing connection or link between two points for information exchange. The block diagram of basic communication system is shown in the fig.5.16.

**Information source:** The various massages are in the form of words, picture, code, symbol, sound signal, video etc. However, out of these one message is selected & conveyed or communicated. It is used to produce required message which has to be transmitted.

**Transducer:** is a device which converts one form of signal to another form. The message produced by source is not electrical; hence an input transducer is used to convert to an electrical signal. Ex:  $\mu$ -phone.

**Transmitter:** The main function of transmitter is to process the electric signal from different aspects. Modulation, amplification and filtering of massage are done to transmit signal over long distance.

Channel: This medium is either wired (twisted pair, co-axial, Optical Fiber Cable (OFC), etc) or wireless (free space, radio communication, etc), through which the message travel from the transmitter to receiver.

Noise: It is an unwanted signal which disturbs the message. They can interface with signal at any point in a communication system.

Receiver: The main function of receiver is to reproduce the massage signal in electrical form. It performs the functions like de-modulation, filtering, amplification, etc. Ex: loud-speaker



Fig.5.16 Basic Communication system

# **5.12** Principle of operations of Mobile phone

Radio Waves

Cell phones use radio waves to communicate. Radio waves transport digitized voice or data in the form of oscillating electric and magnetic fields, called the electromagnetic field (EMF). The rate of oscillation is called frequency. Radio waves carry the information and travel in air at the speed of light.





Cell phones transmit radio waves in all directions. The waves can be absorbed and reflected by surrounding objects before they reach the nearest cell tower. For example, when the phone is placed next to your head during a call, a significant portion (over half in many cases) of the emitted energy is absorbed into your head and body. In this event, much of the cell phone's EMF energy is wasted and no longer available for communication.

#### Antenna



Cell phones contain at least one radio antenna in order to transmit or receive radio signals. An antenna converts an electric signal to the radio wave (transmitter) and vice versa (receiver). Some cell phones use one antenna as the transmitter and receiver while others, such as the iPhone 5, have multiple transmitting or receiving antennas.

An antenna is a metallic element (such as copper) engineered to be a specific size and shape for transmitting and receiving specific frequencies of radio waves. While older generation cell phones have external or extractable antennas, modern cell phones contain more compact antennas inside the device thanks to advanced antenna technologies. It's important to understand that any metallic components in the device (such as the circuit board and the metal frame for the iPhone) can interact with the transmission antenna(s) and contribute to the pattern of the transmitted signal.

Many modern smart phones also contain more than one type of antenna. In addition to the cellular antenna, they may also have Wi-Fi, Bluetooth and/or GPS antennas.

# Connectivity



As mentioned earlier, a cell phone is a two-way wireless communication device and needs both the inbound signal (reception) and the outbound signal (transmission) to work. The magnitude of the received signal from the cell tower is called the "signal strength", which is commonly indicated by the "bars" on your phone. The connectivity between a cell phone and its cellular network depends on both signals and is affected by many factors, such as the distance between the phone and the nearest cell tower, the number of impediments between them and the wireless technology (e.g. GSM vs. CDMA). A poor reception (fewer bars) normally indicates a long distance and/or much signal interruption between the cell phone and the cell tower.

In order to conserve battery life, a cell phone will vary the strength of its transmitted signal and use only the minimum necessary to communicate with the nearest cell tower. When your cell phone has poor connectivity, it transmits a stronger signal in order to connect to the tower, and as a result your battery drains faster. That's why good connectivity not only reduces dropped calls, but also saves battery life.

116

#### **Exercise**

- 1. What is a logic circuit? What is the need of Boolean Algebra in digital electronics?
- 2. Differentiate between analog and digital signals.
- 3. State and prove Demorgan's theorem for three variables.
- 4. Realize two input EXOR and EXNOR gates using
  - (i) only NOR gates (ii) only NAND gates.
- 5. Design full adder circuit and implement it using two half adders.
- 6. Design a logic circuit using basic logic gates with three inputs ABC and output Y that goes low only when A = 1, and B and C are different.
- 7. Realize basic logic gates from NOR and NAND gates
- 8. Design a logic circuit, symbol and truth table of EXOR and EXNOR gates
- 9. Simplify the following Boolean Expressions:
  - (i)  $Y = X Y Z + X \overline{Y} Z + X Y \overline{Z}$
  - (ii)  $Y = \overline{X + Y(\overline{Z} + \overline{Y})}$
  - (iii)  $Y = (A\overline{B} + \overline{AC})(BC + B\overline{C})ABC$
  - (iv)  $Y = (A + \overline{B} + \overline{C}) (A + \overline{B} + C)$
  - $(v) Y = A B C + A \overline{B} C$
  - (vi)  $Y = AB + \overline{AC} + A\overline{B}C(\overline{B} + C)$
- 10. With relevant diagrams explain the working principle of Multiplexer and Decoder.
- 11. Draw a diagram of a clocked (synchronous) R-S latch constructed using four NAND gates. Consider the following inputs to this latch and draw a graph of how the output Q varies as R, S and CLK vary. Assume that the latch is initially in the RESET state (Q = 0) and there is no delay in switching the latch.



12. Analyze the toggling method in J K FF.

# **Multiple Choice Questions**

1. Convert hexadecimal value 16 to decimal.

**A.** 22<sub>10</sub>

**C.**  $10_{10}$ 

**B.** 16<sub>10</sub>

**D.** 20<sub>10</sub>

Convert the following decimal number to 8-bit binary.  $(187)_{10}$ 

**A.** 10111011<sub>2</sub>

**B.** 11011101<sub>2</sub>

**C.** 10111101<sub>2</sub>

**D.** 101111100<sub>2</sub>

Convert binary 1111111110010 to hexadecimal.

**A.** EE2<sub>16</sub>

**B.** FF2<sub>16</sub>

**C.** 2FE<sub>16</sub>

**D.** FD2<sub>16</sub>

Convert the following binary number to decimal. 01011<sub>2</sub>

**A.** 11

**B.** 35

**C.** 15

**D.** 10

5. Convert the binary number 1001.0010<sub>2</sub> to decimal.

**A.** 90.125

**B.** 9.125

**C.** 125

**D.** 12.5

6. Adding in binary, a decimal 26 + 27 will produce a sum of:

**A.** 111010

**B.** 110110

**C.** 110101

**D.** 101011

7. Add the following hexadecimal numbers.

3C +25

14 +28

3B +DC

- - 3C
- 60 Α. B. 62
- 3C
- 116 118

117

- C. 61
- 3C
- 117
- D. 61
- 3D
- 8. The output of an AND gate with three inputs, A, B, and C, is HIGH when

**A.** 
$$A = 1, B = 1, C = 0$$

C. 
$$A = 1, B = 1, C = 1$$

**B.** 
$$A = 0$$
,  $B = 0$ ,  $C = 0$   
**D.**  $A = 1$ ,  $B = 0$ ,  $C = 1$ 

9. Which of the following logical operations is represented by the + sign in Boolean algebra?

A. inversion

**B.** AND

C. OR

- **D.** complementation
- 10. Output will be a LOW for any case when one or more inputs are zero for a(n):

A. OR gate

**B.** NOT gate

C. AND gate

**D.** NOR gate

| Basic Electronics (18ELN14/24)                                                                                                       |                                                                                                                                                               |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 11. A small circle on the output of a logic gate is used to represent the:                                                           |                                                                                                                                                               |  |  |  |  |
| <ul><li>A. Comparator operation.</li><li>C. NOT operation.</li></ul>                                                                 | <ul><li>B. OR operation.</li><li>D. AND operation.</li></ul>                                                                                                  |  |  |  |  |
| 12. A NOR gate with one HIGH input and one l                                                                                         | LOW input:                                                                                                                                                    |  |  |  |  |
| <ul><li>A. will output a HIGH</li><li>C. will not function</li></ul>                                                                 | <ul><li>B. functions as an AND</li><li>D. will output a LOW</li></ul>                                                                                         |  |  |  |  |
| 13. The output of a NOR gate is HIGH if                                                                                              |                                                                                                                                                               |  |  |  |  |
| <ul><li>A. all inputs are HIGH</li><li>C. any input is LOW</li></ul>                                                                 | <ul><li>B. any input is HIGH</li><li>D. all inputs are LOW</li></ul>                                                                                          |  |  |  |  |
| 14. Which of the examples below expresses the                                                                                        | associative law of addition:                                                                                                                                  |  |  |  |  |
| <b>A.</b> $A + (B + C) = (A + B) + C$<br><b>C.</b> $A(BC) = (AB) + C$                                                                | <b>B.</b> $A + (B + C) = A + (BC)$<br><b>D.</b> $ABC = A + B + C$                                                                                             |  |  |  |  |
| 15. Convert the following SOP expression to an ABC+ABC+ABC+AB                                                                        |                                                                                                                                                               |  |  |  |  |
| A. $(\overline{A} + \overline{B} + \overline{C})(\underline{A} + B + \overline{C})(\overline{A} + B + C)$                            | B. $(A + B + C)(A + \overline{B} + C)(A + \overline{B} + \overline{C})$                                                                                       |  |  |  |  |
| C. $(\overline{A} + \overline{B} + \overline{C})(A + \overline{B} + C)(A + \overline{B} + C)$                                        | D. $(A + B + C)(\overline{A} + B + \overline{C})(A + \overline{B} + C)$                                                                                       |  |  |  |  |
| A. A = 1, B = 0, C = 0, D = 0                                                                                                        | at make the sum term $\overline{A} + B + \overline{C} + D$ equal to zero.<br><b>B.</b> $A = 1, B = 0, C = 1, D = 0$<br><b>D.</b> $A = 1, B = 0, C = 1, D = 1$ |  |  |  |  |
| Which of the following expressions is in the $A. (A + B)(C + D)$<br>C. AB(CD)                                                        | he sum-of-products (SOP) form? <b>B.</b> $(A)B(CD)$ <b>D.</b> $AB + CD$                                                                                       |  |  |  |  |
| 18. How many gates would be required to implement the following Boolean expression before simplification? $XY + X(X + Z) + Y(X + Z)$ |                                                                                                                                                               |  |  |  |  |
| A. 1<br>C. 4                                                                                                                         | B. 2<br>D. 5                                                                                                                                                  |  |  |  |  |
| 19. The output of an exclusive-NOR gate is 1.                                                                                        | Which input combination is correct?                                                                                                                           |  |  |  |  |
| <b>A.</b> $A = 1, B = 0$<br><b>C.</b> $A = 0, B = 0$                                                                                 | <b>B.</b> A = 0, B = 1 <b>D.</b> none of the above                                                                                                            |  |  |  |  |
| <ul><li>20. If A and B are the inputs of a half adder, the A. A AND B</li><li>C. A XOR B</li></ul>                                   | ne sum is given by B. A OR B D. A EXOR B                                                                                                                      |  |  |  |  |
| 21. If A and B are the inputs of a half adder, the carry is given by                                                                 |                                                                                                                                                               |  |  |  |  |
| A. A AND B                                                                                                                           | B. A OR B                                                                                                                                                     |  |  |  |  |
| C. A XOR B                                                                                                                           | D. A EXOR B                                                                                                                                                   |  |  |  |  |

22. Half-adders have a major limitation in that they cannot A. Accept a carry bit from a present stage B. Accept a carry bit from a next stage C. Accept a carry bit from a previous stage D. None of the Mentioned 23. In parts of the processor, adders are used to calculate A. Addresses B. Table indices C. Increment and decrement operators D. All of the Mentioned 24. How many inputs must a full-adder have? **A.** 2 **B.** 3 **C.** 4 **D**. 5 25. What is the hold condition of a flip-flop? **A.** both *S* and *R* inputs activated **B.** no active *S* or *R* input **D.** only R is active **C.** only *S* is active 26. How can parallel data be taken out of a shift register simultaneously? **A.** Use the *Q* output of the first FF. **B.** Use the *Q* output of the last FF. C. Tie all of the Q outputs together. **D.** Use the *Q* output of each FF. 27. On a positive edge-triggered S-R flip-flop, the outputs reflect the input condition when A. clock pulse is LOW **B.** clock pulse is HIGH C. clock pulse transitions from LOW to HIGH D. clock pulse transitions from HIGH to LOW 28. One example of the use of an S-R flip-flop is as a(n): A. racer **B.** astable oscillator C. binary storage register **D.** transition pulse generator 29. How is a *J-K* flip-flop made to toggle? **A.** J = 0, K = 0**B.** J = 1, K = 0C. J = 0, K = 1**D.** J = 1, K = 130. A J-K flip-flop with J = 1 and K = 1 has a 20 kHz clock input. The Q output is A. constantly LOW **B.** constantly HIGH C. a 20 kHz square wave D. a 10 kHz square wave 31. How many different states does a 3-bit asynchronous counter have? **A.** 2 **B.** 4 **C.** 8 **D.** 16 32. One of the major drawbacks to the use of asynchronous counters is: low-frequency applications are limited because of internal propagation delays A. high-frequency applications are limited because of internal propagation delays B. C. asynchronous counters do not have major drawbacks and are suitable for use in high- and low-frequency counting applications

D. asynchronous counters do not have propagation delays and this limits their use in high-frequency applications **Answer: B**