

Version: 1.8

Release date: 13 Dec. 2019

#### © 2019 Airoha Technology Corp.

This document contains information that is proprietary to Airoha Technology Corp. ("Airoha") and/or its licensor(s). Airoha cannot grant you permission for any material that is owned by third parties. You may only use or reproduce this document if you have agreed to and been bound by the applicable license agreement with Airoha ("License Agreement") and been granted explicit permission within the License Agreement ("Permitted User"). If you are not a Permitted User, please cease any access or use of this document immediately. Any unauthorized use, reproduction or disclosure of this document in whole or in part is strictly prohibited. THIS DOCUMENT IS PROVIDED ON AN "AS-IS" BASIS ONLY. AIROHA EXPRESSLY DISCLAIMS ANY AND ALL WARRANTIES OF ANY KIND AND SHALL IN NO EVENT BE LIABLE FOR ANY CLAIMS RELATING TO OR ARISING OUT OF THIS DOCUMENT OR ANY USE OR INABILITY TO USE THEREOF. Specifications contained herein are subject to change without notice.



### **Document Revision History**

| Revision | Date         | Description                                                |
|----------|--------------|------------------------------------------------------------|
| 1.0      | 4 Mar. 2019  | Initial draft                                              |
| 1.1      | 5 Aug. 2019  | Revise BT pinmux table                                     |
| 1.2      | 5 Sep. 2019  | Update Wi-Fi power performance and BLE current consumption |
| 1.3      | 22 Oct. 2019 | Updated operating condition                                |
| 1.4      | 4 Nov. 2019  | Added 3 rows for mode selection                            |
| 1.5      | 20 Nov. 2019 | Removed flash in the diagram                               |
| 1.6      | 2 Dec. 2019  | Removed 40MHz                                              |
| 1.7      | 9 Dec. 2019  | Fixed table 11.1-1                                         |
| 1.8      | 13 Dec. 2019 | Fixed table 11.2-2                                         |



#### **Features**

#### Wi-Fi

- IEEE 802.11 b/g/n (2.4GHz, 1x1)
- Supports 20MHz, 40MHz bandwidth in 2.4GHz band
- Wi-Fi security WEP/WPA2/WPS
- SoftAP, sniffer
- Dynamically switching between STA and SoftAP modes at runtime
- Airoha Smart Connection
- Multi-cloud connectivity
- RX antenna diversity
- Integrated balun, PA/LNA
- Optional external LNA and PA support
- Support Wi-Fi/BLE coexistence

#### Microcontroller subsystem of Wi-Fi

- 192MHz ARM® Cortex®-M4 with FPU
- 16 DMA channels
- An RTC timer, one 64-bit and five 32-bit general purpose timers
- Hardware DFS from 3MHz to 192MHz
- Development support: SWD, JTAG
- Crypto engine
  - o AES 128, 192, 256 bits
  - o DES, 3DES
  - o MD5, SHA-1, 224, 256, 384, 512
- True random number generator
- JTAG password protection

#### Memory of Wi-Fi

- Up to 384KB SRAM, with zero-wait state, max frequency 96MHz
  - Up to 32KB L1 cache, with high hit rate, zero-wait state, maximum frequency at 192MHz

#### Communication interfaces of Wi-Fi

- An SDIO 2.0 master or SDIO 2.0 slave
- Two I2C (3.4Mbps) interfaces
- Two UART interfaces (3Mbps)
- An SPI master or SPI slave with up to 48MHz SCK, quad mode
- One I2S interfaces
  - 16/24-bit, master/slave mode;
  - TX/RX channels with 16, 24, 48, 96,
     192, 11.025, 22.05 and 44.1kHz
     frequencies
- Six PWM channels
- 16 GPIOs (fast IOs, 5V-tolerant)
- Four channels of 12-bit AUXADC

#### Power management of Wi-Fi

- Integrated DC-DC
- Power input
  - V<sub>RTC</sub>: from 1.62V to 3.63V
  - O VPMU / VRF: 3.3V (+/-10%)
  - V<sub>IO\*</sub>: 1.8V, 2.8V, 3.3V (+/-10%)
- Off mode: <0.5μA</li>
- Retention mode (with RTC)
  - < <2.7μA (RTC only)</p>
  - ~4.7μA with 8KB RAM sleep mode
- Deep sleep mode (with external 32kHz clock, SDIO off)
  - 90μA with 0KB RAM sleep mode
  - 118μA with 384KB RAM sleep mode
- G-band RX power: 42mA
- G-band TX power
  - o FPA: 248mA 19dBm CCK



FPA: 220mA 16.5dBm OFDM

 DTIM interval with 32kHz external clock source and 384KB SRAM

o DTIM=1: 0.95mA

o DTIM=3: 0.30mA

• Ambient temperature from -40°C to 105°C

#### **Bluetooth subsystem**

- Integrated 1.8V switching regulator & 1.8V LDO regulator
- Support BLE (Bluetooth low energy) 5.0 including BLE 1M/2M/long range and BLE extended advertising features
- Support 8 data link connection

Support 128bit AES

#### **Clock source**

- 26MHz crystal oscillator
- 32Mhz crystal oscillator
- 32kHz crystal oscillator or internal 32kHz RC for RTC

#### Package type

• 7.1-mm x 7.1-mm x 1.05-mm 122 balls TFBGA with 0.5-mm ball pitch

#### Note:

The power consumption data is measured at 25°C.



### **Table of Contents**

| 1.  | Over  | rview of Wi-Fi System                             | 1  |
|-----|-------|---------------------------------------------------|----|
|     | 1.1.  | Platform features                                 |    |
|     | 1.2.  | Wi-Fi subsystem features                          | 2  |
|     | 1.3.  | System block diagram                              | 3  |
| 2.  | Func  | ctional Overview of Wi-Fi                         | 4  |
|     | 2.1.  | Host processor subsystem                          | 4  |
|     | 2.2.  | Boot source                                       | 6  |
|     | 2.3.  | Clock architecture                                | 7  |
|     | 2.4.  | Analog baseband                                   | 9  |
|     | 2.5.  | Serial interfaces                                 |    |
|     | 2.6.  | Peripherals                                       |    |
| 3.  | RF St | ubsystem of Wi-Fi                                 | 23 |
|     | 3.1.  | Wi-Fi radio characteristics                       |    |
|     | 3.2.  | Radio MCU subsystem                               |    |
| 4.  | Powe  | er Management Unit of Wi-Fi                       |    |
|     | 4.1.  | Overview                                          | 30 |
|     | 4.2.  | Low-power operating mode                          | 30 |
|     | 4.3.  | PMU architecture                                  |    |
|     | 4.4.  | Power performance                                 |    |
|     | 4.5.  | Power-on sequence                                 |    |
| 5.  | Elect | trical Characteristics of Wi-Fi                   | 34 |
|     | 5.1.  | Absolute maximum ratings                          |    |
|     | 5.2.  | Operating conditions                              |    |
| 6.  | Syste | em Configuration of Wi-Fi                         |    |
|     | 6.1.  | Mode selection                                    |    |
| 7.  | Over  | rview of the Bluetooth subsystem                  |    |
|     | 7.1.  | General description                               |    |
|     | 7.2.  | Features                                          | 47 |
| 8.  | Elect | trical Characteristics of the Bluetooth subsystem | 48 |
|     | 8.1.  | Absolute maximum ratings                          | 48 |
|     | 8.2.  | Recommended operating conditions                  | 48 |
|     | 8.3.  | Digital terminals                                 |    |
|     | 8.4.  | Reference clock                                   |    |
|     | 8.5.  | Radio characteristics                             |    |
|     | 8.6.  | Power                                             |    |
|     | 8.7.  | Typical current consumption                       |    |
| 9.  | _     | tion Description of the Bluetooth subsystem       |    |
|     | 9.1.  | Radio transceiver                                 |    |
|     | 9.2.  | Baseband processing unit                          |    |
|     | 9.3.  | Power management / regulation of BT               |    |
|     | 9.4.  | Power control of BT                               |    |
| 10. |       | ware for the Bluetooth subsystem                  |    |
|     |       | . Protocol stack                                  |    |
| 11. | Pin D | Description                                       | 59 |
|     | 11.1. | . AW7698N pin list                                | 59 |



|     | 11.2. AW7698N pins                             | <br>60 |
|-----|------------------------------------------------|--------|
|     | 11.3. AW7698N series pin multiplexing          |        |
| 12. | Package Description                            | 75     |
|     | 12.1. AW7698N mechanical data of the package   | <br>75 |
|     | 12.2. AW7698N thermal operating specifications |        |
|     | 12.3. Lead-frame packaging                     |        |
| 13. | Ordering Information                           |        |
|     | 13.1. AW7698N top marking definition           | 78     |



### **Lists of Tables and Figures**

| Table 2.1-1. AW7698N bus connection                                                   |    |
|---------------------------------------------------------------------------------------|----|
| Table 2.4-1. Auxiliary ADC input channel                                              |    |
| Table 2.4-2. Auxiliary ADC specifications                                             |    |
| Table 2.4-3. XPLL design specifications                                               | 11 |
| Table 2.4-4. DCXO Characteristics (TA = 250C, VDD = 1.8V unless otherwise stated) (1) | 12 |
| Table 2.4-5. Functional specifications of XOSC32                                      | 13 |
| Table 2.4-6. Recommended parameters for 32kHz crystal                                 | 13 |
| Table 2.5-1. SPI master controller interface                                          |    |
| Table 2.5-2. I2S protocol specifications                                              |    |
| Table 2.5-3. TDM protocol specifications                                              | 20 |
| Table 2.6-1. GPIO speeds when the Cortex-M4 cache is enabled                          |    |
| Table 3.1-1. 2.4GHz RF receiver specifications                                        | 23 |
| Table 3.1-2. 2.4GHz RF transmitter specifications                                     | 24 |
| Table 3.2-1. N9 memory map                                                            |    |
| Table 3.2-2. N9 interrupt source                                                      |    |
| Table 4.4-1. Current consumption in different power modes                             |    |
| Table 5.1-1. Absolute maximum ratings for power supply                                | 34 |
| Table 5.1-2. Absolute maximum ratings for I/O power supply                            | 34 |
| Table 5.1-3. Absolute maximum ratings for voltage input                               | 34 |
| Table 5.1-4. Absolute maximum ratings for storage temperature                         | 34 |
| Table 5.2-1. General operating conditions                                             | 34 |
| Table 5.2-2. Recommended operating conditions for power supply                        | 35 |
| Table 5.2-3. Recommended operating conditions for voltage input                       | 35 |
| Table 5.2-4. Recommended operating conditions for operating temperature               | 35 |
| Table 5.2-5. Electrical characteristics                                               | 35 |
| Table 5.2-6. ESD electrical characteristics of the AW7698N series                     | 44 |
| Table 6.1-1. Mode selection table                                                     | 45 |
| Table 8.1-1 Absolute maximum rating                                                   | 48 |
| Table 8.2-1 Recommended operating conditions                                          | 48 |
| Table 8.3-1 Digital terminals                                                         | 48 |
| Table 8.4-1 Reference clock                                                           |    |
| Table 8.5-1 Transmitter low energy                                                    | 49 |
| Table 8.5-2 Receiver low energy                                                       | 49 |
| Table 8.6-1 Switching regulator                                                       | 50 |
| Table 8.6-2 1.8V LDO                                                                  | 50 |
| Table 8.6-3 1.5V LDO                                                                  | 50 |
| Table 8.6-4 Power fail monitor                                                        | 50 |
| Table 8.7-1 Typical current consumption                                               | 51 |
| Table 9.2-1 UART configuration parameters                                             | 53 |
| Table 9.2-2 Raud rate accuracy per hit                                                | 54 |



| Table 9.2-3 Description of the symbols in Figure 9.2-2                          | 55 |
|---------------------------------------------------------------------------------|----|
| Table 9.4-1 Operating power mode                                                | 56 |
| Table 11.1-1. AW7698N pin coordinates                                           | 59 |
| Table 11.2-1. Acronym for pin types and I/O structure                           | 60 |
| Table 11.2-2. AW7698N series pin function description and power domain          | 61 |
| Table 11.3-1. Peripheral functions and signals                                  | 69 |
| Table 11.3-2. PinMux description                                                | 73 |
| Table 12.2-1. AW7698N thermal performance                                       |    |
| Table 13.1-1. Ordering information                                              | 78 |
|                                                                                 |    |
| Figure 1.3-1. AW7698N system block diagram                                      | 3  |
| Figure 2.2-1. Boot source flow                                                  |    |
| Figure 2.3-1. AW7698N clock source architecture                                 |    |
| Figure 2.4-1. XPLL block diagram                                                | 11 |
| Figure 2.4-2. Fractional-N XPLL block diagram                                   |    |
| Figure 2.5-1. Pin connection between SPI master and SPI slave                   |    |
| Figure 2.5-2. SPI transmission formats                                          |    |
| Figure 2.5-3. Operation flow with and without PAUSE mode                        |    |
| Figure 2.5-4. CS de-assert mode                                                 | 17 |
| Figure 2.5-5. SPI master controller critical path sampling                      |    |
| Figure 2.5-6. SPI master controller SCK and data delay                          | 18 |
| Figure 2.5-7. SPI transmission formats                                          |    |
| Figure 2.5-8. SPI slave controller early transmission                           | 20 |
| Figure 3.1-1. 2.4GHz RF Block Diagram                                           | 23 |
| Figure 3.2-1. N9 bus fabric                                                     | 27 |
| Figure 3.2-2. N9 interrupt controller                                           | 28 |
| Figure 4.2-1. AW7698N Cortex-M4 and N9 power state and power mode               |    |
| Figure 4.5-1. Power-on sequence                                                 | 33 |
| Figure 9.1-1 Radio transceiver                                                  | 52 |
| Figure 9.2-1 Link manager                                                       | 53 |
| Figure 9.2-2 UART timing diagram                                                | 55 |
| Figure 9.3-1 Buck_LDO regulator circuit                                         |    |
| Figure 10.1-1 AW7698N Software Stack for Bluetooth                              | 58 |
| Figure 11.1-1. AW7698N pin diagram and top view                                 | 59 |
| Figure 11.3-1. GPIO block diagram                                               | 69 |
| Figure 12.1-1. Outlines and dimensions of AW7698N 7.1-mm x 7.1-mm x 1.05-mm 122 |    |
| Figure 13.1-1. Mass production top marking of AW7698N                           | 78 |



#### 1. Overview of Wi-Fi System

AW7698N is a highly integrated chipset featuring an application processor, a low-power 1x1 11n single-band Wi-Fi sub-system, a low-power Bluetooth sub-system and a power management unit (PMU).

The Wi-Fi subsystem of AW7698N is based on ARM® Cortex®-M4 with floating point microcontroller unit (MCU). The Wi-Fi subsystem contains 802.11b/g/n radio, baseband and MAC designed to meet both low-power and high throughput application requirements. It also contains a 32-bit RISC CPU to fully offload the application processor.

The Bluetooth subsystem integrates baseband, radio for mesh controllers, mobile payments, and wearable device applications. It meets the Bluetooth version 5.0 specification.

AW7698N also supports interfaces including UART, I2C, SPI, I2S, PWM, SDIO and ADC

#### 1.1. Platform features

#### 1.1.1. Micro-controller subsystem

- ARM® Cortex®-M4 with FPU as application processor with maximum frequency at 192MHz
- 32KB L1 cache with high hit rate and zero wait state, with maximum frequency at 192MHz
- 384KB SYSRAM with zero wait state, with max frequency at 96MHz
- Crypto engine that supports AES, DES/3DES, MD5, SHA1/SHA2
- True random number generator
- Single RTC timer, one 64-bit and five 32-bit general purpose timers (GPTs)
- 16 DMA channels
- Up to 16 GPIO interfaces with 5V-tolerant fast IOs; Each IO can be configured as an external interrupt source
- 23 GPO interfaces.

#### 1.1.2. Interfaces

Up to two PWM channels are multiplexed with GPO. In addition, the following interfaces are multiplexed with GPIO.

- One SPI master interface, 1, 2 or 4-bit mode, up to 48MHz or SPI slave interface, 1, 2 or 4-bit mode, up to 48MHz
- One SDIO host interface (v2.0) or SDIO device interface (v2.0)
- One I2S interface supporting 16 or 24-bit, master or slave mode (supports 16, 24, 48, 96, 192, 11.025, 22.05 and 44.1kHz sample rates, transmit or receive, two channels)
- Up to two UART interfaces with hardware flow control (~3Mbps)
- Up to two I2C master interfaces (3.4Mbps)
- Up to four channels of 12-bit ADC



• Up to six PWM channels

#### 1.2. Wi-Fi subsystem features

#### 1.2.1. Wi-Fi MAC

- Supports all data rates of 802.11g including 6, 9, 12, 18, 24, 36, 48 and 54Mbps
- Supports short GI and all data rates of 802.11n including MCS0 to MCS7
- Wi-Fi security WEP, WPA2 and WPS
- Supports SoftAP and sniffer modes
- Supports Airoha Smart Connection
- Supports multi-cloud connectivity
- Supports Wi-Fi/BLE coexistence

#### 1.2.2. WLAN baseband

- 20 and 40MHz channels
- MCSO-7 (BPSK, r=1/2 through 64QAM, r=5/6)
- Supports greenfield, mixed mode and legacy modes
- Short guard interval
- Supports digital pre-distortion to enhance PA performance
- Supports RX antenna diversity

#### 1.2.3. WLAN RF

- Integrated 2.4GHz PA and LNA and T/R switch
- Supports frequency band from 2402 to 2494MHz
- Single-ended RFIO with integrated balun
- Supports an optional external LNA and PA

#### 1.2.4. Core processor

- Dedicated high-performance 32-bit RISC CPU N9 up to 160MHz clock speed
- Feasibility Wi-Fi host subsystem in Cortex-M4 MCU to support custom applications



#### 1.3. System block diagram



Figure 1.3-1. AW7698N system block diagram



#### 2. Functional Overview of Wi-Fi

#### 2.1. Host processor subsystem

#### 2.1.1. ARM® Cortex®-M4 with FPU

The Cortex-M4 with FPU is a low-power processor with 3-stage pipeline Harvard architecture. It has reduced pin count and low-power consumption and delivers very high performance efficiency and low interrupt latency, making it ideal for embedded microcontroller products.

The processor incorporates:

- IEEE754-compliant single-precision floating-point computation unit (FPU).
- A Nested Vectored Interrupt Controller (NVIC) to achieve low latency interrupt processing.
- Enhanced system debugging with extensive breakpoint.
- An optional Memory Protection Unit (MPU) to ensure platform security robustness.

The Cortex-M4 executes the Thumb®-2 instruction set with 32-bit architecture, with the high code density of 8-bit and 16-bit microcontrollers. The instruction set is fully backward compatible with Cortex-M3/M0+.

AW7698N has further enhanced the Cortex-M4 with FPU to reduce the power by another 11% (in Dhrystone) compared to the original Cortex-M4. Low-power consumption is a significant feature for IoT and Wearables application development.

#### 2.1.2. Cache controller

A configurable 32KB cache is implemented to improve the code fetch performance when the CPU accesses a non-zero wait-state memory such as EMI, external flash or boot ROM through the on-chip bus.

The core cache is a small block of memory containing a copy of a small portion of cacheable data in the external memory. If the CPU reads a cacheable datum, the datum will be copied to the core cache. When the CPU requests the same datum again, it can be obtained directly from the core cache (called cache hit) to achieve zero wait-state latency, instead of fetching it again from the external memory.

The cache can be disabled and this block of memory can be turned into tightly coupled memory (TCM), a high-speed memory for normal data storage. The sizes of TCM and cache can be set to one of the following four configurations:

- 32KB cache, 64KB TCM
- 16KB cache, 80KB TCM
- 8KB cache, 88KB TCM
- OKB cache, 96KB TCM

#### 2.1.3. Memory management

One types of memories are implemented for use:

1) On-die memories (SRAMs) with up to 96KB at CPU clock speed with zero wait state.



The SRAMs are composed of TCMs and L1 caches. The L1 cache (up to 32KB) is implemented to improve processor access performance of the long latency memories (external flash).

TCMs are designed for high speed, low latency and low-power demanding applications. Each TCM has its own power state; active, retention or power-down. TCM must be in an active state for normal read and write access. Retention state saves the SRAM content and consumes the minimum leakage current with no access. Power-down loses the content and consumes almost zero power.

The TCMs can also be accessed by other internal AHB masters like DMA or multimedia subsystem for low-power applications. These applications can run on TCM without powering on flash to save more power.

Boot ROM is also implemented for processor boot-up and its content is unchangeable.

#### 2.1.4. Memory protection unit (MPU)

The MPU is an optional component to manage the CPU access to memory. The MPU provides full support for:

- Protection regions (up to 8 regions and can be further divided up into 8 sub-regions).
- Overlapping protection regions, with region priority
- Access permissions.
- Exporting memory attributes to the system.
- The MPU is useful for applications where a critical code must be protected against the
  misbehavior of other tasks. It can be used to define access rules, enforce privilege rules and
  separate processes.

#### 2.1.5. Nested vectored interrupt controller (NVIC)

The NVIC supports up to 32 maskable interrupts and 16 interrupt lines of Cortex-M4 with 32 priority levels. The NVIC and the processor core interface are closely coupled to enable low latency interrupt processing and efficient processing of late arriving interrupts. The NVIC maintains knowledge of the stacked or nested interrupts to enable tail-chaining of interrupts. The processor supports both level and pulse interrupts with programmable active-high or low control.

#### 2.1.6. External interrupt controller

The external interrupt controller consists of up to 32 edge detectors for generating event/interrupt requests. Each input line can be independently configured to select the type (interrupt or event) and the corresponding trigger event (rising edge or falling edge or both or level). Each line can also be masked independently. A pending register maintains the status line of the interrupt requests. Up to 18 GPIOs can be connected to 18 external interrupt lines.

#### 2.1.7. Bus architecture

To better support various IoT applications, AW7698N adopts 32-bit multi-AHB matrix to provide low-power, fast and flexible data operation. Table 2.1-1 shows the interconnections between bus masters and slaves.

- The bus masters include Cortex-M4, SPM, SPI master, SPI slave, SDIO master, SDIO slave, Crypto engine, Wi-Fi connectivity system and DMA.
- The bus slaves include the Always On (AO) domain APB peripherals, Power Down (PD) domain APB peripherals, TCM, SFC, EMI, SYSRAM, RTC SRAM and Wi-Fi connectivity system.

Table 2.1-1. AW7698N bus connection



| Master<br>Slave       | ARM<br>Cortex-<br>M4 | PD DMA | SPM | SPI<br>Master | SPI Slave | SDIO<br>Master | SDIO<br>Slave | Crypto<br>Engine | CONNSYS<br>Master |
|-----------------------|----------------------|--------|-----|---------------|-----------|----------------|---------------|------------------|-------------------|
| AO APB<br>Peripherals | •                    | •      | •   |               |           |                |               | \<br>-           |                   |
| PD APB<br>Peripherals | •                    | •      | •   |               |           | 4              | V &           |                  |                   |
| ТСМ                   | •                    | •      | •   |               |           | X              | 7             | •                |                   |
| EMI                   | •                    | •      | •   | •             | •         |                |               | •                | •                 |
| SFC                   | •                    | •      | •   |               |           |                | 50            | •                |                   |
| SYSRAM                | •                    | •      | •   | •             | •         | · .            | •             | •                | •                 |
| RTC SRAM              | •                    | •      | •   | •             | 9         | 0              | •             | •                | •                 |
| CONNSYS               | •                    | •      | •   | A             | <b>Y</b>  |                |               | •                |                   |

#### 2.1.8. Direct memory access (DMA) controller

The AW7698N chipset features three DMA controllers, containing 16 channels in power down domain. They manage data transfer between the peripheral devices and memory.

There are three types of DMA channels in the DMA controller – full-size DMA channel, half-size DMA channel, and virtual FIFO DMA for different peripheral devices. DMA controllers support ring-buffer and double-buffer memory data transactions.

To improve the bus efficiency, the DMA controllers provide an unaligned-word access function. When this function is enabled, it can automatically convert the address format from the unaligned type to aligned type, ensuring compliance with the AHB/APB protocol.

Each peripheral device is connected to a dedicated DMA channel that can configure transfer data sizes, source address and destination address by software. The DMA controllers can be used with the following peripherals:

- Two I2C interfaces
- A single HIF
- One I2S interfaces
- Two UART interfaces

#### 2.2. Boot source

There are three boot source options:

External serial flash



- · SPI slave (to load binary from host)
- SDIO slave (to load binary from host)

The host may transmit a binary through SPI slave or SDIO slave to internal SRAM. The MCU (Cortex-M4) can execute on internal SRAM after transmission is complete. The boot source in boot ROM is determined according to the flowchart shown in Figure 2.2-1. HIF\_EN and HIF\_SEL can be configured at power up using GPIO\_4 and GPIO\_13, respectively.



Figure 2.2-1. Boot source flow

#### 2.3. Clock architecture

The clock controller (see below Figure 2.3-1) distributes the clocks coming from different oscillators to the core and the peripherals. It also manages clock gating for low-power modes and ensures clock robustness. It features:

- **Clock prescaler** To get the best trade-off between speed and current consumption, the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler.
- Safe clock switching The clock sources can be changed safely at runtime through a configuration register.
- Clock management To reduce the power consumption, the clock controller can stop the clock to the
  core, individual peripherals, or memory. The AHB and APB clock supports Dynamic Clock Management
  (DCM) with a dynamic clock slow down or gating when the bus fabric is idle.
- System clock source Two different clock sources can be used to drive the master clock (FCPU and FBUS):
  - 26MHz Crystal Oscillator (XO), that can supply reference clock for PLLs.
  - o 32Mhz Crystal Oscillator (XO) is for the Bluetooth subsystem
  - 32Mhz quartz crystal resonator (XTAL) is for the Bluetooth subsystem
  - o Baseband PLL1 (BBPLL1) with XO as a reference clock and a maximum frequency at 1040MHz.
  - Baseband PLL2 (BBPLL2) with XO as a reference clock or divided from BBPLL1 and a fixed frequency at 960MHz.
- Auxiliary clock source Three ultra-low-power clock sources that can be used to drive the real-time clock F FRTC CK.



- Embedded EOSC32K is the default F\_FRTC\_CK clock source:
  - 32 kHz low-speed internal RC (EOSC32K) with ±5% variation
- The fifth bit (nm\_trap\_slow\_src\_sel) of SYSTEM\_INFO is 1, users can switch to low-speed internal clock divided from Crystal Oscillator (XO) (XO DIV 32K CK) to get more accurate clock source:
  - XO\_DIV\_32K\_CK is 32.745 kHz (0.07%).
- The fifth bit (nm trap slow src sel) of SYSTEM INFO is 0, users can switch to XOSC32K:
  - 32.768 kHz low-speed external crystal (XOSC32K)
- **Peripheral clock sources** Three types of peripheral clock source options are used. Each peripheral has its own gating register:
  - Several peripherals (SDIOMST (MSDC), SPIMST and SFC) have their own clock independent from the system clock. BBPLL1 and BBPLL2, each having independent outputs allowing the highest flexibility, can generate independent clocks for the SDIOMST (MSDC), SPIMST and SFC.
  - Clock of several peripherals including three I2Cs, crypto engine, DMA and more is the same as fast AHB/APB bus clock (FBUS).
  - Clock of several low speed peripherals (SEJ, AUXADC, EFUSE and more) is from F\_FXO\_CK (26MHz or 20MHz). The clock frequency of GPTIMER is from either F\_FXO\_D2\_CK (13MHz or 10MHz) or F\_RTC\_CK (32kHz).

#### Clock-out

 Default output from CLKOUT pin (CLKO0~CLKO4) is the F\_FRTC\_CK clock. It also can output F\_FXO\_CK clock (26MHz or 20MHz) or XPLL clock (26MHz, 24.576MHz or 22.5792MHz) by setting GPIO\_CLKO\_CTRL\_A and GPIO\_CLKO\_CTRL\_B.

26MHz XO is selected on reset as the default CPU clock. This clock source is input to a set of cascaded PLL (BBPLL1 and BBPLL2) that enables the CPU frequency (F<sub>CPU</sub>) to increase up to 192MHz when VCORE is 1.15V. Several prescalers allow the configuration of the fast bus clock, the maximum frequency of the AHB and APB bus (F<sub>BUS</sub>) is 96MHz, while the maximum frequency of low-speed bus domains is 26MHz. The frequency ratio of F<sub>CPU</sub> and F<sub>BUS</sub> needs to be 2:1. The devices with an embedded low jitter XPLL achieve better I2S performance. The XPLL can output either 24.576MHz for 48kHz base I2S sample rate or 22.5792MHz for 44.1kHz base I2S sample rate.







Figure 2.3-1. AW7698N clock source architecture

#### 2.4. Analog baseband

To communicate with analog blocks, a common control interface for all analog blocks is implemented. In addition, there are dedicated interfaces for data transfer. The dedicated data interface of each analog block is implemented in the corresponding digital block. Analog circuits include the following analog functions for data conversion and clocking purposes:

- 1) Auxiliary ADC provides an ADC for the battery and other auxiliary analog functions monitoring.
- 2) Clock generation a PLL providing clock signals to the audio interface unit.
- 3) XOSC32 a 32kHz crystal oscillator circuit for RTC applications on analog blocks.

#### 2.4.1. Auxiliary ADC

#### 2.4.1.1. Block description

The auxiliary ADC includes the following functional blocks:

- 1) Analog multiplexer selects a signal from one of the seven auxiliary input pins. Real-time signals, such as temperature are transferred and monitored in the voltage domain.
- 2) 12-bit A/D converter converts the multiplexed input signal to 12-bit digital data.

#### Table 2.4-1. Auxiliary ADC input channel



| Channel | Application           | Input range [V]          |  |
|---------|-----------------------|--------------------------|--|
| 0       | AGPIO                 | 0V to Min{AVDD25, VDDIO} |  |
| Others  | No other channel used | N/A                      |  |

#### 2.4.1.2. Functional specifications

The functional specifications of the auxiliary ADC are listed in Table 2.4-2.

Table 2.4-2. Auxiliary ADC specifications

| Symbol | Parameter                                                                                                                | Min. | Тур.     | Max.   | Unit |
|--------|--------------------------------------------------------------------------------------------------------------------------|------|----------|--------|------|
| N      | Resolution                                                                                                               |      | 12       |        | Bit  |
| FC     | Clock rate                                                                                                               | 7    |          | 4      | MHz  |
| FS     | Sampling rate at N-Bit                                                                                                   |      | FC/(N+4) |        | MSPS |
|        | Input swing                                                                                                              | 0    |          | AVDD25 | V    |
| CIN    | Input capacitance                                                                                                        | 1    |          |        |      |
|        | o Unselected channel                                                                                                     |      | 100      |        | fF   |
|        | o Selected channel                                                                                                       |      | 6.4      |        | pF   |
| RIN    | Input resistance     Unselected channel                                                                                  | 400  |          |        | ΜΩ   |
|        |                                                                                                                          |      |          |        |      |
|        | Selected channel                                                                                                         | 0.2  |          |        | ΜΩ   |
|        | Clock latency                                                                                                            |      | N+4      |        | 1/FC |
| DNL    | Differential nonlinearity                                                                                                |      | ± 1      |        | LSB  |
| INL    | Integral nonlinearity                                                                                                    |      | ± 2      |        | LSB  |
| OE     | Offset error (AVDD25 variation is not included, which is dependent on BG accuracy)                                       |      | ± 10     |        | mV   |
| FSE    | Full swing error (AVDD25 variation is not included, which is dependent on BG accuracy)                                   |      | ± 10     |        | mV   |
| SINAD  | Signal to noise and distortion ratio (1kHz full swing input and 4MHz clock rate)                                         |      | 65       |        | dB   |
| DVDD   | Digital power supply                                                                                                     |      | 1.2      |        | V    |
| AVDD25 | 2.5V analog power supply for auxiliary ADC (regulated from AVDD33)                                                       | 2.4  | 2.5      | 2.6    | V    |
| AVDD33 | 3.3V analog power supply for 2.5V LDO and 2.5V reference generator                                                       | 3    | 3.3      | 3.6    | V    |
| T      | Operating temperature                                                                                                    | -40  |          | 105    | °C   |
|        | Auxiliary ADC current consumption (from AVDD25)                                                                          |      | 280      |        | μΑ   |
|        | <ul> <li>Selected channel AVDD33 current consumption<br/>(includes 2.5V LDO and 2.5V reference<br/>generator)</li> </ul> |      |          |        |      |
|        | o Power-up                                                                                                               |      | 750      |        | μΑ   |
|        | o Power-down                                                                                                             |      | 1        |        | μΑ   |



#### 2.4.2. Audio phase-locked loop (XPLL)

#### 2.4.2.1. Overview

A low-cost fractional-N XPLL for general-purpose clocking is introduced in this section. The PLL is programmable to generate clocks ranging from 0.5GHz to 1.5GHz with a 7-bit integer and 24-bit fractional divisor. Low-to-high level shifters, self-bias circuit, and internal regulators are built-in to enhance portability and performance.

The XPLL design specifications are summarized in Table 2.4-3. Detailed setting instructions and restrictions are illustrated in following sections.

| Mode |                                           | Support                    | Unit | Notes                    |
|------|-------------------------------------------|----------------------------|------|--------------------------|
|      | Input clock frequency (Fin)               | 0.1 to 120                 | MHz  | After pre-divider        |
|      | Output clock frequency (Fout)             | VDD=3.3±10%<br>500 to 1500 | MHz  | 64 bands;<br>need K-band |
|      |                                           | VDD=2.5±10%<br>500 to 1000 | MHz  | 64 bands;<br>need K-band |
| SPEC | Feedback divide ratio (integer-N)         | 1 to 128                   |      |                          |
|      | Output clock long-term jitter (delay 1us) | 50ps RMS                   | ps   |                          |
|      | Output clock period jitter                | 50ps P-P                   | ps   |                          |
|      | Output clock phase jitter                 | 100ps RMS                  | ps   |                          |
|      | Digital power supply (DVDD)               | 1.08 to 1.26               | V    |                          |
|      | Analog power supply (AVDD)                | 2.25 to 3.63               | V    |                          |
|      | Current consumption                       | < 3                        | mA   |                          |
|      | Power down current                        | < 1                        | μΑ   |                          |
|      | Operating temperature                     | -40 to 105                 | °C   |                          |

Table 2.4-3. XPLL design specifications

#### 2.4.2.2. Configuration and block diagram

The XPLL top block diagram with a fractional-N PLL and a bandgap bias circuit is shown in Figure 2.4-1. The bandgap bias circuit generates a temperature-independent bias current of 25µA for fractional-N XPLL usage.



Figure 2.4-1. XPLL block diagram

Figure 2.4-2 shows the fractional-N PLL block diagram with typical PLL components such as phase frequency detector (PFD), charge pump (CHP), low pass filter (LPF), voltage-controlled oscillator (VCO) and several frequency dividers. The internal low dropout regulator (LDO) is used for improving the PSRR of sensitive blocks such as PFD, CHP, and VCO.

The PLL feedback divider is implemented by a 7-bit multi-module divider (MMD) which can operate at very high speed with wide divisor range. The MMD divisor is controlled by the DDS for fractional-N frequency multiplication.



The period-controlled word (PCW) of the DDS is a 31-bit binary number which consists of a 7-bit integer part and 24-bit fractional part. The pre-divider and post-divider are both simple binary dividers added to facilitate PLL frequency configuration.



Figure 2.4-2. Fractional-N XPLL block diagram

#### 2.4.3. External clock source

#### 2.4.3.1. Digitally controlled crystal oscillator (DCXO)

The Digitally Controlled Crystal Oscillator (DCXO) uses a two-pin 26MHz crystal resonator. Crystals with a 1612 and a 3225 footprint are both supported. Please refer to Table 2.4-4 for the supported crystal resonator capacitance load and tuning sensitivity range. The on-chip programmable capacitor array is used for frequency-tuning, whereby the tuning range is ±50ppm. This DCXO supports 32kHz crystal-less operation.

| Table 2.4-4. DCXO ( | Characteristic | s (TA = 250C, | VDD = 1.8V un | less othe | rwise sta | ıted) (1) |
|---------------------|----------------|---------------|---------------|-----------|-----------|-----------|
|                     |                |               |               |           |           |           |
|                     |                |               |               |           |           |           |

| Parameter                      | Symbol | Conditions                                  | Min. | Тур. | Max. | Unit             |
|--------------------------------|--------|---------------------------------------------|------|------|------|------------------|
| Operating frequency            | Fref   |                                             |      | 26   |      | MHz              |
| Crystal C load                 | CL     |                                             | 6    | 7.5  |      | pF               |
| Crystal tuning sensitivity     | TS     |                                             | 12.5 | 33   |      | ppm/pF           |
| Static range                   | SR     | CDAC from 0 to 511                          |      | ± 50 |      | Ppm              |
| Start-up time                  | TDCXO  | Frequency error < 10ppm<br>Amplitude > 90 % |      | 0.6  | 2.5  | Ms               |
| Pushing figure                 |        |                                             |      | 0.2  |      | ppm/V            |
| Fref buffer output level       | VFref  | Max. loading = 10pF                         |      | 1.1  |      | V <sub>p-p</sub> |
| Fref buffer output phase noise |        | 10kHz offset Jitter noise                   |      | -138 |      | dBc/Hz           |

<sup>(1)</sup> Guaranteed by design, not tested in production.



#### 2.4.3.2. 32kHz crystal oscillator (XOSC32)

The low-power 32kHz crystal oscillator XOSC32 is designed to work with an external piezoelectric 32.768kHz crystal and a load composed of two functional capacitors. It is designed to be a clock source of RTC for lower-power platforms. Please refer to The minimum VRTC value means the minimum VRTC for the clock to stay alive is 1.4V when the crystal oscillator successfully starts.

The crystal parameters determine the oscillation allowance. Table 2.4-6 shows the recommend crystal parameters to be used with XOSC32.

Table 2.4-5 for more information about the key performance.

The minimum VRTC value means the minimum VRTC for the clock to stay alive is 1.4V when the crystal oscillator successfully starts.

The crystal parameters determine the oscillation allowance. Table 2.4-6 shows the recommend crystal parameters to be used with XOSC32.

| Symbol | Parameter             | Min. | Typical | Max. | Unit |  |
|--------|-----------------------|------|---------|------|------|--|
| VRTC   | RTC module power      |      | 3.3     |      | ٧    |  |
| Tosc   | Start-up time         |      |         | 1    | sec  |  |
| Dcyc   | Duty cycle            | 30   | 50      |      | %    |  |
|        | Current consumption   |      | 3       |      | μΑ   |  |
| Т      | Operating temperature | -40  |         | 105  | °C   |  |

Table 2.4-5. Functional specifications of XOSC32

Table 2.4-6. Recommended parameters for 32kHz crystal

| Symbol | Parameter           | Min. | Typical | Max. | Unit |
|--------|---------------------|------|---------|------|------|
| F      | Frequency range     |      | 32768   |      | Hz   |
| GL     | Drive level         | 7    |         | 1.5  | μW   |
| Δf/f   | Frequency tolerance |      | +/- 20  |      | ppm  |
| ESR    | Series resistance   |      | 50      | 70   | kΩ   |
| C0     | Static capacitance  |      | 0.9     | 2    | pF   |
| CL1    | Load capacitance    | 6    |         | 12.5 | pF   |

The –R is more than 3 times bigger with this CL range and crystal. If a larger CL is selected, the frequency accuracy decreases and the –R degrades.

#### 2.5. Serial interfaces

#### 2.5.1. Universal asynchronous receiver transmitter (UART)

The AW7698N chipset houses two UART interfaces that provide full duplex serial communication between the baseband chipset and external devices.

• The universal asynchronous receiver transmitter (UART) provides full duplex serial communication channels between the baseband chipset and external devices.



- The UART has both M16C450 and M16550A modes of operation that are compatible with a range of standard software drivers. The extensions are designed to be broadly software compatible with M16550A variants, but certain areas offer no consensus.
- The UART supports word lengths from 5 to 8 bits, an optional parity bit and one or two stop bits and is fully programmable by an 8-bit CPU interface. A 16-bit programmable baud rate generator and an 8-bit scratch register are included together with separate transmit and receive FIFOs. Two modem control lines and a diagnostic loop-back mode are provided. The UART also includes two DMA handshake lines, indicating when the FIFOs are ready to transfer data to the CPU.
- Note, that the UART is designed so that all internal operation is synchronized by the clock signal. This
  synchronization results in minor timing differences between the UART and industry standard M16550A device,
  which means that the core is not clocked for clock identical to the original device.
- After hardware reset, the UART will be in M16C450 mode. Its FIFOs can then be enabled and the UART can
  enter M16550A mode. The UART also has further additional functions beyond the M16550A mode. Each of
  the extended functions can be selected individually under software control.
- There are three UART channels supporting software flow control. Two of them support hardware flow control. Each UART has an individual interrupt source.
- For transmission, the UART supports word lengths from 5 to 8 bits with an optional parity bit and 1 or 2 stop bits.
- The UART supports standard baud rates of 110bps, 300bps, 1200bps, 2400bps, 4800bps, 9600bps, 19200bps, 38400bps, 57600bps, 115200bps, 230400bps, 460800bps, 921600bps and non-standard baud rates from 110bps to 3Mbps.
- There are dedicated DMA channels for both transmit (TX) and receive (RX) for each UART.

The UART supports automatic baud rate detection in RX mode. The recommended baud rate range is from 300bps to 115,200bps.

#### 2.5.2. Serial peripheral interface (SPI)

The AW7698N chipset features one SPI master controller or one SPI slave controller to receive/transmit device data using single, dual and quad SPI protocols.

• The Serial Peripheral Interface (SPI) is a serial transmission protocol, which supports single mode (four-pin), dual mode (four-pin) and quad mode (six-pin) for increased data throughput. The maximum serial clock (SCK) frequency is 48MHz. Note that single mode can support full duplex, but dual and quad mode only support half duplex. Figure 2.5-1 is an example of the connection between the SPI master and SPI slave. Table 2.5-1 shows the characteristic of each pin.



#### Single SPI



Dual SPI Quad SPI





Figure 2.5-1. Pin connection between SPI master and SPI slave

Table 2.5-1. SPI master controller interface

| Signal name | Туре         | Default value     | Description                                              |  |
|-------------|--------------|-------------------|----------------------------------------------------------|--|
| CS          | 0            | 1 (output)        | Active low chip selection signal                         |  |
| SCK         | O 0 (output) |                   | The (bit) serial clock. Maximum SCK clock rate is 48MHz. |  |
| MOSI        | I/O          | 1 (output)        | Data signal 0                                            |  |
| MISO        | 1/0          | Pull down (input) | Data signal 1                                            |  |
| SIO2        | 1/0          | 1 (output)        | Data signal 2                                            |  |
| SIO3        | 1/0          | 1 (output)        | Data signal 3                                            |  |

#### 2.5.2.1. SPI master controller

- The SPI master controller supports single mode, dual mode and quad mode. The controller can automatically switch port direction for data input/output according to registers SPIM\_TYPE and SPIM\_RW\_MODE.
- The SCK frequency can be configured as 96/N MHz when core power is 1.1V or 1.3V, and 26/N MHz when core power is 0.9V, where N ranges from 2 to 2<sup>17</sup>, with CPOL and CPHA features for different applications. CPOL defines the SCK polarity. CPHA defines the legal timing to sample data. The CS signal setup time, hold time and idle time can be configured, too. The detailed timing diagram of the SCK and CS is shown in Figure 2.5-2.





Figure 2.5-2. SPI transmission formats

- There are two modes for data read/write in SPI master controller:
  - o Direct mode. The CPU directly write data to or read data from the SPI master controller FIFO.
  - DMA (Direct Memory Access) mode. The SPI master controller includes DMA design, which can automatically and continuously write data from memory to the SPI master controller or read data from the SPI master controller to memory. In DMA mode, the endian order of memory data is adjustable.
- Unlimited length transmission can be achieved by enabling pause mode. In pause mode, the CS signal stays active after one transfer. During this period, the SPI master controller is in **PAUSE\_IDLE** state and waits for the resume command to start the next transfer. Figure 2.5-3 shows the state transition diagram.



Figure 2.5-3. Operation flow with and without PAUSE mode

 A configurable option to control CS de-assertion between byte transfers is available. The SPI master controller supports a special transmission format called CS de-assert mode. Figure 2.5-4 illustrates the waveform in this transmission format.





Figure 2.5-4. CS de-assert mode

- When the SPI master controller operates in dual or quad mode, the transmission package includes three parts: command phase, dummy phase and data phase.
  - Command phase always operates at single mode.
  - Dummy phase cannot transmit or receive data.
  - Data phase operation depends on SPIM\_TYPE and SPIM\_RW\_MODE settings. The command phase and dummy phase are useful for special applications, such as read or write serial flash data.
- The sample clock, SCK and data delay is adjustable to solve the timing skew issue.
  - o If the critical path latency between master and slave is larger than half of SCK cycle, the SPI master controller may samples the wrong data. The critical path of SPI transmission includes two parts:
    - Master transmits SCK to slave
    - Slave feeds back data to master

The sampling clock delay (register **SPIM\_GET\_DELAY**) and sampling edge (register **SAMPLE\_SEL**) can be adjusted to solve this issue. Each interval of **SPIM\_GET\_DLY** is 10.42 ns. The detailed description is shown in Figure 2.5-5.



Figure 2.5-5. SPI master controller critical path sampling





If the timing skew between SCK and data is too big, the received data on slave can be corrupted. This issue can
be solved by adjusting the delay on SCK and data path (registers SPIM\_SEL\_ADDR and SPIM\_SEL\_WDATA), as
shown in Figure 2.5-6.



Figure 2.5-6. SPI master controller SCK and data delay



#### 2.5.2.2 SPI slave controller

- The SPI slave controller supports single mode, dual mode and quad mode. The controller can automatically switch port direction for data input/output according to register SPIS TYPE.
- There are two methods to determine the memory address for SPI slave to write/read data
  - When SPIS\_DEC\_ADDR\_EN is 0, the address is determined by SPISLV\_BUFFER\_BASE\_ADDR and CW/CR command from the master. The address and length from master CW/CR command is stored in SPIS\_TRANS\_ADDR and SPIS\_TRANS\_LENGTH. The start address of the transfer is "SPISLV\_BUFFER\_BASE\_ADDR + SPIS\_TRANS\_ADDR", and the end address is "SPISLV\_BUFFER\_BASE\_ADDR + SPIS\_TRANS\_ADDR + SPIS\_TRANS\_LENGTH". The CW/CR command can only succeed if the end address does not exceed the maximum available memory address, which is "SPISLV\_BUFFER\_BASE\_ADDR + SPISLV\_BUFFER\_SIZE".
  - When SPIS\_DEC\_ADDR\_EN is 1, the address is directly determined by SPISLV\_BUFFER\_BASE\_ADDR.
- The maximum SCK frequency supported is 48 MHz with CPOL and CPHA features. CPOL defines the SCK polarity. CPHA defines the legal timing to sample data. The detailed timing diagram of the SCK and CS is shown in Figure 2.5-7.



Figure 2.5-7. SPI transmission formats

- The SPI slave controller support early transmission feature to solve data path latency issue. The timing diagram is shown in
- Figure 2.5-8.





Figure 2.5-8. SPI slave controller early transmissionInter-IC sound interface (I2S)

The AW7698N chipset provides one Inter-IC Sound Interface (I2S) controllers. The controllers can be selected as master or slave. There are two types of transfer protocols in the I2S controllers: one is the I2S protocol, supporting 24-bit/16-bit addressing and mono/stereo transaction; the other one is the TDM protocol, supporting 16-bit addressing and TDM32/TDM64/TDM128 transaction. I2S controllers can be served by the DMA controller and the sample rate can support either 16/24/48/96/192kHz or 11.025/22.05/44.1kHz when sharing only one internal PLL. Detailed specifications of the I2S and TDM are shown in Table 2.5-2 and Table 2.5-3.

Table 2.5-2. I2S protocol specifications

| I2S Protocol | Bit Width     | Input/output Sample                                                |
|--------------|---------------|--------------------------------------------------------------------|
| Master Mode  | I2S0: 16b     | XO or XPLL 26MHz: 8, 12, 16, 24, 32, 48 kHz, mono/stereo           |
|              | I2S1: 16b/24b | XPLL 22.5792MHz: 11.025, 22.05, 44.1, 88.2, 176.4 kHz, mono/stereo |
|              |               | XPLL 24.576MHz: 8, 12, 16, 24, 32, 48, 96, 192 kHz, mono/stereo    |
| Slave Mode   | I2S0: 16b     | XO or XPLL 26MHz: 8, 12, 16, 24, 32, 48 kHz, mono/stereo           |
|              | I2S1: 16b/24b | XPLL 22.5792MHz: 11.025, 22.05, 44.1, 88.2, 176.4 kHz, mono/stereo |
|              |               | XPLL 24.576MHz: 8, 12, 16, 24, 32, 48, 96, 192 kHz, mono/stereo    |

Table 2.5-3. TDM protocol specifications

| TDM Protocol | Bit Width | Input/output Sample                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Master Mode  | I2S0: 16b | XO or XPLL 26MHz: 8, 12, 16, 24, 32, 48 kHz, TDM32/TDM64<br>XPLL 22.5792MHz: 11.025, 22.05, 44.1, 88.2, 176.4 kHz, TDM32/TDM64<br>XPLL 24.576MHz: 8, 12, 16, 24, 32, 48, 96, 192 kHz, TDM32/TDM64                                                                                                                                                                                                            |
| Slave Mode   | I2S0: 16b | XO or XPLL 26MHz: 8, 12, 16, 24, 32, 48 kHz, TDM32/TDM64/TDM128 (up to 4 channels for TDM128)  XPLL 22.5792MHz (either of the following):  • 11.025, 22.05, 44.1, 88.2 kHz, TDM32/TDM64/TDM128 (up to 4 channels for TDM128)  • 176.4 kHz, TDM32/TDM64  XPLL 24.576MHz (either of the following):  • 8, 12, 16, 24, 32, 48, 96 kHz, TDM32/TDM64/TDM128 (up to 4 channels for TDM128)  • 192 kHz, TDM32/TDM64 |

© 2019 Airoha Technology Corp.

Page 20 of 78



#### 2.5.4. SD memory card controller

AW7698N supports SD memory card bus protocol, as defined in SD Memory Card Specification Part 1 Physical Layer Specification version 2.0.

Furthermore, the controller also partially supports the SDIO card specification version 2.0. However, the controller can only be configured as the host of the SD memory card.

Main features of the controller:

- 32-bit access for control registers
- 8, 16, or 32-bit access for FIFO in PIO mode
- Built-in CRC circuit
- Supports PIO mode, basic DMA mode and descriptor DMA mode for SD controller
- Interrupt capabilities
- Data rate of up to 48Mbps in 1-bit mode, 48x4 Mbps in 4-bit mode. The module is targeted at 48MHz operating clock
- Programmable serial clock rate on SD bus (256 gears)
- Card detection capabilities (AW7698N uses the EINT controller for card detection )
- Does not support SPI mode for SD memory card
- Does not support suspend/resume for SD memory card.

#### 2.6. Peripherals

#### 2.6.1. Pulse-width modulation (PWM)

There are six PWM controllers to generate pulse signals. The duty cycle, high time and low time of pulse signals can be programmed. The PWM controllers can be configured to use 13MHz or 32kHz clock source to support a wide range of output pulse frequencies.

#### 2.6.2. General purpose input/output (GPIO)

Each of the General Purpose Input/Output (GPIO) pins are software configurable as an output (push-pull or opendrain) or as an input (with or without pull-up or pull-down) that supports input floating with buffer gating to reduce power consumption. Most of the GPIOs are multiplexed with peripheral functions and have selectable output driving strength. The maximum toggling speeds of a single GPIO are listed in Table 2.6-1.

If the MCU handles more than one GPIO at a time or receives an interrupt, a rapid performance degradation may occur.

Dedicated IOs operate at higher speeds depending on the peripheral or interface usage. For example, PWM IOs can output 20 MHz when VCORE is 1.15V.

OD\_GPIO includes OD\_GPIO0\_B/1\_B/2\_B. All of them are an open drain type output with a ground domain ESD, and can be used as LED drivers.

Table 2.6-1. GPIO speeds when the Cortex-M4 cache is enabled

VCORE Cortex-M4 speed Maximum toggling speed of single GPIO pins



| VCORE | Cortex-M4 speed | Maximum toggling speed of single GPIO pins |  |
|-------|-----------------|--------------------------------------------|--|
| 1.15V | 192MHz          | 1MHz                                       |  |
| 1.15V | 96MHz           | 500kHz                                     |  |
| 0.85V | N/A             | N/A (Cortex-M4 is in deep sleep mode)      |  |

#### 2.6.3. General purpose timer (GPT)

The GPT includes five 32-bit timers and one 64-bit timer. Each timer has four operation modes and can operate on one of the two clock sources; RTC clock (32.768kHz) and system clock (13MHz).

#### 2.6.4. Real time clock (RTC)

The RTC module provides time and data information, as well as 32.768kHz clock source. The clock is selected between three clock sources — one from an external (XOSC32) and two from an internal (XO, EOSC32). The RTC block has an independent power supply. When the AW7698N platform is at retention mode, a dedicated regulator will supply power to the RTC block. In addition to providing timing data, an alarm interrupt will be generated and can be used to power up the baseband core. Regulator interrupts corresponding to seconds, minutes, hours and days can be generated whenever the time counter value reaches the maximum value. The year span is supported until up to 2,127. The maximum day-of-month values, which depend on the leap year condition, are stored in the RTC block.

#### 2.6.5. True random number generator (TRNG)

The TRNG is a device in power-down domain that generates random numbers from the ring oscillator (RO) outputs. Various types of ROs are adopted, including Hybrid Fibonacci Ring Oscillator (H-FIRO), Hybrid Ring Oscillator (H-RO) and Hybrid Galois Ring Oscillator (H-GARO). Interrupt request (IRQ) will be issued once the random data is successfully generated.



#### 3. RF Subsystem of Wi-Fi

#### 3.1. Wi-Fi radio characteristics

#### 3.1.1. Wi-Fi RF block diagram

Front-end loss with an external balun (2.4GHz band with band insertion loss of 1dB).



Figure 3.1-1. 2.4GHz RF Block Diagram

#### 3.1.2. Wi-Fi 2.4GHz band RF receiver specifications

The specifications listed in Table 3.1-1 are measured at the antenna port, which includes the front-end loss.

Table 3.1-1. 2.4GHz RF receiver specifications

| Parameter       | Description                  | Performan | Performance |         |      |  |
|-----------------|------------------------------|-----------|-------------|---------|------|--|
|                 |                              | Minimum   | Typical     | Maximum | Unit |  |
| Frequency range | Center channel frequency     | 2412      |             | 2484    | MHz  |  |
| RX sensitivity  | 1 Mbps CCK                   | -         | -97.5       | -       | dBm  |  |
|                 | 2 Mbps CCK                   | -         | -94.5       | -       | dBm  |  |
|                 | 5.5 Mbps CCK                 | -         | -92.5       | -       | dBm  |  |
|                 | 11 Mbps CCK                  | -         | -89.5       | -       | dBm  |  |
| RX sensitivity  | BPSK rate 1/2, 6 Mbps OFDM   | -         | -94.5       | -       | dBm  |  |
| Y               | BPSK rate 3/4, 9 Mbps OFDM   | -         | -93.3       | -       | dBm  |  |
|                 | QPSK rate 1/2, 12 Mbps OFDM  | -         | -91.5       | -       | dBm  |  |
|                 | QPSK rate 3/4, 18 Mbps OFDM  | -         | -89.1       | -       | dBm  |  |
|                 | 16QAM rate 1/2, 24 Mbps OFDM | -         | -85.8       | -       | dBm  |  |
|                 | 16QAM rate 3/4, 36 Mbps OFDM | -         | -82.4       | -       | dBm  |  |
|                 | 64QAM rate 1/2, 48 Mbps OFDM | -         | -78.2       | -       | dBm  |  |
|                 | 64QAM rate 3/4, 54 Mbps OFDM | -         | -77.0       | -       | dBm  |  |
| RX sensitivity  | MCS 0, BPSK rate 1/2         | -         | -93.9       | -       | dBm  |  |



| Parameter         | Description                  | Performan   | ce    |   | <b>3</b> |
|-------------------|------------------------------|-------------|-------|---|----------|
| 20MHz bandwidth   | MCS 1, QPSK rate 1/2         | -           | -90.7 | - | dBm      |
| Mixed mode        | MCS 2, QPSK rate 3/4         | -           | -88.3 | - | dBm      |
| 800ns guard       | MCS 3, 16QAM rate 1/2        | -           | -85.3 | - | dBm      |
| interval          | MCS 4, 16QAM rate 3/4        | -           | -81.8 | - | dBm      |
| Non-STBC          | MCS 5, 64QAM rate 2/3        | -           | -77.4 | - | dBm      |
|                   | MCS 6, 64QAM rate 3/4        | -           | -76   |   | dBm      |
|                   | MCS 7, 64QAM rate 5/6        | -           | -74.8 | - | dBm      |
| RX sensitivity    | MCS 0, BPSK rate 1/2         | -           | -90.5 | 7 | dBm      |
| 40MHz bandwidth   | MCS 1, QPSK rate 1/2         | -           | -87.7 | - | dBm      |
| Mixed mode        | MCS 2, QPSK rate 3/4         | -           | -85.2 | - | dBm      |
| 800ns guard       | MCS 3, 16QAM rate 1/2        | -           | -81.7 | - | dBm      |
| interval          | MCS 4, 16QAM rate 3/4        |             | -78.6 | - | dBm      |
| Non-STBC          | MCS 5, 64QAM rate 2/3        | 7           | -74.0 | - | dBm      |
|                   | MCS 6, 64QAM rate 3/4        | _           | -72.7 | - | dBm      |
|                   | MCS 7, 64QAM rate 5/6        | <i>&gt;</i> | -71.5 | - | dBm      |
| Maximum receive   | 6 Mbps OFDM                  | ) '         | -10   | - | dBm      |
| level             | 54 Mbps OFDM                 | -           | -10   | - | dBm      |
|                   | MCS0                         | -           | -10   | - | dBm      |
|                   | MCS7                         | -           | -20   | - | dBm      |
| Receive adjacent  | 1 Mbps CCK                   |             | 40    | - | dBm      |
| Channel rejection | 11 Mbps CCK                  | -           | 40    | - | dBm      |
|                   | BPSK rate 1/2, 6 Mbps OFDM   | -           | 34    | - | dBm      |
|                   | 64QAM rate 3/4, 54 Mbps OFDM |             | 22    | - | dBm      |
|                   | HT20, MCS 0, BPSK rate 1/2   | -           | 33    | - | dBm      |
|                   | HT20, MCS 7, 64QAM rate 5/6  | -           | 15    | - | dBm      |
|                   | HT40, MCS 0, BPSK rate 1/2   | -           | 29    | - | dBm      |
|                   | HT40, MCS 7, 64QAM rate 5/6  | -           | 9     | - | dBm      |

#### 3.1.3. Wi-Fi 2.4GHz band RF transmitter specifications

The specifications listed in Table 3.1-2 are measured at the antenna port, which includes the front-end loss.

Table 3.1-2. 2.4GHz RF transmitter specifications

| Parameter          | Description  | Performan | ce      |         |      |
|--------------------|--------------|-----------|---------|---------|------|
|                    |              | Minimum   | Typical | Maximum | Unit |
| Frequency range    |              | 2412      | -       | 2484    | MHz  |
| Output power       | 1 Mbps CCK   | -         | 19      | -       | dBm  |
| with spectral mask | 11 Mbps CCK  | -         | 19      | -       | dBm  |
| and EVM            | 6 Mbps OFDM  | -         | 18.5    | -       | dBm  |
| compliance         | 54 Mbps OFDM | -         | 16.5    | -       | dBm  |
| V. 7               | HT20, MCS 0  | -         | 17.5    | -       | dBm  |
| Y                  | HT20, MCS 7  | -         | 15.5    | -       | dBm  |
|                    | HT40, MCS 0  | -         | 16.5    | -       | dBm  |
|                    | HT40, MCS 7  | -         | 14.5    | -       | dBm  |
| TX EVM             | 6 Mbps OFDM  | -         | -       | -5      | dB   |
|                    | 54 Mbps OFDM | -         | -       | -25     | dB   |
|                    | HT20, MCS 0  | -         | -       | -5      | dB   |
|                    | HT20, MCS 7  | -         | -       | -28     | dB   |
|                    | HT40, MCS 0  | -         | -       | -5      | dB   |

© 2019 Airoha Technology Corp.



| Parameter                | Description                                     | Performan | се  |     |         |
|--------------------------|-------------------------------------------------|-----------|-----|-----|---------|
|                          | HT40, MCS 7                                     | -         | -   | -28 | dB      |
| Output power             | TSSI closed-loop control across all temperature | -1.5      | -   | 1.5 | dB      |
| variation <sup>(1)</sup> | ranges and channels and VSWR $\leq$ 1.5:1.      |           |     |     |         |
| Carrier                  |                                                 | -         | -   | -30 | dBc     |
| suppression              |                                                 | 4         |     |     |         |
| Harmonic output          | Second harmonic                                 | -         | -45 | -43 | dBm/MHz |
| power                    | Third harmonic                                  | -         | -45 | -43 | dBm/MHz |
|                          |                                                 |           | 7   |     |         |

#### 3.2. Radio MCU subsystem

#### 3.2.1. CPU

AW7698N features the 32-bit N9 CPU, with the following features:

- 5-stage pipeline with extensive clock-gating
- Dynamic branch prediction with BTB
- 16/32-bit mixed instruction format
- Multiply-accumulate and multiply-subtract instructions
- Instructions optimized for audio applications
- Instruction and data local memory
- Programmable data endian control
- JTAG based debug interface

#### 3.2.2. **RAM/ROM**

The radio MCU subsystem features instruction local memory (ILM), data local memory (DLM), and SYSRAM. The ROM code is in the ILM.

#### 3.2.3. Memory map

Table 3.2-1 describes how peripherals are mapped to the memory space in the radio MCU subsystem. When the MCU performs a read transaction to an undefined address, the bus returns 0. When the MCU performs a write transaction to an undefined address, the bus regards it as an invalid transaction and does nothing.

Table 3.2-1. N9 memory map

| Start address | End address | Function  | Description                         |
|---------------|-------------|-----------|-------------------------------------|
| 0x0000_0000   | 0x0000_FFFF | ILM ROM   | Instruction local memory ROM for N9 |
| 0x0001_0000   | 0x0002_3FFF | ILM RAM   | Instruction local memory RAM for N9 |
| 0x0010_0000   | 0x0010_7FFF | SYSRAM N9 | System RAM for N9                   |

<sup>(1)</sup> No SYSRAM data is retained in these scenarios.



| <b>AIROH</b>  | <del></del> |                     | AW7698N Datash                                                                                  |
|---------------|-------------|---------------------|-------------------------------------------------------------------------------------------------|
| Start address | End address | Function            | Description                                                                                     |
| 0x0200_0000   | 0x0200_021C | Patch & CR          | N9 ROM patch engine                                                                             |
| 0x0209_0000   | 0x0209_7FFF | DLM RAM             | Data local memory for N9                                                                        |
| 0x5000_0000   | 0x501F_FFFF | HIF_device          | Host interface device controller                                                                |
| 0x6000_0000   | 0x6FFF_FFFF | WIFISYS             | Wi-Fi subsystem                                                                                 |
| 0x7000_0000   | 0x70FF_FFFF | PDA DMA port        | Patch decryption accelerator DMA slave                                                          |
| 0x7800_0000   | 0x7800_0000 | VFF access port0    | Virtual FIFO access port 0 of N9<br>DMA                                                         |
| 0x7800_0100   | 0x7800_0100 | VFF access port1    | Virtual FIFO access port 1 of N9<br>DMA                                                         |
| 0x7900_0000   | 0x7900_FFFF | VFF_CM4 access port | Virtual FIFO access ports of Cortex-M4 DMA                                                      |
| 0x8000_0000   | 0x800C_FFFF | APB0                | APB bridge 0 (synchronous to N9)                                                                |
| 0x8000_0000   | 0x8000_FFFF | CONFG               | N9 subsystem configuration                                                                      |
| 0x8001_0000   | 0x8001_FFFF | DMA                 | Generic DMA engine for N9                                                                       |
| 0x8002_0000   | 0x8002_FFFF | TOP_CFG_OFF         | TOP_OFF (N9) power domain<br>chip level configuration (GPIO,<br>PinMux, RF, PLL, clock control) |
| 0x8008_0000   | 0x8008_FFFF | AHB_MON             | AHB bus monitor                                                                                 |
| 0x800A_0000   | 0x800A_FFFF | UART_DSN            | UART for N9 debug                                                                               |
| 0x800B_0000   | 0x800B_FFFF | SEC                 | Secure boot configuration                                                                       |
| 0x800C_0000   | 0x800C_FFFF | HIF                 | Host interface configuration                                                                    |
| 0x8100_0000   | 0x810C_FFFF | APB1                | APB bridge 1 (synchronous to N9)                                                                |
| 0x8102_0000   | 0x8102_FFFF | TOP_CFG_AON         | TOP_AON power domain chip<br>level configuration (RGU,<br>PinMux, PMU, XTAL, clock<br>control)  |
| 0x8103_0000   | 0x8103_FFFF | DBG_CIRQ            | Debug interrupt controller for N9                                                               |
| 0x8104_0000   | 0x8104_FFFF | CIRQ                | Interrupt controller for N9                                                                     |
| 0x8105_8000   | 0x8105_FFFF | GPT                 | General purpose timer for N9                                                                    |
| 0x8106_0000   | 0x8106_FFFF | PTA                 | Packet traffic arbitrator for Wi-<br>Fi coexistence                                             |
| 0x8108_0000   | 0x8108_FFFF | WDT                 | Watchdog timer for N9                                                                           |
| 0x8109_0000   | 0x8109_FFFF | PDA                 | Patch decryption accelerator                                                                    |
| 0x810A_0000   | 0x810A_FFFF | RDD                 | Wi-Fi debug                                                                                     |
| 0x810C_0000   | 0x810C_FFFF | RBIST               | RF BIST configuration                                                                           |



| Start address | End address | Function | Description                             |
|---------------|-------------|----------|-----------------------------------------|
| 0x8300_0000   | 0x810C_FFFF | APB2     | APB bridge 1 (synchronous to Cortex-M4) |
| 0xA000_0000   | 0xAFFF_FFFF | PSE      | Packet switch engine memory             |

#### 3.2.4. N9 bus fabric



Figure 3.2-1. N9 bus fabric

#### N9 bus fabric functional description:

- Command batch: Used to save and restore critical CR and memory data when entering and leaving low-power mode.
- Wi-Fi HIF: The host control and data interface from N9 to Wi-Fi subsystem.
- Wi-Fi PSE: The packet switch engine used to transfer packets from N9 to Wi-Fi MAC/radio or from Cortex-M4 to Wi-Fi MAC/radio, and vice versa.
- PDA: Packet decryption agent, used to download firmware and decipher the encrypted firmware.



- PTA: Packet traffic arbitration, used to execute Wi-Fi traffic arbitration when the two radios are transmitting and receiving at the same time.
- RDD: The Wi-Fi debug function.
- eFUSE: The eFUSE macro used for Wi-Fi MAC and radio configuration.

#### 3.2.5. CIRQ

N9 subsystem uses an interrupt controller CIRQ to control internal interrupt source selection, mask, edge/level sensitivity and software enabling, as well as external interrupt mask and edge/level sensitivity. CIRQ also integrates the de-bounce circuit for external interrupts.



Figure 3.2-2. N9 interrupt controller

There are a total of 23 interrupts and 14 external interrupts. The power domain/subsystem lists the power domain and subsystem from which the interrupt is generated. Table 3.2-2 lists the interrupt sources of internal and external interrupts.

| IRQ<br>number | Interrupt<br>source | Power domain<br>/subsystem | External interrupt | Wake-up capability (1) | De-<br>bounce | Description                      |
|---------------|---------------------|----------------------------|--------------------|------------------------|---------------|----------------------------------|
| INT0          | (Reserved)          |                            |                    |                        |               |                                  |
| INT1          | DMA                 | CONN_OFF/MCUSYS            |                    |                        |               | Generic DMA in N9 subsystem      |
| INT2          | HIFSYS              | CONN_AON/HIF               |                    |                        |               | WIFI_HIF(SDIO)                   |
| INT3          | (Reserved)          |                            |                    |                        |               |                                  |
| INT4          | THERM               | CONN_OFF                   |                    |                        |               | Thermometer                      |
| INT5          | (Reserved)          |                            |                    |                        |               |                                  |
| INT6          | WIFI                | CONN_OFF/MAC               |                    |                        |               | Wi-Fi subsystem                  |
| INT7          | ICAP                | CONN_OFF/MCUSYS            |                    |                        |               | Internal capture in RBIST module |
| INT8          | EINT                | CONN_AON/MCUSYS            |                    |                        |               | External interrupt               |
| INT9          | (Reserved)          |                            |                    |                        |               |                                  |
| INT10         | WDT_N9              | CONN_AON/MCUSYS            |                    |                        |               | Watch dog timer in N9 subsystem  |

Table 3.2-2. N9 interrupt source



| IRQ<br>number | Interrupt<br>source | Power domain /subsystem | External interrupt | Wake-up capability (1) | De-<br>bounce | Description                                              |
|---------------|---------------------|-------------------------|--------------------|------------------------|---------------|----------------------------------------------------------|
| INT11         | AHB_MONIT<br>OR     | CONN_OFF/MCUSYS         |                    |                        |               | AHB monitor                                              |
| INT12         | (Reserved)          |                         |                    |                        |               |                                                          |
| INT13         | PLC_ACCLR           | CONN_OFF/MCUSYS         |                    |                        |               | Packet Loss Concealment accelerator                      |
| INT14         | (Reserved)          |                         |                    |                        | A V.          |                                                          |
| INT15         | PSE                 | CONN_OFF/PSE            |                    |                        |               | Packet switch engine                                     |
| INT16         | (Reserved)          |                         |                    |                        |               | 6                                                        |
| INT17         | HIFSYS              | CONN_OFF/HIFSYS         |                    |                        | Y             | HIF subsystem                                            |
| INT18         | (Reserved)          |                         |                    | 4                      | - 6           | 5                                                        |
| INT19         | PTA                 | CONN_OFF/MCUSYS         |                    |                        |               | PTA module                                               |
| INT20         | CMBT                | CONN_OFF                |                    |                        |               | Command batch module                                     |
| INT21         | GPT3                | CONN_AON/MCUSYS         |                    |                        |               | General purpose timer module                             |
| INT22         | N9_PM               | CONN_OFF/MCUSYS         |                    |                        |               | N9 performance monitor                                   |
| EINT0         | (Reserved)          |                         | V                  | ٧                      | Available     |                                                          |
| EINT1         | CM4_TO_N9_<br>SW    |                         | V                  | V                      | Available     | Cortex-M4 software interrupt N9                          |
| EINT2         | HIFSYS              | CONN_AON/HIF            | V                  | V                      | Available     | WIFI_HIF (SDIO)                                          |
| EINT3         | (Reserved)          |                         | V                  | V                      | Available     |                                                          |
| EINT4         | (Reserved)          | 7                       | V                  | V                      | Available     |                                                          |
| EINT5         | (Reserved)          |                         | V                  | V                      | Available     |                                                          |
| EINT6         | GPT                 | CONN_AON/MCUSYS         | V                  | V                      | Available     | General purpose timer module (GPT0 timer and GPT1 timer) |
| EINT7         | (Reserved)          |                         | V                  | V                      | Available     |                                                          |
| EINT8         | (Reserved)          |                         | V                  | V                      | Available     |                                                          |
| EINT9         | DSLP_IRQ            | CONN_AON                | V                  | V                      | Available     | Deep sleep control                                       |
| EINT10        | (Reserved)          |                         | V                  | V                      | Available     |                                                          |
| EINT11        | (Reserved)          |                         | V                  | V                      | Available     |                                                          |

Note 1: Capable to wake up N9 firmware when 's in sleep mode.



## 4. Power Management Unit of Wi-Fi

### 4.1. Overview

The power management unit (PMU) manages the power supply of the entire chip, including baseband, processor, memory, camera, vibrator and more. There are two power input sources for AW7698N:

1) AVDD33\_RTC for RTC timer control.

This is operated by wider input voltage range from 1.62V to 3.63V, and supports real time clock control and alarm logic. Because of the ultra-low input voltage and lower current consumption, it can efficiently enhance battery lifetime by alkaline or other portable batteries.

2) AVDD33\_BUCK for PMU control.

A single regulated 3.3V power supply is required for AW7698N. It could be from an external DC-DC converter to convert a higher voltage supply to 3.3V or boost from a lower voltage supply to 3.3V. The PMU contains Under-Voltage Lockout (UVLO) circuit, several Low Drop-out Regulators (LDOs), a high efficiency buck converter and a reference band-gap circuit. The circuits are optimized for low quiescent current, low drop-out voltage, efficient line/load regulation, high ripple rejection and low output noise.

## 4.2. Low-power operating mode

The AW7698N power state diagram is shown in Figure 4.2-1.

In **ACTIVE** mode, the Cortex-M4 and N9 power states operate independently, and both have Idle, Active and Sleep modes. When both are in sleep mode, the chipset enters **SLEEP** mode.

In **SLEEP** mode, the PMU can be changed to low-power mode to further lower current consumption.

**RETENTION** mode provides a lower current consumption than **SLEEP** mode. It is suitable for applications that remain idle for a long period. To enter **RETENTION** mode is software configurable and to exit, use RTC timer or EINT.

**OFF** mode is controlled by the CHIP\_EN signal and in this state, only always-on PMU logics are alive to maintain the lowest current consumption.





Figure 4.2-1. AW7698N Cortex-M4 and N9 power state and power mode

#### 4.3. PMU architecture

The 3.3V power source is directly supplied to the switching regulator, digital IOs and RF-related circuit. It is converted to 1.45V by the buck converter for low voltage circuits. The built-in digital LDOs and RF LDOs convert 1.45V to 1.15V for digital, RF and BBPLL core circuits. The three LDOs are CLDO, SLDO-H and MLDO. SLDO-H stands for sleep mode LDO, CLDO stands for digital core LDO, and MLDO stands for internal or external memory LDO.

In **ACTIVE** mode, the buck converter converts 1.45V output to other subsystems in AW7698N. It can operate in either PFM mode or PWM mode. With an external on-board LC filter (2.2µH inductor and 10µF cap), it outputs a low ripple 1.45V to Wi-Fi RF system and CLDO input power. In **ACTIVE** mode, CLDO is under BUCK domain, and then it outputs 1.15V for whole chip digital logics.

In **SLEEP** mode, BUCK output voltage will be kept by SLDO-H. The SLDO-H also generates 1.45V output voltage to Wi-Fi RF system and CLDO input power. While AW7698N is in **SLEEP** mode, CLDO will reduce its output level from 1.15V to 0.85V for whole chip digital logics used to reduce power consumption.

In **RETENTION** mode, BUCK, CLDO, SLDO-H and MLDO will be shut down. During this mode, only always-on PMU logics, RTC timer controller and retention SRAM are alive to keep lower current consumption.

Once AW7698N goes into **OFF** mode (controlled by CHIP\_EN), BUCK, CLDO, SLDO-H, MLDO and RTC controller will be shut down. During this mode, only some PMU AO domain blocks are alive to keep lowest current consumption.

### 4.4. Power performance

Table 4.4-1 lists example current consumptions in VBAT domain.



Table 4.4-1. Current consumption in different power modes

| Opera          | tion Mode       | Test Conditions                                                                                                                                      | Current          | Unit |
|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|
| Power Mode     | Scenario        |                                                                                                                                                      | Consumptions (1) |      |
| OFF            | OFF             | CHIP_EN keeps low                                                                                                                                    | < 0.5            | μΑ   |
| RETENTION      | RETENTION       | <ul><li>RTC Timer</li><li>OKB SRAM data retention</li></ul>                                                                                          | 2.7              | μΑ   |
|                |                 | <ul><li>RTC Timer</li><li>8KB SRAM data retention</li></ul>                                                                                          | 4.7              | μΑ   |
| SLEEP          | SLEEP_ext_32Khz | <ul> <li>Cortex-M4 in sleep state</li> <li>TCM 96KB SRAM is retained</li> <li>SYSRAM 384KB SRAM is retained</li> <li>XTAL 32kHz</li> </ul>           | 120              | μΑ   |
|                | SLEEP_int_32Khz | <ul> <li>Cortex-M4 in sleep state</li> <li>TCM 96KB SRAM is retained</li> <li>SYSRAM 384KB SRAM is retained</li> <li>Internal 32kHz</li> </ul>       | 390              | μΑ   |
| ACTIVE         | Wi-Fi TX        | <ul> <li>CCK 19dBm</li> <li>N9 in idle state</li> <li>Cortex-M4 in active state</li> <li>TCM 96KB SRAM is retained</li> <li>XTAL 32kHz</li> </ul>    | 260              | mA   |
|                |                 | <ul> <li>OFDM 16.5dBm</li> <li>N9 in idle state</li> <li>Cortex-M4 in active state</li> <li>TCM 96KB SRAM is retained</li> <li>XTAL 32kHz</li> </ul> | 220              | mA   |
|                | Wi-Fi RX        | <ul> <li>HT20_MCS7</li> <li>N9 in active state</li> <li>Cortex-M4 in active state</li> <li>XTAL 32kHz</li> </ul>                                     | 40               | mA   |
| V              |                 | <ul> <li>HT20_MCS7</li> <li>N9 in idle state</li> <li>Cortex-M4 in sleep state</li> <li>XTAL 32kHz</li> </ul>                                        | 30               | mA   |
| ACTIVE & SLEEP | DTIM = 1        | <ul> <li>Cortex-M4 in sleep state</li> <li>TCM 96KB SRAM is retained</li> <li>XTAL 32kHz</li> </ul>                                                  | 950              | μΑ   |

 $<sup>^{(1)}</sup>$  Conditions: VBAT and VDDIO at 3.3V, temperature at 25°C, typical corner IC, XTAL at 26MHz



## 4.5. Power-on sequence

The AW7698N power-on sequence is shown in Figure 4.5-1.



Figure 4.5-1. Power-on sequence



## 5. Electrical Characteristics of Wi-Fi

# 5.1. Absolute maximum ratings

Table 5.1-1. Absolute maximum ratings for power supply

| Symbol or pin name | Description                                 | Min. | Max.  | Unit |
|--------------------|---------------------------------------------|------|-------|------|
| AVDD33_MISC        | Power input                                 | -0.3 | 3.63  | V    |
| AVDD33_VRTC        | RTC domain power supply (V <sub>RTC</sub> ) | -0.3 | 3.63  | V    |
| AVDD18_MLDO        | MLDO power output for Serial Flash          | -0.3 | 3.63  | V    |
| AVDD15_CLDO        | CLDO power input from BUCK                  | -0.3 | 1.595 | V    |
| AVDD33_BUCK        | Buck power input (V <sub>BAT</sub> )        | -0.3 | 3.63  | V    |
| AVDD12_CLDO        | CLDO power output for core power            | -0.3 | 1.265 | V    |

Table 5.1-2. Absolute maximum ratings for I/O power supply

| Symbol or pin name | Description                           | Min. | Typ.1 | Typ.2 | Max. | Unit |
|--------------------|---------------------------------------|------|-------|-------|------|------|
| DVDD_IO_0          | Power supply for GPIO group 0         | 1.62 | 1.8   | 3.3   | 3.63 | V    |
| DVDD_IO_1          | Power supply for GPIO group 1         | 1.62 | 1.8   | 3.3   | 3.63 | V    |
| DVDD_MLDO          | Power supply for SF/EMI IO 1.8V group | 1.62 | 1.8   | -     | 1.98 | V    |

Table 5.1-3. Absolute maximum ratings for voltage input

| Symbol or pin name | Description                         | Min. | Max. | Unit |
|--------------------|-------------------------------------|------|------|------|
| VIN0               | Digital input voltage for IO Type 0 | -0.3 | 3.63 | V    |
| VIN1               | Digital input voltage for IO Type 1 | -0.3 | 5.5  | V    |
| VIN2               | Digital input voltage for IO Type 2 | -0.3 | 5.5  | V    |
| VIN3               | Digital input voltage for IO Type 3 | -0.3 | 5.5  | V    |

Table 5.1-4. Absolute maximum ratings for storage temperature

| Symbol | or pin name | Description         | Min. | Max. | Unit |
|--------|-------------|---------------------|------|------|------|
| Tstg   |             | Storage temperature | -55  | 125  | °C   |

# 5.2. Operating conditions

### 5.2.1. General operating conditions

Table 5.2-1. General operating conditions

| Item             | Description                | Condition     | Min. | Тур. | Max. | Unit |
|------------------|----------------------------|---------------|------|------|------|------|
| F <sub>CPU</sub> | Internal Cortex-M4 & TCM & | VCORE = 1.15V | 0    | -    | 192  | MHz  |
|                  | Cache clock                |               |      |      |      |      |

| Item  | Description                                                                     | Condition     | Min. | Тур. | Max. | Unit |
|-------|---------------------------------------------------------------------------------|---------------|------|------|------|------|
| FMEMS | Internal memory (SFC and EMI) related AHB and APB clock. Synchronous with Fcpu. | VCORE = 1.15V | 0    | -    | 96   | MHz  |

#### Table 5.2-2. Recommended operating conditions for power supply

| Symbol or pin name Description |                                             | Min.  | Тур. | Max.  | Unit |
|--------------------------------|---------------------------------------------|-------|------|-------|------|
| AVDD33_MISC                    | Power input                                 | 2.97  | 3.3  | 3.63  | V    |
| AVDD33_VRTC                    | RTC domain power supply (V <sub>RTC</sub> ) | 1.62  | 3.3  | 3.63  | V    |
| AVDD18_MLDO                    | MLDO power output for Serial Flash          | 1.62  | 1.8  | 1.98  | V    |
| AVDD15_CLDO                    | CLDO power input from BUCK                  | 1.305 | 1.45 | 1.595 | V    |
| AVDD33_BUCK                    | Buck power input (V <sub>BAT</sub> )        | 2.97  | 3.3  | 3.63  | V    |
| AVDD12_CLDO                    | CLDO power output for core power            | 1.035 | 1.15 | 1.265 | V    |

#### Table 5.2-3. Recommended operating conditions for voltage input

| Symbol or pin name | Description                         | Min. | Тур. | Max.      | Unit |
|--------------------|-------------------------------------|------|------|-----------|------|
| VIN0               | Digital input voltage for IO Type 0 | -0.3 | -    | DVDIO+0.3 | V    |
| VIN1               | Digital input voltage for IO Type 1 | -0.3 | -    | DVDIO+0.3 | V    |
| VIN2               | Digital input voltage for IO Type 2 | -0.3 | -    | DVDIO+0.3 | V    |
| VIN3               | Digital input voltage for IO Type 3 | -0.3 | -    | DVDIO+0.3 | V    |

#### Table 5.2-4. Recommended operating conditions for operating temperature

| Symbol or pin name | Description           | Min. | Тур. | Max. | Unit |
|--------------------|-----------------------|------|------|------|------|
| Тс                 | Operating temperature | -30  | -    | 105  | °C   |

### 5.2.2. Input or output port characteristics

#### Table 5.2-5. Electrical characteristics

| Symbol | Description                | Condition                              | Min. | Тур. | Max. | Unit |
|--------|----------------------------|----------------------------------------|------|------|------|------|
| DIIH0  | Digital high input current | PU/PD disabled                         | -5   | -    | 5    | μΑ   |
|        | for IO Type 0              | • DVDIO = 3.3/2.8/1.8V,                |      |      |      |      |
|        |                            | • DVDIO*0.65 <<br>VINO <<br>DVDIO+0.3V |      |      |      |      |
|        |                            | PU enabled                             | -35  | -    | 5    | μΑ   |
| _ 1    |                            | • DVDIO = 3.3/2.8/1.8V                 |      |      |      |      |
|        |                            | • DVDIO*0.75 < VINO < DVDIO            |      |      |      |      |



| Symbol | Description                                  | Condition                                                | Min. | Тур. | Max. | Unit |
|--------|----------------------------------------------|----------------------------------------------------------|------|------|------|------|
|        |                                              | PD enabled                                               | 7    | -    | 70   | μΑ   |
|        |                                              | • DVDIO =                                                |      |      |      |      |
|        |                                              | 3.3/2.8/1.8V                                             |      |      |      |      |
|        |                                              | <ul> <li>DVDIO*0.75 </li> <li>VINO &lt; DVDIO</li> </ul> |      | 4    |      | )    |
| DIILO  | Digital low input current                    | PU/PD disabled                                           | -5   |      | 5    | μΑ   |
|        | for IO Type 0                                | DVDIO =                                                  | 7    |      |      |      |
|        |                                              | 3.3/2.8/1.8V,                                            |      | Y 🛦  |      |      |
|        |                                              | • -0.3V < VINO <                                         |      |      |      |      |
|        |                                              | DVDIO*0.35                                               | 60   | 6    |      |      |
|        |                                              | PU enabled,                                              | -60  | 2    | -6   | μΑ   |
|        |                                              | • DVDIO = 3.3/2.8/1.8V                                   |      | 3    |      |      |
|        |                                              | • 0 < VIN0 <                                             |      |      |      |      |
|        |                                              | DVDIO*0.25                                               |      |      |      |      |
|        |                                              | PD enabled,                                              | -5   | -    | 40   | μΑ   |
|        |                                              | • DVDIO =                                                |      |      |      |      |
|        |                                              | 3.3/2.8/1.8V                                             |      |      |      |      |
|        |                                              | • 0 < VIN0 < DVDIO*0.25                                  |      |      |      |      |
| DIOH0  | Digital high output current                  | • DVOH = 2.805V                                          | 24   | -    | -    | mA   |
|        | for IO Type 0                                | • DVDIO = 3.3V                                           |      |      |      |      |
|        |                                              | Max. driving mode                                        |      |      |      |      |
|        |                                              | • DVOH = 2.38V                                           | 20   | -    | -    | mA   |
|        |                                              | • DVDIO = 2.8V                                           |      |      |      |      |
|        |                                              | Max. driving mode                                        |      |      |      |      |
|        |                                              | • DVOH = 1.53V                                           | 8    | -    | -    | mA   |
|        |                                              | • DVDIO = 1.8V                                           |      |      |      |      |
|        |                                              | Max. driving mode                                        |      |      |      |      |
| DIOL0  | Digital low output current for IO Type 0     | • DVOL = 0.495V                                          | 24   | -    | -    | mA   |
|        | for to type o                                | • DVDIO = 3.3V                                           |      |      |      |      |
|        |                                              | Max. driving mode                                        |      |      |      |      |
|        |                                              | • DVOL = 0.442V                                          | 20   | -    | -    | mA   |
|        |                                              | • DVDIO = 2.8V                                           |      |      |      |      |
| X      |                                              | Max. driving mode                                        |      |      |      |      |
| )      |                                              | • DVOL = 0.27V                                           | 8    | -    | -    | mA   |
|        |                                              | • DVDIO = 1.8V                                           |      |      |      |      |
| DDDUIC | District II                                  | Max. driving mode                                        | 40   | 0.5  | 100  | 1.0  |
| DRPU0  | Digital I/O pull-up resistance for IO Type 0 | • DVDIO = 3.3V                                           | 40   | 85   | 190  | kΩ   |
|        | 7,000                                        | • VIN = 0V                                               | 40   | 0.5  | 100  | 1.0  |
|        |                                              | • DVDIO = 2.8V                                           | 40   | 85   | 190  | kΩ   |



| Symbol | Description                              | Condition                                                                                                                                                                          | Min.           | Тур. | Max.           | Unit |
|--------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|----------------|------|
|        |                                          | • VIN = 0                                                                                                                                                                          |                |      |                |      |
|        |                                          | • DVDIO = 1.8V                                                                                                                                                                     | 80             | 160  | 320            | kΩ   |
|        |                                          | • VIN = 0V                                                                                                                                                                         |                |      |                |      |
| DRPD0  | Digital I/O pull-down                    | • DVDIO = 3.3V                                                                                                                                                                     | 40             | 85   | 190            | kΩ   |
|        | resistance for IO Type 0                 | • VIN = 3.3V                                                                                                                                                                       | ,              |      |                |      |
|        |                                          | • DVDIO = 2.8V                                                                                                                                                                     | 40             | 85   | 190            | kΩ   |
|        |                                          | • VIN = 2.8V                                                                                                                                                                       |                | C'   |                |      |
|        |                                          | • DVDIO = 1.8V                                                                                                                                                                     | 80             | 160  | 320            | kΩ   |
|        |                                          | • VIN = 1.8V                                                                                                                                                                       |                | 6    |                |      |
|        | Digital output high voltage              | • DVDIO = 3.3V                                                                                                                                                                     | 2.4            |      | 7-             | V    |
|        | for IO Type 0                            | • DVDIO = 2.8V                                                                                                                                                                     | 1.89           | - 7  | -              | V    |
|        |                                          | • DVDIO = 1,8V                                                                                                                                                                     | 1.215          | -    | -              | V    |
| DVOL0  | Digital output low voltage               | • DVDIO = 3.3V                                                                                                                                                                     | -              | -    | 0.495          | V    |
|        | for IO Type 0                            | • DVDIO = 2.8V                                                                                                                                                                     | -0             | -    | 0.42           | V    |
|        |                                          | • DVDIO = 1.8V                                                                                                                                                                     |                | -    | 0.27           | V    |
| DVIH0  | Digital input high voltage               | • DVDIO = 3.3V                                                                                                                                                                     | 2.0            | -    | DVDIO          | V    |
|        | for IO Type 0                            | • DVDIO = 2.8V                                                                                                                                                                     | 0.65*<br>DVDIO | -    | DVDIO          | V    |
|        |                                          | • DVDIO = 1.8V                                                                                                                                                                     | 0.65*<br>DVDIO | -    | DVDIO          | V    |
| DVIL0  | Digital input low voltage                | • DVDIO = 3.3V                                                                                                                                                                     | 0              | -    | 0.8            | V    |
|        | for IO Type 0                            | • DVDIO = 2.8V                                                                                                                                                                     | 0              | -    | 0.35*<br>DVDIO | V    |
|        |                                          | • DVDIO = 1.8V                                                                                                                                                                     | 0              | -    | 0.35*<br>DVDIO | V    |
| DIIH1  | Digital high input current for IO Type 1 | <ul> <li>PU/PD disabled</li> <li>DVDIO =         <ul> <li>3.3/2.8/1.8V,</li> </ul> </li> <li>DVDIO*0.65 &lt;             <ul> <li>VIN1 </li> <li>DVDIO+0.3V</li> </ul> </li> </ul> | -5             | -    | 5              | μΑ   |
|        |                                          | <ul><li>DVDIO = 3.3V</li><li>4.5V &lt; VIN1 &lt; 5.5V</li></ul>                                                                                                                    | -5             | -    | 5              | μΑ   |
|        |                                          | <ul> <li>PU enabled</li> <li>DVDIO =         3.3/2.8/1.8V</li> <li>DVDIO*0.75 &lt;         VIN1 &lt; DVDIO</li> </ul>                                                              | -35            |      | 5              | μΑ   |
|        |                                          | <ul><li>PD enabled</li><li>DVDIO =</li></ul>                                                                                                                                       | 7              |      | 70             | μА   |



| Symbol | Description                 | Condition                                           | Min. | Тур. | Max. | Unit  |
|--------|-----------------------------|-----------------------------------------------------|------|------|------|-------|
|        |                             | 3.3/2.8/1.8V                                        |      |      |      |       |
|        |                             | DVDIO*0.75 <     VIN1 < DVDIO                       |      |      |      |       |
| DIIL1  | Digital low input current   | PU/PD disabled                                      | -5   | -    | 5    | μΑ    |
|        | for IO Type 1               | • DVDIO =                                           |      |      |      |       |
|        |                             | 3.3/2.8/1.8V,<br>• -0.3V < VIN1 <                   |      |      |      |       |
|        |                             | DVDIO*0.35                                          |      | C'   | 7    |       |
|        |                             | PU enabled                                          | -60  | /-   | -6   | μΑ    |
|        |                             | • DVDIO = 3.3/2.8/1.8V                              |      | 6    |      |       |
|        |                             | • 0 < VIN1 <                                        |      | 6    | 7    |       |
|        |                             | DVDIO*0.25                                          | V    | 3    |      |       |
|        |                             | PD enabled                                          | -5   | -/   | 40   | μΑ    |
|        |                             | • DVDIO =                                           |      |      |      |       |
|        |                             | 3.3/2.8/1.8V<br>• 0 < VIN1 <                        |      |      |      |       |
|        |                             | DVDIO*0.25                                          |      |      |      |       |
| DIOH1  | Digital high output current | • DVOH = 2.805V                                     | 24   | -    | -    | mA    |
|        | for IO Type 1               | • DVDIO = 3.3V                                      |      |      |      |       |
|        |                             | Max. driving mode                                   |      |      |      |       |
|        |                             | • DVOH = 2.38V                                      | 20   | -    | -    | mA    |
|        |                             | • DVDIO = 2.8V                                      |      |      |      |       |
|        |                             | Max. driving mode                                   | 8    | -    | _    | mA    |
|        |                             | <ul><li>DVOH = 1.53V</li><li>DVDIO = 1.8V</li></ul> | 0    | _    |      | IIIA  |
|        |                             | Max. driving mode                                   |      |      |      |       |
| DIOL1  | Digital low output current  | • DVOL = 0.495V                                     | 24   | -    | -    | mA    |
|        | for IO Type 1               | ● DVDIO = 3.3V                                      |      |      |      |       |
|        |                             | Max. driving mode                                   |      |      |      |       |
|        |                             | • DVOL = 0.442V                                     | 20   | -    | -    | mA    |
|        |                             | • DVDIO = 2.8V                                      |      |      |      |       |
|        |                             | Max. driving mode                                   |      |      |      |       |
|        |                             | • DVOL = 0.27V                                      | 8    | -    | -    | mA    |
| X      |                             | • DVDIO = 1.8V                                      |      |      |      |       |
| DDDI14 | Digital I/O pull-up         | Max. driving mode                                   | 40   | OE . | 100  | kΩ    |
| DRPU1  | resistance for IO Type 1    | <ul><li>DVDIO = 3.3V</li><li>VIN = 0V</li></ul>     | 40   | 85   | 190  | K77   |
|        |                             |                                                     | 40   | 85   | 190  | kΩ    |
|        |                             | <ul><li>DVDIO = 2.8V</li><li>VIN = 0V</li></ul>     | 40   | 83   | 130  | N22   |
|        | Y                           | • DVDIO = 1.8V                                      | 80   | 160  | 320  | kΩ    |
|        | I                           | - DVDIO - 1.0V                                      |      | 100  | 320  | 11.32 |



| Symbol | Description                               | Condition                                        | Min.           | Тур. | Max.           | Unit |
|--------|-------------------------------------------|--------------------------------------------------|----------------|------|----------------|------|
|        |                                           | • VIN = 0V                                       |                |      |                |      |
| DRPD1  | Digital I/O pull-down                     | • DVDIO = 3.3V                                   | 40             | 85   | 190            | kΩ   |
|        | resistance for IO Type 1                  | • VIN = 3.3V                                     |                |      |                |      |
|        |                                           | • DVDIO = 2.8V                                   | 40             | 85   | 190            | kΩ   |
|        |                                           | • VIN = 2.8V                                     | 4              |      |                |      |
|        |                                           | • DVDIO = 1.8V                                   | 80             | 160  | 320            | kΩ   |
|        |                                           | • VIN = 1.8V                                     |                | Ç 👗  |                |      |
| DVOH1  | Digital output high voltage for IO Type 1 | • DVDIO = 3.3V                                   | 2.4            | /-   | -              | V    |
|        | 101 10 Type 1                             | • DVDIO = 2.8V                                   | 1.89           | - 6  | -              | V    |
|        |                                           | • DVDIO = 1.8V                                   | 1.215          | 6    | /-             | V    |
| DVOL1  | Digital output low voltage                | • DVDIO = 3.3V                                   | y .            | -    | 0.495          | V    |
|        | for IO Type 1                             | • DVDIO = 2.8V                                   | - 3            | 7    | 0.42           | V    |
|        |                                           | • DVDIO = 1.8V                                   | -              | -    | 0.27           | V    |
| DVIH1  | Digital input high voltage                | • DVDIO = 3.3V                                   | 2.0            | -    | 5              | V    |
|        | for IO Type 1                             | • DVDIO = 2.8V                                   | 0.65*<br>DVDIO | -    | 5              | V    |
|        |                                           | • DVDIO = 1.8V                                   | 0.65*<br>DVDIO | -    | 5              | V    |
| DVIL1  | Digital input low voltage                 | • DVDIO = 3.3V                                   | 0              | -    | 0.8            | V    |
|        | for IO Type 1                             | • DVDIO = 2.8V                                   | 0              | -    | 0.35*<br>DVDIO | V    |
|        |                                           | • DVDIO = 1.8V                                   | 0              | -    | 0.35*<br>DVDIO | V    |
| DIIH2  | Digital high input current for IO Type 2  | <ul><li>PU/PD disabled</li><li>DVDIO =</li></ul> | -5             | -    | 5              | μΑ   |
|        |                                           | 3.3/2.8/1.8V,                                    |                |      |                |      |
|        |                                           | • DVDIO*0.65 < VIN2 <                            |                |      |                |      |
|        |                                           | DVDIO+0.3V                                       |                |      |                |      |
|        |                                           | • DVDIO = 3.3V                                   | -5             | -    | 5              | μΑ   |
|        |                                           | • 4.5V < VIN2 < 5.5V                             |                |      |                |      |
|        |                                           | PU enabled, RSEL1                                | -60            | -    | 5              | μΑ   |
|        |                                           | • DVDIO =                                        |                |      |                |      |
| X      | 7                                         | 3.3/2.8/1.8V                                     |                |      |                |      |
|        |                                           | DVDIO*0.75 <     VIN2 < DVDIO                    |                |      |                |      |
|        |                                           | PU enabled, RSEL2                                | -120           | -    | 5              | μΑ   |
|        |                                           | • DVDIO =                                        |                |      |                |      |
|        | 7                                         | 3.3/2.8/1.8V<br>• DVDIO*0.75 <                   |                |      |                |      |
|        |                                           | VIN2 < DVDIO                                     |                |      |                |      |



| Symbol | Description                 | Condition                                                | Min. | Тур. | Max. | Unit     |
|--------|-----------------------------|----------------------------------------------------------|------|------|------|----------|
|        |                             | PD enabled, RSEL1                                        | 10   | -    | 110  | μА       |
|        |                             | • DVDIO =                                                |      |      |      |          |
|        |                             | 3.3/2.8/1.8V                                             |      |      |      |          |
|        |                             | <ul> <li>DVDIO*0.75 </li> <li>VIN2 &lt; DVDIO</li> </ul> |      | 4    | 5    | <b>)</b> |
|        |                             | PD enabled, RSEL2                                        | 20   | -    | 220  | μΑ       |
|        |                             | DVDIO =                                                  | 7    |      |      |          |
|        |                             | 3.3/2.8/1.8V                                             |      | Y .  |      |          |
|        |                             | DVDIO*0.75 <     VIN2 < DVDIO                            |      |      |      |          |
| DIIL2  | Digital low input current   | PU/PD disabled,                                          | -5   | -    | 5    | μΑ       |
|        | for IO Type 2               | • DVDIO =                                                |      | 3,   |      |          |
|        |                             | 3.3/2.8/1.8V,<br>• -0.3V < VIN2 <                        | 7    |      |      |          |
|        |                             | DVDIO*0.35                                               |      |      |      |          |
|        |                             | PU enabled, RSEL1                                        | -100 | -    | -10  | μΑ       |
|        |                             | • DVDIO =                                                |      |      |      |          |
|        |                             | 3.3/2.8/1,8V                                             | •    |      |      |          |
|        |                             | • 0 < VIN2 < DVDIO*0.25                                  |      |      |      |          |
|        |                             | PU enabled, RSEL2                                        | -200 | -    | -20  | μΑ       |
|        |                             | • DVDIO =                                                |      |      |      |          |
|        |                             | 3.3/2.8/1.8V<br>• 0 < VIN2 <                             |      |      |      |          |
|        |                             | DVDIO*0.25                                               |      |      |      |          |
|        |                             | PD enabled, RSEL1                                        | -5   | -    | 60   | μΑ       |
|        |                             | • DVDIO =                                                |      |      |      |          |
|        |                             | 3.3/2.8/1.8V<br>• 0 < VIN2 <                             |      |      |      |          |
|        |                             | DVDIO*0.25                                               |      |      |      |          |
|        |                             | PD enabled, RSEL2                                        | -5   | -    | 120  | μΑ       |
|        |                             | • DVDIO =                                                |      |      |      |          |
|        |                             | 3.3/2.8/1.8V                                             |      |      |      |          |
|        |                             | • 0 < VIN2 < DVDIO*0.25                                  |      |      |      |          |
| DIOH2  | Digital high output current | • DVOH = 2.805V                                          | 24   | -    | -    | mA       |
| X      | for IO Type 2               | • DVDIO = 3.3V                                           |      |      |      |          |
| 1      |                             | Max. driving mode                                        |      |      |      |          |
|        |                             | • DVOH = 2.38V                                           | 20   | -    | -    | mA       |
|        |                             | • DVDIO = 2.8V                                           |      |      |      |          |
|        |                             | Max. driving mode                                        |      |      |      |          |
|        | <b>Y</b>                    | • DVOH = 1.53V                                           | 8    | -    | -    | mA       |



| Symbol | Description                 | Condition           | Min.  | Тур. | Max.     | Unit |
|--------|-----------------------------|---------------------|-------|------|----------|------|
|        |                             | • DVDIO = 1.8V      |       |      |          |      |
|        |                             | Max. driving mode   |       |      |          |      |
| DIOL2  | Digital low output current  | • DVOL = 0.495V     | 24    | -    | -        | mA   |
|        | for IO Type 2               | • DVDIO = 3.3V      |       | /    | 5        |      |
|        |                             | Max. driving mode   | 4     |      |          |      |
|        |                             | • DVOL = 0.42V      | 20    | -    |          | mA   |
|        |                             | • DVDIO = 2.8V      |       |      | 1        |      |
|        |                             | Max. driving mode   |       | / ~  |          |      |
|        |                             | • DVOL = 0.27V      | 8     | - 6  | -        | mA   |
|        |                             | • DVDIO = 1.8V      | ,     |      | <b>D</b> |      |
|        |                             | Max. driving mode   |       | 9,   |          |      |
| DRPU2  | Digital I/O pull-up         | • DVDIO = 3.3V      | 725   | 45   | 100      | kΩ   |
|        | resistance for IO Type 2    | • VIN = 0V, RSEL1   |       | Y    |          |      |
|        |                             | • DVDIO = 3.3V      | 10    | 23   | 50       | kΩ   |
|        |                             | • VIN = 0V, RSEL2   |       |      |          |      |
|        |                             | • DVDIO = 2.8V      | 25    | 45   | 100      | kΩ   |
|        |                             | • VIN = 0V, RSEL1   |       |      |          |      |
|        |                             | • DVDIO = 2.8V      | 10    | 23   | 50       | kΩ   |
|        |                             | • VIN = 0V, RSEL2   |       |      |          |      |
|        |                             | • DVDIO = 1.8V      | 50    | 100  | 200      | kΩ   |
|        |                             | • VIN = 0V, RSEL1   |       |      |          |      |
|        |                             | • DVDIO = 1.8V      | 25    | 50   | 100      | kΩ   |
|        |                             | • VIN = 0V, RSEL2   |       |      |          |      |
| DRPD2  | Digital I/O pull-down       | • DVDIO = 3.3V      | 25    | 45   | 100      | kΩ   |
|        | resistance for IO Type 2    | • VIN = 3.3V, RSEL1 |       |      |          |      |
|        |                             | • DVDIO = 3.3V      | 10    | 23   | 50       | kΩ   |
|        |                             | • VIN = 3.3V, RSEL2 |       |      |          |      |
|        |                             | • DVDIO = 2.8V      | 25    | 45   | 100      | kΩ   |
|        |                             | • VIN = 2.8V, RSEL1 |       |      |          |      |
|        |                             | • DVDIO = 2.8V      | 10    | 23   | 50       | kΩ   |
|        |                             | • VIN = 2.8V, RSEL2 |       |      |          |      |
|        |                             | • DVDIO = 1.8V      | 50    | 100  | 200      | kΩ   |
| X      |                             | • VIN = 1.8V, RSEL1 |       |      |          |      |
|        |                             | • DVDIO = 1.8V      | 25    | 50   | 100      | kΩ   |
|        |                             | • VIN = 1.8V, RSEL2 |       |      |          |      |
| DVOH2  | Digital output high voltage | • DVDIO = 3.3V      | 2.805 | -    | -        | V    |
|        | for IO Type 2               | • DVDIO = 2.8V      | 2.38  | -    | -        | V    |
|        |                             | • DVDIO = 1.8V      | 1.53  | -    | -        | V    |
|        | I                           |                     | I     | I    | I        | I    |



| Symbol | Description                                | Condition                                                                                                                                                       | Min.           | Тур.     | Max.           | Unit |
|--------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------|----------------|------|
| DVOL2  | Digital output low voltage                 | • DVDIO = 3.3V                                                                                                                                                  | -              | -        | 0.495          | V    |
|        | for IO Type 2                              | • DVDIO = 2.8V                                                                                                                                                  | -              | -        | 0.42           | V    |
|        |                                            | • DVDIO = 1.8V                                                                                                                                                  | -              | -        | 0.27           | V    |
| DVIH2  | Digital input high voltage                 | • DVDIO = 3.3V                                                                                                                                                  | 2.0            | <u> </u> | 5              | V    |
|        | for IO Type 2                              | • DVDIO = 2.8V                                                                                                                                                  | 0.65*<br>DVDIO | -        | 5              | V    |
|        |                                            | • DVDIO = 1.8V                                                                                                                                                  | 0.65*<br>DVDIO | - ' A    | 5              | V    |
| DVIL2  | Digital input low voltage<br>for IO Type 2 | • DVDIO = 3.3V                                                                                                                                                  | 0              | - 4      | 0.8            | V    |
|        |                                            | • DVDIO = 2.8V                                                                                                                                                  | 0              | 5        | 0.35*<br>DVDIO | V    |
|        |                                            | • DVDIO = 1.8V                                                                                                                                                  | 0              | -        | 0.35*<br>DVDIO | V    |
|        | Digital high input current for IO Type 3   | <ul> <li>PU/PD disabled</li> <li>DVDIO = 3.3/2.8/1.8V</li> <li>DVDIO*0.65 &lt; VIN3 &lt; DVDIO+0.3V</li> </ul>                                                  | -5             | -        | 5              | μΑ   |
|        |                                            | <ul><li>DVDIO =3.3V</li><li>4.5V &lt; VIN3 &lt; 5.5V</li></ul>                                                                                                  | -5             | -        | 5              | μΑ   |
|        |                                            | <ul> <li>PU enabled</li> <li>DVDIO = 3.3/2.8/1.8V</li> <li>DVDIO*0.75 &lt; VIN3 &lt; DVDIO</li> </ul>                                                           | -35            | -        | 5              | μА   |
|        |                                            | <ul> <li>PD enabled</li> <li>DVDIO =         <ul> <li>3.3/2.8/1.8V</li> </ul> </li> <li>DVDIO*0.75 &lt;         <ul> <li>VIN3 &lt; DVDIO</li> </ul> </li> </ul> | 7              | -        | 70             | μА   |
|        | Digital low input current for IO Type 3    | <ul> <li>PU/PD disabled</li> <li>DVDIO = 3.3/2.8/1.8V</li> <li>-0.3V &lt; VIN3 &lt; DVDIO*0.35</li> </ul>                                                       | -5             | -        | 5              | μА   |
|        |                                            | <ul> <li>PU enabled</li> <li>DVDIO =         3.3/2.8/1.8V</li> <li>0 &lt; VIN3 &lt;         DVDIO*0.25</li> </ul>                                               | -60            | -        | -6             | μА   |
|        |                                            | PD enabled                                                                                                                                                      | -5             | -        | 40             | μΑ   |



| DIOH3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Symbol | Description                 | Condition           | Min. | Тур.     | Max. | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------|---------------------|------|----------|------|------|
| DIOH3   Digital high output current for IO Type 3   DVOH = 2.805V   DVOH = 2.38V   DVOH = 2.80V   DVOH = 2.38V   DVOH = 2.80V   DVOH = 3.30V   DVOH = 2.80V   DVOH = 3.30V   DVOH = 3.3 |        |                             | _                   |      |          |      |      |
| DVDIO*0.25   DVDIO*0.25   DVDIO*0.25   DVDIO = 3.3V   DVDIO = 3.3V   DVDIO = 3.3V   DVDIO = 2.8V   DVDIO = 2.8V   DVDIO = 1.8V   DVDIO = 3.3V   DVDIO = 1.8V   DVDIO = 3.3V   DVDIO = 3.3V   DVDIO = 3.3V   DVDIO = 3.3V   DVDIO = 1.8V   DVDIO = 3.3V   DVDIO = 3 |        |                             |                     |      |          |      |      |
| DIOH3   Digital high output current for IO Type 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |                             |                     |      |          |      |      |
| For IO Type 3   DVDIO = 3.3V   Max. driving mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | DIOH3  | Digital high output current |                     | 24   | <i>k</i> | - 5  | mA   |
| Max. driving mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |                             |                     | ,    |          |      |      |
| DVOH = 2.38V   DVOH = 2.38V   DVOH = 2.38V   DVOH = 2.38V   DVOH = 1.53V   DVOH = 1.63V   DVOH = 1.8V   DV |        |                             |                     | 7    |          |      |      |
| DVDIO = 2.8V     Max. driving mode     DVDIO = 1.8V     DVDIO = 1.8V     Max. driving mode     DVDIO = 1.8V     Max. driving mode     DVDIO = 3.3V     DVDIO = 3.3V     DVDIO = 2.8V     DVDIO = 2.8V     DVDIO = 2.8V     DVDIO = 1.8V     DVDIO = 3.3V     VIN = 0V, RSEL1     DVDIO = 3.3V     VIN = 0V, RSEL2     DVDIO = 2.8V     DVDIO = 2.8V     VIN = 0V, RSEL1     DVDIO = 1.8V     VIN = 0V, RSEL2     DVDIO = 3.3V     VIN = 0V, RSEL2     DVDIO = 3.3V     VIN = 3.3V, RSEL1     DVDIO = 3.3V     VIN = 3.3V, RSEL2     DVDIO = 3.3V     DVD |        |                             |                     | 20   |          | - )  | mA   |
| Max. driving mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |                             |                     |      | /        |      |      |
| DIOL3   Digital low output current for IO Type 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        |                             |                     |      | 6        |      |      |
| DIDL3   Digital low output current for IO Type 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        |                             |                     | 8    | 2        | 7-   | mA   |
| Max. driving mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |                             |                     |      | 3        |      |      |
| For IO Type 3   DVDIO = 3.3V   Max. driving mode   DVOIC = 0.42V   20   -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |                             |                     | 7    | •        |      |      |
| DRPU3   Digital I/O pull-up resistance for IO Type 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DIOL3  | Digital low output current  | • DVOL = 0.495V     | 24   | /-       | -    | mA   |
| DRPU3       Digital I/O pull-up resistance for IO Type 3       • DVDIO = 2.8V • Max. driving mode • DVDIO = 1.8V • DVDIO = 3.3V • VIN = 0V, RSEL1       25 45 100 kΩ         • DVDIO = 3.3V • VIN = 0V, RSEL1       • DVDIO = 3.3V • VIN = 0V, RSEL1       23 50 kΩ         • DVDIO = 2.8V • VIN = 0V, RSEL1       • DVDIO = 2.8V • VIN = 0V, RSEL1         • DVDIO = 2.8V • VIN = 0V, RSEL1       • DVDIO = 2.8V • VIN = 0V, RSEL1         • DVDIO = 1.8V • VIN = 0V, RSEL2       • DVDIO = 1.8V • VIN = 0V, RSEL1         • DVDIO = 1.8V • VIN = 0V, RSEL1       • DVDIO = 1.8V • VIN = 0V, RSEL1         • DVDIO = 1.8V • VIN = 3.3V, RSEL1       • DVDIO = 3.3V • VIN = 3.3V, RSEL1         • DVDIO = 3.3V • VIN = 3.3V, RSEL1       • DVDIO = 3.3V • VIN = 3.3V, RSEL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        | for IO Type 3               |                     |      |          |      |      |
| DRPU3       Digital I/O pull-up resistance for IO Type 3       • DVDIO = 2.8V • Max. driving mode       • DVDIO = 1.8V • Max. driving mode       • DVDIO = 1.8V • Max. driving mode       • DVDIO = 3.3V • VIN = 0V, RSEL1       • DVDIO = 3.3V • VIN = 0V, RSEL1       • DVDIO = 3.3V • VIN = 0V, RSEL2       • DVDIO = 2.8V • VIN = 0V, RSEL1       • DVDIO = 2.8V • VIN = 0V, RSEL2       • DVDIO = 2.8V • VIN = 0V, RSEL2       • DVDIO = 2.8V • VIN = 0V, RSEL2       • DVDIO = 1.8V • VIN = 0V, RSEL1       • DVDIO = 1.8V • VIN = 0V, RSEL1       • DVDIO = 1.8V • VIN = 0V, RSEL1       • DVDIO = 1.8V • VIN = 0V, RSEL2       • DVDIO = 1.8V • VIN = 0V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL1       • DVDIO = 3.3V • VIN = 3.3V, RSEL1       • DVDIO = 3.3V • VIN = 3.3V, RSEL1       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       • DVDIO = 3.3V • VIN = 3.3V • VIN = 3.3V • VIN = 3.3V •                                                                                                                                                                                                                                                                                                                                                                                                        |        |                             | Max. driving mode   |      |          |      |      |
| Max. driving mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |                             | • DVOL = 0.42V      | 20   | -        | -    | mA   |
| DRPU3   Digital I/O pull-up resistance for IO Type 3   DVDIO = 1.8V   PVDIO = 3.3V   PVDIO = 2.8V   PVDIO = 1.8V   PVDIO = 3.3V   PVDIO =  |        |                             | • DVDIO = 2.8V      |      |          |      |      |
| <ul> <li>DVDIO = 1.8V</li> <li>Max. driving mode</li> <li>DVDIO = 3.3V</li> <li>VIN = 0V, RSEL1</li> <li>DVDIO = 2.8V</li> <li>VIN = 0V, RSEL1</li> <li>DVDIO = 1.8V</li> <li>DVDIO = 1.8V</li> <li>VIN = 0V, RSEL1</li> <li>DVDIO = 1.8V</li> <li>DVDIO = 1.8V</li> <li>DVDIO = 1.8V</li> <li>VIN = 0V, RSEL1</li> <li>DVDIO = 1.8V</li> <li>DVDIO = 1.8V</li> <li>VIN = 0V, RSEL1</li> <li>DVDIO = 1.8V</li> <li>DVDIO = 3.3V</li> <li>VIN = 3.3V, RSEL1</li> <li>DVDIO = 3.3V</li> <li>VIN = 3.3V, RSEL1</li> <li>DVDIO = 3.3V</li> <li>VIN = 3.3V, RSEL2</li> <li>DVDIO = 3.3V</li> <li>VIN = 3.3V, RSEL2</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        |                             | Max. driving mode   |      |          |      |      |
| DRPU3       Digital I/O pull-up resistance for IO Type 3       • DVDIO = 3.3V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |        |                             | • DVOL = 0.27V      | 8    | -        | -    | mA   |
| DRPU3       Digital I/O pull-up resistance for IO Type 3       • DVDIO = 3.3V • VIN = 0V, RSEL1       25       45       100       kΩ         • DVDIO = 3.3V • VIN = 0V, RSEL1       • DVDIO = 3.3V • VIN = 0V, RSEL2       10       23       50       kΩ         • DVDIO = 2.8V • VIN = 0V, RSEL1       • DVDIO = 2.8V • VIN = 0V, RSEL1       10       23       50       kΩ         • VIN = 0V, RSEL2       • DVDIO = 1.8V • VIN = 0V, RSEL1       50       100       200       kΩ         • DVDIO = 1.8V • VIN = 0V, RSEL1       • DVDIO = 1.8V • VIN = 0V, RSEL2       25       50       100       kΩ         • DVDIO = 3.3V • VIN = 3.3V, RSEL1       • DVDIO = 3.3V • VIN = 3.3V, RSEL1       25       45       100       kΩ         • DVDIO = 3.3V • VIN = 3.3V, RSEL1       • DVDIO = 3.3V • VIN = 3.3V, RSEL2       50       kΩ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |                             | • DVDIO = 1.8V      |      |          |      |      |
| Presistance for IO Type 3   • VIN = 0V, RSEL1   • DVDIO = 3.3V   10   23   50   kΩ     • VIN = 0V, RSEL2   • DVDIO = 2.8V   25   45   100   kΩ     • VIN = 0V, RSEL1   • DVDIO = 2.8V   10   23   50   kΩ     • VIN = 0V, RSEL2   • DVDIO = 1.8V   50   100   200   kΩ     • DVDIO = 1.8V   50   100   200   kΩ     • DVDIO = 1.8V   25   50   100   kΩ     • DVDIO = 1.8V   25   50   100   kΩ     • DVDIO = 3.3V   25   45   100   kΩ     • DVDIO = 3.3V   25   45   100   kΩ     • DVDIO = 3.3V   25   45   100   kΩ     • DVDIO = 3.3V   10   23   50   kΩ     • DVDIO = 3.3V   10   30   30   kΩ     • DVDIO = 3.3V   10   30   30   kΩ     • DVDIO = 3.3V   10   30   30   kΩ     • DVDIO = 3.3V   30   30   30   kΩ     • DVDIO = 3.3V |        |                             | Max. driving mode   |      |          |      |      |
| DVDIO = 3.3V 10 23 50 kΩ  • VIN = 0V, RSEL2  • DVDIO = 2.8V 25 45 100 kΩ  • VIN = 0V, RSEL1  • DVDIO = 2.8V 10 23 50 kΩ  • VIN = 0V, RSEL1  • DVDIO = 2.8V 50 100 200 kΩ  • VIN = 0V, RSEL2  • DVDIO = 1.8V 50 100 200 kΩ  • VIN = 0V, RSEL1  • DVDIO = 1.8V 25 50 100 kΩ  • VIN = 0V, RSEL1  • DVDIO = 1.8V 25 50 100 kΩ  • VIN = 0V, RSEL2  DRPD3  Digital I/O pull-down resistance for IO Type 3  • DVDIO = 3.3V 25 45 100 kΩ  • VIN = 3.3V, RSEL1  • DVDIO = 3.3V 30 25 45 100 kΩ  • VIN = 3.3V, RSEL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DRPU3  |                             | • DVDIO = 3.3V      | 25   | 45       | 100  | kΩ   |
| VIN = 0V, RSEL2       45       100       kΩ         VIN = 0V, RSEL1       100       kΩ         DVDIO = 2.8V       10       23       50       kΩ         VIN = 0V, RSEL2       100       23       50       kΩ         DVDIO = 1.8V       50       100       200       kΩ         VIN = 0V, RSEL1       0       100       200       kΩ         VIN = 0V, RSEL1       0       100       kΩ         DVDIO = 1.8V       25       50       100       kΩ         VIN = 0V, RSEL2       0       100       kΩ         DVDIO = 3.3V       25       45       100       kΩ         VIN = 3.3V, RSEL1       0       10       23       50       kΩ         VIN = 3.3V, RSEL2       0       10       23       50       kΩ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | resistance for IO Type 3    | • VIN = 0V, RSEL1   |      |          |      |      |
| • DVDIO = 2.8V       25       45       100       kΩ         • DVDIO = 2.8V       10       23       50       kΩ         • DVDIO = 2.8V       10       23       50       kΩ         • DVDIO = 1.8V       50       100       200       kΩ         • DVDIO = 1.8V       25       50       100       kΩ         • DVDIO = 1.8V       25       50       100       kΩ         • VIN = 0V, RSEL2       45       100       kΩ         • DVDIO = 3.3V       25       45       100       kΩ         • DVDIO = 3.3V, RSEL1       • DVDIO = 3.3V, RSEL1       23       50       kΩ         • VIN = 3.3V, RSEL2       • VIN = 3.3V, RSEL2       50       kΩ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |        |                             | • DVDIO = 3.3V      | 10   | 23       | 50   | kΩ   |
| <ul> <li>VIN = 0V, RSEL1</li> <li>DVDIO = 2.8V</li> <li>VIN = 0V, RSEL2</li> <li>DVDIO = 1.8V</li> <li>VIN = 0V, RSEL1</li> <li>DVDIO = 1.8V</li> <li>VIN = 0V, RSEL1</li> <li>DVDIO = 1.8V</li> <li>VIN = 0V, RSEL1</li> <li>DVDIO = 1.8V</li> <li>VIN = 0V, RSEL2</li> <li>DVDIO = 3.3V</li> <li>VIN = 3.3V, RSEL1</li> <li>DVDIO = 3.3V</li> <li>VIN = 3.3V, RSEL1</li> <li>DVDIO = 3.3V</li> <li>VIN = 3.3V, RSEL2</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |                             | • VIN = 0V, RSEL2   |      |          |      |      |
| <ul> <li>DVDIO = 2.8V</li> <li>VIN = 0V, RSEL2</li> <li>DVDIO = 1.8V</li> <li>VIN = 0V, RSEL1</li> <li>DVDIO = 1.8V</li> <li>DVDIO = 1.8V</li> <li>VIN = 0V, RSEL1</li> <li>DVDIO = 1.8V</li> <li>VIN = 0V, RSEL2</li> <li>DVDIO = 3.3V</li> <li>VIN = 3.3V, RSEL1</li> <li>DVDIO = 3.3V</li> <li>VIN = 3.3V, RSEL1</li> <li>DVDIO = 3.3V</li> <li>VIN = 3.3V, RSEL2</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |                             | • DVDIO = 2.8V      | 25   | 45       | 100  | kΩ   |
| • VIN = 0V, RSEL2         • DVDIO = 1.8V       50       100       200 $k\Omega$ • VIN = 0V, RSEL1       • DVDIO = 1.8V       25       50       100 $k\Omega$ • VIN = 0V, RSEL2       • DVDIO = 3.3V       25       45       100 $k\Omega$ • VIN = 3.3V, RSEL1       • DVDIO = 3.3V       10       23       50 $k\Omega$ • VIN = 3.3V, RSEL2       • VIN = 3.3V, RSEL2 $k\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |                             | • VIN = 0V, RSEL1   |      |          |      |      |
| Φ DVDIO = 1.8V       50       100       200 $k\Omega$ • VIN = 0V, RSEL1       • DVDIO = 1.8V       25       50       100 $k\Omega$ • DVDIO = 1.8V       • VIN = 0V, RSEL2       25       50       100 $k\Omega$ • DVDIO = 3.3V       • DVDIO = 3.3V       25       45       100 $k\Omega$ • VIN = 3.3V, RSEL1       • DVDIO = 3.3V       10       23       50 $k\Omega$ • VIN = 3.3V, RSEL2       • VIN = 3.3V, RSEL2       • VIN = 3.3V, RSEL2       • DVDIO = 3.3V       • DVDIO = 3.3V </td <td></td> <td></td> <td>• DVDIO = 2.8V</td> <td>10</td> <td>23</td> <td>50</td> <td>kΩ</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        |                             | • DVDIO = 2.8V      | 10   | 23       | 50   | kΩ   |
| DRPD3       Digital I/O pull-down resistance for IO Type 3       • DVDIO = 1.8V 25       25       50       100       kΩ         DRPD3       Digital I/O pull-down resistance for IO Type 3       • DVDIO = 3.3V 25       45       100       kΩ         • DVDIO = 3.3V 8SEL1       • DVDIO = 3.3V 10       23       50       kΩ         • VIN = 3.3V, RSEL2       • VIN = 3.3V, RSEL2       • VIN = 3.3V, RSEL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        |                             | • VIN = 0V, RSEL2   |      |          |      |      |
| DRPD3       Digital I/O pull-down resistance for IO Type 3       • DVDIO = 1.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |                             | • DVDIO = 1.8V      | 50   | 100      | 200  | kΩ   |
| DRPD3       Digital I/O pull-down resistance for IO Type 3       • DVDIO = 3.3V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |                             | • VIN = 0V, RSEL1   |      |          |      |      |
| DRPD3 Digital I/O pull-down resistance for IO Type 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        |                             | • DVDIO = 1.8V      | 25   | 50       | 100  | kΩ   |
| resistance for IO Type 3<br>• VIN = 3.3V, RSEL1<br>• DVDIO = 3.3V 10 23 50 $k\Omega$<br>• VIN = 3.3V, RSEL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ,      | × /                         | • VIN = 0V, RSEL2   |      |          |      |      |
| <ul> <li>VIN = 3.3V, RSEL1</li> <li>DVDIO = 3.3V</li> <li>VIN = 3.3V, RSEL2</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DRPD3  |                             | • DVDIO = 3.3V      | 25   | 45       | 100  | kΩ   |
| • VIN = 3.3V, RSEL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        | resistance for IO Type 3    | • VIN = 3.3V, RSEL1 |      |          |      |      |
| Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        | <b>V</b>                    | • DVDIO = 3.3V      | 10   | 23       | 50   | kΩ   |
| • DVDIO = 2.8V 25 45 100 kΩ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |                             | • VIN = 3.3V, RSEL2 |      |          |      |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        | Y                           | • DVDIO = 2.8V      | 25   | 45       | 100  | kΩ   |



| Symbol | Description                 | Condition           | Min.           | Тур. | Max.           | Unit |
|--------|-----------------------------|---------------------|----------------|------|----------------|------|
|        |                             | • VIN = 2.8V, RSEL1 |                |      |                |      |
|        |                             | • DVDIO = 2.8V      | 10             | 23   | 50             | kΩ   |
|        |                             | • VIN = 2.8V, RSEL2 |                |      |                |      |
|        |                             | • DVDIO = 1.8V      | 50             | 100  | 200            | kΩ   |
|        |                             | • VIN = 1.8V, RSEL1 | /              |      |                |      |
|        |                             | • DVDIO = 1.8V      | 25             | 50   | 100            | kΩ   |
|        |                             | • VIN = 1.8V, RSEL2 |                | C    |                |      |
| DVOH3  | Digital output high voltage | • DVDIO = 3.3V      | 2.805          | /-   |                | V    |
|        | for IO Type 3               | • DVDIO = 2.8V      | 2.38           | - 6  | -              | V    |
|        |                             | • DVDIO = 1.8V      | 1.53           |      | 7-             | V    |
| DVOL3  | Digital output low voltage  | • DVDIO = 3.3V      | -              | - 3  | 0.495          | V    |
|        | for IO Type 3               | • DVDIO = 2.8V      | - 2            | 7    | 0.42           | V    |
|        |                             | • DVDIO = 1.8V      | -              | -    | 0.27           | V    |
| DVIH3  | Digital input high voltage  | • DVDIO = 3.3V      | 2.0            | -    | 5              | V    |
|        | for IO Type 3               | • DVDIO = 2.8V      | 0.65*<br>DVDIO | -    | 5              | V    |
|        |                             | • DVDIQ = 1.8V      | 0.65*<br>DVDIO | -    | 5              | V    |
| DVIL3  | Digital input low voltage   | • DVDIO = 3.3V      | 0              | -    | 0.8            | V    |
|        | for IO Type 3               | • DVDIO = 2.8V      | 0              | -    | 0.35*<br>DVDIO | V    |
|        |                             | • DVDIO = 1.8V      | 0              | -    | 0.35*<br>DVDIO | V    |

### 5.2.3. ESD electrical sensitivity

Table 5.2-6. ESD electrical characteristics of the AW7698N series

| ESD mode | Description              | Pin name      | Min.  | Max. | Unit |
|----------|--------------------------|---------------|-------|------|------|
| НВМ      | All pins exclude RF pins | JESD22-A114-F | -2000 | 2000 | ٧    |
|          | RF pins                  | JESD22-A114-F | -1000 | 1000 | V    |
| CDM      | All pins exclude RF pins | JESD22-C101-D | -500  | 500  | V    |
|          | RF pins                  | JESD22-C101-D | -250  | 250  | V    |



# 6. System Configuration of Wi-Fi

## 6.1. Mode selection

Strapping pin definition and condition are listed as Table 6.1-1. Core reset refers to the condition chip changes from either OFF or RETENTION mode to ACTIVE mode.

Table 6.1-1. Mode selection table

| Mode Selection                                            | Pin name   | Description                                                                                                   | Trapping condition           |
|-----------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------|------------------------------|
| XO source frequency select                                | GPIO_17    | GND : XO input is 26MHz (default)                                                                             | Core reset                   |
| 32kHz clock source<br>select                              | GPIO_14    | GND : External 32kHz source  DVDD_IO_0 : Internal 32kHz source (divided from 26MHz clock) (default)           | Core reset                   |
| Boot with host interface (HIF_EN)                         | GPIO_4     | GND : Boot with host interface disabled  DVDD_IO_1 : Boot with host interface enabled (default)               | Core reset                   |
| Host interface<br>select (active if<br>HIF_EN is enabled) | GPIO_13    | (Active if HIF_EN = 1)  GND: Host interface via SPI slave  DVDD_IO_0: Host interface via SDIO slave (default) | Core reset                   |
| Boot ROM bypass<br>select                                 | GPIO_16    | GND: Boot up bypass boot ROM (directly jump to flash)  DVDD_IO_0: Boot up with boot ROM (default)             | Core reset                   |
| JTAG pins fixed for use                                   | GPIO_15    | GND : JTAG pins fixed for JTAG use  DVDD_IO_0 : JTAG pins as GPIO (configurable after boot up) (default)      | Core reset                   |
| UART download                                             | GPIO_12    | GND : Enter UART download mode in Boot ROM DVDD_IO_0 : Skip UART download in Boot ROM (default)               | Core reset or watchdog reset |
| UART mode select                                          | GPIOO_B    | GND : SPI mode  DVDD_IO_0 : UART mode (default)                                                               | Core reset                   |
| Normal mode                                               | OD_GPIO0_B | Pull-high                                                                                                     | Core reset                   |
| Normal mode                                               | OD_GPIO1_B | Pull-high                                                                                                     | Core reset                   |
| Normal mode                                               | OD_GPIO2_B | Pull-high                                                                                                     | Core reset                   |





Note 1: Strapping resistors for default option are implemented as internal pull-down or internal pull-up.

Note 2: If non-default option is used, it is recommended to use pull-down or pull-up  $10k\Omega$  as external strapping resistors.

Note 3: SDIO master and slave interfaces are limited to 1-bit mode if the 32kHz source is external.



# 7. Overview of the Bluetooth subsystem

# 7.1. General description

The Bluetooth subsystem integrates baseband, radio for mesh controllers, mobile payments, and wearable device applications. It meets the Bluetooth Version 5.0 specification including BLE 1M/2M/long range and BLE extended advertising features

### 7.2. Features

- Integrate 1.8V switching regulator and 1.8V LDO regulator
- Ultra-low power consumption for battery enabled applications
- Support BLE 1M, 2M and long range
- Support BLE extended advertising
- 128bit AES
- Four PWM channels



# 8. Electrical Characteristics of the Bluetooth subsystem

# 8.1. Absolute maximum ratings

Any stress in excess of the absolute maximum ratings listed below could cause damage to the Bluetooth subsystem.

Table 8.1-1 Absolute maximum rating

| Item                                     | Min. | Max. | UNIT |
|------------------------------------------|------|------|------|
| I/O supply voltage (VCCIO)               | -0.3 | 3.6  | ٧    |
| Analog/RF supply voltage (VCCANA, VCCRF) | -0.3 | 2.0  | V    |
| Operating temperature                    | -40  | +105 | °C   |
| Storage temperature                      | -65  | +150 | °C   |

# 8.2. Recommended operating conditions

**Table 8.2-1 Recommended operating conditions** 

| Item                                | Min. | Тур. | Max. | Unit |
|-------------------------------------|------|------|------|------|
| Core supply voltage (VCCANA, VCCRF) | 1.65 |      | 1.75 | V    |
| I/O supply voltage (VCCIO)          | 1.7  |      | 3.6  | V    |
| VBAT for Bluetooth                  | 2.97 | 3.3  | 3.63 | V    |

# 8.3. Digital terminals

Table 8.3-1 Digital terminals

| Item                                      | Min.      | Тур. | Max.      | Unit |  |  |
|-------------------------------------------|-----------|------|-----------|------|--|--|
| Input Voltage Levels                      |           |      |           |      |  |  |
| Input logic level low (VIL)               | 0         |      | 0.3*VCCIO | V    |  |  |
| Input logic level high (V <sub>IH</sub> ) | 0.7*VCCIO |      | VCCIO+0.4 | V    |  |  |
| Output Voltage Levels ( 1.7V≦VCCIO≦3.6)   |           |      |           |      |  |  |
| Output logic level low (VoL), Io=4.0mA    |           |      | 0.2       | V    |  |  |
| Output logic level high (VoH), Io=-4.0mA  | VCCIO-0.2 |      |           | V    |  |  |

## 8.4. Reference clock

Table 8.4-1 Reference clock

| Item                | Min. | Тур. | Max. | Unit |
|---------------------|------|------|------|------|
| Crystal Requirement |      |      |      |      |
| Nominal Frequency   |      | 32   |      | MHz  |
| Load Capacitance    |      | 9    |      | pF   |



| Item                                 | Min. | Тур. | Max. | Unit |
|--------------------------------------|------|------|------|------|
| Frequency Stability over Temperature |      | ±20  |      | ppm  |

### 8.5. Radio characteristics

#### 8.5.1. Transmitter

#### **Low Energy**

Table 8.5-1 Transmitter low energy

| Item                                             |                            | Min. | Тур. | Max. | Unit     |
|--------------------------------------------------|----------------------------|------|------|------|----------|
| Maximum RF transmit powe                         | r*1                        |      | 9.5  |      | dBm      |
| Peak power – Average powe                        | r                          |      |      | 3    | dB       |
|                                                  | ≥+3MHz                     |      | 7    | -30  | dBm      |
| In-band emissions                                | +2MHz                      |      |      | -20  | dBm      |
| III-parid emissions                              | -2MHz                      |      |      | -20  | dBm      |
|                                                  | ≤ -3MHz                    |      |      | -30  | dBm      |
|                                                  | Δf1avg                     | 225  |      | 275  | KHz      |
| Modulation characteristics                       | Percent of Δf2max > 185kHz | 99.9 |      | 100  | %        |
|                                                  | Δf2avg/Δf1avg              |      | 1    |      |          |
| Center freq. deviation, Fn (n                    | = 0,1,2,k)                 | -150 |      | +150 | KHz      |
| Freq. drift,  F0 - Fn  (n = 2,3,4,k)             |                            | -50  |      | +50  | KHz      |
| Initial freq. drift,  F1 - F0                    |                            | -20  |      | +20  | KHz      |
| Max. freq. drift rate,  Fn - Fn-5  (n = 6,7,8,k) |                            | -20  |      | +20  | KHz/50us |
| Harmonics (cable mode)                           |                            |      | -45  |      | dBm      |

#### 8.5.2. Receiver

#### **Low Energy**

Table 8.5-2 Receiver low energy

| Item                         |                       | Min. | Тур. | Max. | Unit |
|------------------------------|-----------------------|------|------|------|------|
| Sensitivity                  |                       |      | -94  |      | dBm  |
| Maximum input level          |                       | -10  |      |      | dBm  |
| Co-Channel interference, C/I |                       |      |      | 21   | dB   |
|                              | F = F0+1MHz           |      |      | 15   | dB   |
|                              | F = F0-1MHz           |      |      | 15   | dB   |
| Adjacent channel             | F = F0+2MHz           |      |      | -17  | dB   |
| interference, C/I            | F = F0-2MHz (image)   |      |      | -15  | dB   |
|                              | F = F0+3MHz           |      |      | -27  | dB   |
|                              | F = F0-3MHz (image-1) |      |      | -9   | dB   |
| Intermodulation              |                       | -50  |      |      | dBm  |
| Blocking                     | 30-2000 MHz           | -30  |      |      | dBm  |



| Item                 |                | Min. | Тур. | Max. | Unit |
|----------------------|----------------|------|------|------|------|
|                      | 2003-2399 MHz  | -35  |      |      | dBm  |
|                      | 2484-2997 MHz  | -35  |      |      | dBm  |
|                      | 3000-12750 MHz | -30  |      |      | dBm  |
| PER report integrity |                |      | 50   |      | %    |

### 8.6. Power

## 8.6.1. Switching regulator

External inductor = 10uH, external capacitor = 4.7uF

Table 8.6-1 Switching regulator

| Item                        | Condition      | Min. | Тур. | Max. | Unit |
|-----------------------------|----------------|------|------|------|------|
| Input Voltage               |                | 1.9  | 3    | 3.6  | V    |
| Output Voltage              |                | 1.5  | 1.7  | 2    | V    |
| Dated Output Current (lout) | Normal mode    |      | 50   |      | mA   |
| Rated Output Current (Iout) | Retention mode | 7    |      | 2    | mA   |

### 8.6.2. 1.8V LDO

External capacitor = 4.7uF

Table 8.6-2 1.8V LDO

| Item                        | Condition      | Min. | Тур. | Max. | Unit |
|-----------------------------|----------------|------|------|------|------|
| Input Voltage               |                | 1.9  | 3    | 3.6  | V    |
| Output Voltage              |                | 1.5  | 1.7  | 2    | V    |
| Dated Output Current (laut) | Normal mode    |      | 50   |      | mA   |
| Rated Output Current (lout) | Retention mode |      |      | 2    | mA   |

### 8.6.3. 1.5V LDO

External capacitor = 1uF

Table 8.6-3 1.5V LDO

| Item                            | Condition      | Min. | Тур. | Max. | Unit |
|---------------------------------|----------------|------|------|------|------|
| Input Voltage                   |                | 1.4  | 1.7  | 3.6  | V    |
| Output Voltage                  |                | 1.1  |      | 1.6  | V    |
| Date of Outrout Commant (In 14) | Normal mode    |      | 20   |      | mA   |
| Rated Output Current (lout)     | Retention mode |      |      | 1    | mA   |

### 8.6.4. Power fail monitor

Table 8.6-4 Power fail monitor



| Item                         | Condition | Min. | Тур. | Max. | Unit |
|------------------------------|-----------|------|------|------|------|
| Programmable threshold       |           | 1.8  |      | 3.3  | V    |
| Threshold voltage tolerance  |           | -5   |      | +5   | %    |
| Threshold voltage hysteresis |           |      | 200  |      | mV   |
| Current consumption          |           |      | 0.6  |      | uA   |

# 8.7. Typical current consumption

Table 8.7-1 Typical current consumption

| Parameter                  | Current (avg.) | Units | Notes |
|----------------------------|----------------|-------|-------|
| Tx current @9.5dBm         | 25.9           | mA    |       |
| Rx current @1Mbps (9.5dBm) | 10.6           | mA    |       |
| Sleep                      | 31             | uA    |       |
| Deepsleep                  | 0.5            | uA    |       |

Note: The current consumption values were recorded under the following conditions:

- 1. Buck mode, VCCIO=VBAT pin=3V, Tx=9.5dBm
- 2. LEDs disconnected.



## 9. Function Description of the Bluetooth subsystem

### 9.1. Radio transceiver

The RF transceiver is a 2.4GHz-band transceiver for Bluetooth data applications. There are three primary functions – transmitter, receiver, and synthesizer. The Baseband Processing Unit supplies the control signals for these functions.



Figure 9.1-1 Radio transceiver

#### 9.1.1. RF front end

The RX input ports and TX output ports use the same RF terminals so that no external T/R switch is required. Only a few related components are put outside of the RF terminals.

#### 9.1.2. Receiver

The RF receiver contains two parts: An RF front-end and an IF part. The RF front-end contains an LNA and an RF mixer, and an IF Mixer. The IF part contains a complex filter (CPX) and a low-pass filter (LPF) for out-band filtering.

The LNA input uses the same RF ports as the TX output. The RX front-end gain can be adjusted, and thus reduces the probability of bit errors caused by a poor signal-to-noise ratio. The LNA is followed by an RF mixer and an IF Mixer mixer that down-converts the RF signal to the IF band.

During the IF process, the down-converted signal is filtered by CPX and LPF and is then sent to the ADC for demodulation. The 3dB bandwidth of the LPF can be adjusted via the RF registers. The RX front end provides more than 80dB gain control range.



#### 9.1.3. Transmitter

The RF transmitter contains a synthesizer, a TX driver, and a TXPA stage. The TX baseband signals are fed from the digital baseband and the synthesizer is used to synthesize the channel frequency and directly convert the baseband signal to an RF modulation signal. The TX driver and TX PA amplify the output power to the necessary level.

#### 9.1.4. Synthesizer

The features a fractional-N synthesizer with an embedded VCO and loop filter without the need for external components. It also integrates an internal crystal oscillator. Only an external 16MHz crystal is necessary.

## 9.2. Baseband processing unit

The baseband processing unit contains a Link Manager and a Modem to manage the Bluetooth protocol and the data transmission and reception via the RF channels.

#### 9.2.1. Link manager



Figure 9.2-1 Link manager

The Link Manager contains a Timing Control Unit, a Security Engine, and a Packet Processing Unit. The Timing Control Unit generates and keeps the timing information for all Bluetooth links. The Packet Processing Unit assembles and disassembles Bluetooth packets and has dedicated hardware for processing data whitening and a cyclic redundancy check (CRC). The Security Engine encrypts and decrypts the data if the encryption option is turned on. Both AES and P256 are supported.

#### 9.2.2. Modem

The Modem only supports Bluetooth Low Energy (BLE) mode. It satisfies the requirements of the Bluetooth version 5.0 Low Energy specification including BLE 1M/2M and BLE long range.

#### 9.2.3. UART

The UART interface supports flexible configurations as shown below. There are local FIFOs and DMA which provide high throughput serial communication. The UART also supports the hardware flow control. When it is enabled, two additional signals, UART\_RTS and UART\_CTS, are required. To provide the maximum flexibility, both UART\_RTS and UART\_CTS can be configured via any available GPIOs.

Table 9.2-1 UART configuration parameters



| Configuration Parameters | Supported Values |
|--------------------------|------------------|
| Data Length              | 8 bits           |
| Flow control             | Hardware RTS/CTS |
|                          | None             |
| Parity                   | Even             |
|                          | Odd              |
|                          | None             |
| Number of stop bits      | 1 or 2           |
| Baud rate                | 1200             |
|                          | 2400             |
|                          | 4800             |
|                          | 9600             |
|                          | 19200            |
|                          | 38400<br>57600   |
|                          | 76800            |
|                          | 115200           |
|                          | 230400           |
|                          | 460800           |
|                          | 921600           |
|                          | 1228800          |
|                          | 2000000          |

Table 9.2-2 Baud rate accuracy per bit

| Baud Rate | Percent Error for 12MHz clk_sys | Percent Error for 16MHz clk_sys |
|-----------|---------------------------------|---------------------------------|
| 1200      | 0                               | 0.00                            |
| 2400      | 0                               | 0.00                            |
| 4800      | 0                               | 0.01                            |
| 9600      | 0                               | -0.02                           |
| 19200     | 0                               | 0.04                            |
| 38400     | 0.16                            | -0.08                           |
| 57600     | 0.16                            | -0.08                           |
| 76800     | 0.16                            | 0.16                            |
| 115200    | 0.16                            | -0.08                           |
| 230400    | 0.16                            | 0.64                            |
| 460800    | 0.16                            | -0.79                           |
| 921600    | 0.16                            | 2.12                            |
| 1228800   | -2.34                           | 0.16                            |
| 2000000   | 0                               | 0                               |





Figure 9.2-2 UART timing diagram

Table 9.2-3 Description of the symbols in Figure 9.2-2

| symbol | description                      | min | max | unit |
|--------|----------------------------------|-----|-----|------|
| t1     | RTS low to start receiving       | 0   | -   | us   |
| t2     | Last 2 byte received to RTS high | -   | 1   | byte |
| t3     | CTS low to start transmitting    | 0.5 | 1.5 | bit  |
| t4     | CTS high to stop transmitting    | -   | 1   | byte |
| t5     | CTS-high pulse width             | 1   | -   | bit  |

# 9.3. Power management / regulation of BT

The Bluetooth subsystem integrates a Power Management Unit (PMU), Bulk regulator and LDO regulator.

### 9.3.1. Buck/LDO regulator

The Buck Regulators are embedded to convert VBAT to 1.8V voltage to supply the Bluetooth subsystem. The block shows the buck circuit with LC component (L+C1). The LDO Regulators are embedded to convert VBAT to 1.8V voltage to supply the Bluetooth subsystem (C2). Both Buck and LDO support retention mode with lower quiescent current for low power operation.





Figure 9.3-1 Buck\_LDO regulator circuit

#### 9.3.2. Power management unit of BT

The Power Management Unit (PMU) is designed in AW7698N for the BT power management tasks. The PMU controls the Buck and LDO Regulator power in sequence. During general operations, MCU may go into sleep mode for power saving. During power saving, the PMU monitors the keys and wakes up the MCU if one of the keys is pressed. PMU also monitors the battery voltage and reports to MCU.

#### 9.4. Power control of BT

The Bluetooth subsystem supports various power control features for power saving purpose. There are three special power modes:

- Active mode
- Sleep mode
- Deep-sleep mode

In different power mode, power management unit (PMU) controls Buck/LDO/clocks to reduce power consumption automatically, as shown in Table 9.4-1 Operating power mode.

Table 9.4-1 Operating power mode

| Power mode | Buck/LDO  | System clock | 32KHz clock | Wake-up pins   |
|------------|-----------|--------------|-------------|----------------|
| Active     | ON        | ON           | ON          | -              |
| Sleep      | Retention | OFF          | ON          | All input pins |
| Deep-sleep | Retention | OFF          | ON/OFF      | All input pins |

In active mode, MCU clock rate may also can be controlled by changing clock sources, bypassing PLL, or altering clock divider value. Sleep mode and deep-sleep mode are two types of low power modes supported by AW7698N. In low power mode, system clock is stopped and Buck/LDO enter retention mode to reduce leakage current. All





input pins serve as external wake-up pins to PMU to wake up chip from low power mode. For further power reduction, most of digital circuit is shut off and 32KHz clock is also selectable to be turned off in deep-sleep mode.



# 10. Software for the Bluetooth subsystem

#### 10.1. Protocol stack

AW7698N includes the complete BLE stack/profiles. The BLE stack includes ATT, GATT, Security Manager and standard based services/profiles. In summary, AW7698N enables customers to support BT 5.0 data communication in their products very easily. Figure 10.1-1 shows the AW7698N software architecture.



Figure 10.1-1 AW7698N Software Stack for Bluetooth



# 11. Pin Description

# 11.1. AW7698N pin list

For AW7698N, a 7.1-mm x 7.1-mm x 1.05-mm 122 balls TFBGA with 0.5-mm ball pitch package is offered. Pin-outs and the top view for this package are shown in Figure 11.1-1.

| 100 | Ι.                  |           | ,         |                   | _                 |                |       |        |            |                 | 77              | / 10        | 12              |                 |   |
|-----|---------------------|-----------|-----------|-------------------|-------------------|----------------|-------|--------|------------|-----------------|-----------------|-------------|-----------------|-----------------|---|
| 122 | 1                   | 2         | 3         | 4                 | 5                 | 6              | 7     | 8      | 9          | 10              | 11              | 12          | 13              | 14              |   |
| A   | NC                  | GPIO4_B   |           | AVSS15_W<br>FO_LF |                   |                |       | VSSLNA |            | VSSLNA          | GPIO8           |             | GPIO10          | NC              | Α |
| В   | GPIO2_B             | GPIO1_B   |           |                   | AVSS15_W<br>FO_LF |                |       | VSSLNA | BTRF       | VSSLNA          | GPIO6           | GPIO7       | GPIO9           | SFSIN           | В |
|     | AVDD15_<br>WF0_TRX  | GPIO6_B   |           |                   | GPIO0             | GPIO2          | GPIO4 |        |            | _               |                 | DVDD_IO_1   | SFSHOLD         | SFSCK           | С |
|     | AVDD33_<br>WF0_G_TX |           |           |                   | GPIO1             | GPIO3          |       | VSSLNA | 7          | GPIO5           | 7               |             | SFSCS0          |                 | D |
| Е   | AVSS_WF<br>RF       | AVSS_WFRF |           |                   | GPIO3_B           | GPIOO_B        |       |        |            | VSSANA          | VCCANA          | GND         | SFSOUT          | SFSWP           | Е |
| F   | WF0_G_RF<br>IO      | AVSS_WFRF |           |                   |                   |                | GND   | GND    | VCCRF      |                 |                 |             | DVDD18_<br>MLDO |                 | F |
| 3   | AVSS_WF<br>RF       |           |           | GPIO20            |                   |                | GND   | GND    | VSSANA     | VSSANA          |                 |             |                 | GPIO21_B        | G |
| Н   | AVDD33_<br>WF0_G_PA |           |           | BT_UART_<br>TX    |                   | BT_UART_<br>RX |       |        |            |                 | BTRST_N         | GPIO18_B    | GPIO19_B        | GPIO20_B        | Н |
| Ī   |                     |           |           |                   |                   |                |       |        | EXT_PWR_EN |                 |                 | BTVBAT      |                 |                 | 1 |
| ζ.  | GPIO17              |           |           |                   |                   | GPIO8_B        | 7     |        | VREG_OUT15 | DEVICE_<br>Mode |                 |             | AVSS33_<br>BUCK | AVDD33_<br>BUCK | K |
| L   | GPIO11              | GPIO13    | GPIO12    | GPIO22            | GPIO21            | GPIO7_B        |       |        | CHIP_EN    |                 | AVSS33_<br>MISC |             |                 | LXBK            | L |
| M   |                     | GPIO16    |           | GPIO11_B          |                   | GPIO15_B       |       |        | RTC_EINT   |                 |                 | VSSBUCK     |                 | AVDD15_<br>CLDO | M |
| N   | GPIO14              | GPIO15    | GPIO12_B  | GPIO10_B          | GPIQ9_B           | GND            | XÍN   | XOUT   |            |                 | AVDD33_<br>MISC | AVSS33_MISC | VSSBUCK         | AVDD12_<br>CLDO | N |
| •   | NC                  | DADD_10_0 | DVDD_CORE |                   | GPIO13_B          | GPIO14_B       | 1     | GND    | VCCIO      |                 | AVDD33_<br>VRTC |             | LX              | NC              | P |
|     | 1                   | 2         | 3         | 4                 | 5                 | 6              | 7     | 8      | 9          | 10              | 11              | 12          | 13              | 14              |   |

Figure 11.1-1. AW7698N pin diagram and top view

### 11.1.1. AW7698N pin coordination

Table 11.1-1. AW7698N pin coordinates

| Pin# | Net name        | Pin# | Net name      | Pin# | Net name        |
|------|-----------------|------|---------------|------|-----------------|
| A1 / | NC              | A2   | GPIO4_B       | А3   | AVDD15_XO       |
| A4   | AV\$\$15_WF0_LF | A5   | XO            | A6   | DVDD_CORE       |
| A8   | VSSLNA          | A10  | VSSLNA        | A11  | GPIO8           |
| A13  | GPIO10          | A14  | NC            | B1   | GPIO2_B         |
| B2   | GPIO1_B         | B5   | AVSS15_WF0_LF | B8   | VSSLNA          |
| В9   | BTRF            | B10  | VSSLNA        | B11  | GPIO6           |
| B12  | GPIO7           | B13  | GPIO9         | B14  | SFSOUT          |
| C1 / | AVDD15_WF0_TRX  | C2   | GPIO6_B       | C5   | GPIO0           |
| C6   | GPIO2           | C7   | GPIO4         | C12  | DVDD_IO_1       |
| C13  | SFSHOLD         | C14  | SFSCK         | D1   | AVDD33_WF0_G_TX |



| Pin# | Net name        | Pin# | Net name      | Pin# | Net name      |
|------|-----------------|------|---------------|------|---------------|
| D5   | GPIO1           | D6   | GPIO3         | D8   | VSSLNA        |
| D10  | GPIO5           | D13  | SFSCS0        | E1   | AVSS_WFRF     |
| E2   | AVSS_WFRF       | E5   | GPIO3_B       | E6   | GPIOO_B       |
| E10  | VSSLNA          | E11  | VCCANA        | E12  | GND           |
| E13  | SFSIN           | E14  | SFSWP         | F1   | WF0_G_RFIO    |
| F2   | AVSS_WFRF       | F7   | GND           | F8   | GND           |
| F9   | VCCRF           | F13  | DVDD18_MLDO   | G1   | AVSS_WFRF     |
| G4   | GPIO20          | G7   | GND           | G8   | GND           |
| G9   | VSSANA          | G10  | VSSANA        | G11  | XTAL_IN_XO32M |
| G12  | XTAL_OUT_XO32M  | G13  | AVDD15_V2P5NA | G14  | GPIO21_B      |
| H1   | AVDD33_WF0_G_PA | H2   | OD_GPIO2_B    | Н3   | GPIO19        |
| H4   | BT_UART_TX      | H5   | GPIO18        | H6   | BT_UART_RX    |
| H11  | BTRST_N         | H12  | GPIO18_B      | H13  | GPIO19_B      |
| H14  | GPIO20_B        | J2   | OD_GPIO1_B    | J9   | EXT_PWR_EN    |
| J10  | TESTMODE        | J11  | BTREGEN       | J12  | BTVBAT        |
| K1   | GPIO17          | K2   | OD_GPIO0_B    | K6   | GPIO8_B       |
| К9   | VREG_OUT15      | K10  | DEVICE_MODE   | K13  | AVSS33_BUCK   |
| K14  | AVDD33_BUCK     | L1   | GPIO11        | L2   | GPIO13        |
| L3   | GPIO12          | L4   | GPIO22        | L5   | GPIO21        |
| L6   | GPIO7_B         | L9   | CHIP_EN       | L11  | AVSS33_MISC   |
| L14  | LXBK            | M2   | GPIO16        | M4   | GPIO11_B      |
| M6   | GPIO15_B        | M9 < | RTC_EINT      | M11  | VREG_IN       |
| M12  | VSSBUCK         | M14  | AVDD15_CLDO   | N1   | GPIO14        |
| N2   | GPIO15          | N3   | GPIO12_B      | N4   | GPIO10_B      |
| N5   | GPIO9_B         | N6   | GND           | N7   | XIN           |
| N8   | XOUT            | N9   | VCCDIG        | N10  | AVDD18_MLDO   |
| N11  | AVDD33_MISC     | N12  | AVSS33_MISC   | N13  | VSSBUCK       |
| N14  | AVDD12_CLDO     | P1   | NC            | P2   | DVDD_IO_0     |
| Р3   | DVDD_CORE       | P5   | GPIO13_B      | P6   | GPIO14_B      |
| P8   | GND             | Р9   | VCCIO         | P11  | AVDD33_VRTC   |
| P13  | LX              | P14  | NC            |      |               |

# 11.2. AW7698N pins

Table 11.2-1. Acronym for pin types and I/O structure

| Name     | Abbreviation | Description   |
|----------|--------------|---------------|
| Pin Type | Al           | Analog input  |
|          | AO           | Analog output |



| Name          | Abbreviation | Description                                           |
|---------------|--------------|-------------------------------------------------------|
|               | AIO          | Analog bi-direction                                   |
|               | DI           | Digital input                                         |
|               | DO           | Digital output                                        |
|               | DIO          | Digital bi-direction                                  |
|               | Р            | Power                                                 |
|               | G            | Ground                                                |
| I/O Structure | TYPE0        | Pull-up/down<br>3.63V tolerance                       |
|               | TYPE1        | Pull-up/down 5V tolerance                             |
|               | TYPE2        | Pull-up/down 5V tolerance SDIO characteristic support |
|               | TYPE3        | Pull-up/down 5V tolerance Analog input/output         |
|               | TYPE4        | Pull-up/down<br>VCCIO tolerance                       |

Table 11.2-2. AW7698N series pin function description and power domain

| Pin Number | Pin<br>Name     | Pin<br>Type | I/O Structure | Pin<br>Description                                | Alternate Pin Functions | Power domain                                         |
|------------|-----------------|-------------|---------------|---------------------------------------------------|-------------------------|------------------------------------------------------|
| Real-ti    | me clock        |             | R             |                                                   |                         |                                                      |
| M9         | RTC_EINT        | DIO         | TYPE0         | Dedicate EINT input in RTC                        | -                       | AVDD33_VRTC                                          |
| N8         | XOUT            | AIO         |               | Input pin for 32K crystal                         | -                       | AVDD33_VRTC                                          |
| N7         | XIN             | AIO (       | -))           | Input pin for 32K crystal                         | -                       | AVDD33_VRTC                                          |
| Wi-Fi r    | adio interface  |             | 5/            |                                                   |                         |                                                      |
| A5         | хо              | Al          | -             | Crystal input or external clock input (26/40 MHz) | -                       | AVDD15_XO                                            |
| C1         | AVDD15_WF0_TRX  | Р           | -             | Wi-Fi TRX 1.5V power input                        | -                       | -                                                    |
| D1         | AVDD33_WF0_G_TX | P           | -             | Wi-Fi TX 3.3V power input                         | -                       | -                                                    |
| H1         | AVDD33_WF0_G_PA | Р           | -             | Wi-Fi PA 3.3V power input (VRF)                   | -                       | -                                                    |
| F1         | WF0_G_RFIO      | AIO         | -             | Wi-Fi RF IO                                       | -                       | AVDD33_WF0_<br>G_PA (AO)/<br>AVDD15_WF0_<br>TRX (AI) |
| A3         | AVDD15_XO       | Р           | 1             | XO 1.5V power input                               | -                       | -                                                    |
| Power      | management unit |             |               |                                                   |                         |                                                      |

© 2019 Airoha Technology Corp.



| Pin Number | Pin<br>Name    | Pin<br>Type | I/O Structure | Pin<br>Description                                        | Alternate Pin Functions                                                                      | Power domain |
|------------|----------------|-------------|---------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------|
| Pin N      |                |             | I/0 Sti       |                                                           |                                                                                              | 0'           |
| L9         | CHIP_EN        | AI          | -             | Chip enable                                               | - ^                                                                                          | AVDD33_VRTC  |
| J9         | EXT_PWR_EN     | AO          | -             | PMU enable                                                |                                                                                              | AVDD33_VRTC  |
| N11        | AVDD33_MISC    | Р           | -             | Power input                                               |                                                                                              | 7_           |
| P11        | AVDD33_VRTC    | Р           | -             | RTC domain power supply (VRTC)                            |                                                                                              | -            |
| N10        | AVDD18_MLDO    | Р           | -             | MLDO power output for<br>Serial Flash                     |                                                                                              | -            |
| M14        | AVDD15_CLDO    | Р           | -             | CLDO power input from<br>BUCK                             | 50                                                                                           | -            |
| L14        | LXBK           | Р           | -             | SW node for BUCK                                          |                                                                                              | -            |
| K13        | AVSS33_BUCK    | G           | -             | GND of AVDD33_BUCK                                        | 7-                                                                                           | -            |
| G13        | AVDD15_V2P5NA  | Р           | -             | Internal power of BUCK                                    | -                                                                                            | -            |
| K14        | AVDD33_BUCK    | Р           | -             | Buck power input (VBAT)                                   | -                                                                                            | -            |
| N14        | AVDD12_CLDO    | Р           | -             | CLDO power output for core power                          | -                                                                                            | -            |
| Serial     | Flash I/O      |             |               |                                                           |                                                                                              |              |
| B14        | SFSOUT         | DIO         |               | serial flash data output                                  |                                                                                              | DVDD_MLDO    |
| C13        | SFSHOLD        | DIO         |               | serial flash data hold                                    |                                                                                              | DVDD_MLDO    |
| C14        | SFSCK          | DIO         |               | serial flash clock                                        |                                                                                              | DVDD_MLDO    |
| D13        | SFSCS0         | DIO         | ) 4           | serial flash chip select                                  |                                                                                              | DVDD_MLDO    |
| E13        | SFSIN          | DIO         |               | serial flash data input                                   |                                                                                              | DVDD_MLDO    |
| Genera     | al purpose I/O |             |               | 9                                                         |                                                                                              |              |
| C5         | GPIO0          | DIO         | TYPE3         | General purpose<br>input/output, Pin 0<br>Default pull-up | UART (1) I2C (1) I2S Master/Slave Cortex-M4 JTAG External front- end support BT_PRI1 PWM (0) | DVDD_IO_1    |
| D5         | GPIO1          | DIO         | TYPE3         | General purpose<br>input/output, Pin 1<br>Default pull-up | UART (1) I2C (1) I2S Master/Slave Cortex-M4 JTAG External front- end support BT_PRI3 PWM (1) | DVDD_IO_1    |

© 2019 Airoha Technology Corp.

Page 62 of 78



| - L        |        |                 | e e             |                                     |                   |                  |
|------------|--------|-----------------|-----------------|-------------------------------------|-------------------|------------------|
| Pin Number | Pin    | Pin             | I/O Structure   | Pin                                 | Alternate         | Power domain     |
| Ž.         | Name   | Туре            | truc            | Description                         | Pin Functions     |                  |
| i i        |        |                 | o Si            |                                     |                   |                  |
|            |        |                 | _               |                                     |                   |                  |
| C6         | GPIO2  | DIO             | TYPE3           | General purpose                     | UART (0)          | DVDD_IO_1        |
|            |        |                 |                 | input/output, Pin 2                 | PWM (0)           |                  |
|            |        |                 |                 | Default pull-up                     | 125               | <b>Y</b>         |
|            |        |                 |                 |                                     | Master/Slave      |                  |
|            |        |                 |                 | <u> </u>                            | Cortex-M4 JTAG    |                  |
|            |        |                 |                 |                                     | CLKO0             |                  |
|            |        |                 |                 | 7                                   | BT_PRIO           |                  |
|            |        |                 |                 |                                     | External front-   |                  |
|            |        |                 |                 |                                     | end support       |                  |
| D6         | GPIO3  | DIO             | TYPE3           | General purpose                     | UART (0)          | DVDD_IO_1        |
|            |        |                 |                 | input/output, Pin 3                 | PWM (1)           |                  |
|            |        |                 |                 | Default pull-down                   | I2S               |                  |
|            |        |                 |                 |                                     | Master/Slave      |                  |
|            |        |                 |                 |                                     | Cortex-M4 JTAG    |                  |
|            |        |                 |                 |                                     | External front-   |                  |
|            |        |                 |                 |                                     | end support       |                  |
| C7         | GPIO4  | DIO             | TYPE1           | General purpose                     | SPI Slave (0)     | DVDD_IO_1        |
|            |        |                 |                 | input/output, Pin 4                 | SPI Master (0)    |                  |
|            |        |                 |                 | Default no pull                     | Cortex-M4 JTAG    |                  |
|            |        |                 |                 |                                     | External front-   |                  |
|            |        |                 |                 |                                     | end support       |                  |
| D10        | GPIO5  | DIO             | TYPE1           | General purpose                     | SPI Slave (0)     | DVDD_IO_1        |
|            |        |                 |                 | input/output, Pin 5                 | SPI Master (0)    |                  |
|            |        |                 |                 | Default pull-down                   | UART (1)          |                  |
|            |        |                 | 2               |                                     | External front-   |                  |
|            |        | L V             | Y .             | ,                                   | end support       |                  |
|            |        |                 |                 |                                     | 125               |                  |
|            |        | / (3            |                 |                                     | Master/Slave      |                  |
|            |        | <sup>7</sup> (C | $(\mathcal{O})$ |                                     | I2C (0)           |                  |
|            |        |                 |                 |                                     | PMU_RGU_RST       |                  |
| D44        | CDIOC  | DIO             | TVDE4           | Canavalari                          | B CDI Clave (O)   | DVDD 10.4        |
| B11        | GPIO6  | DIO             | TYPE1           | General purpose input/output, Pin 6 | SPI Slave (0)     | DVDD_IO_1        |
|            |        |                 |                 | Default pull-down                   | SPI Master (0)    |                  |
|            |        | Y               |                 | Delauit pull-uowii                  | UART (1)          |                  |
|            |        |                 |                 |                                     | External frontend |                  |
|            | Y      | /               |                 |                                     | support           |                  |
|            |        |                 |                 |                                     | I2S               |                  |
|            |        |                 |                 |                                     | Master/Slave      |                  |
|            |        |                 |                 |                                     | I2C (0)           |                  |
| A13        | GPIO10 | DIO             | TYPE1           | General purpose                     | UART (2)          | DVDD_IO_1        |
| 0          |        |                 |                 | input/output, Pin 10                | PWM (2)           | <u>-</u> · • _ • |
|            |        |                 |                 | Default pull-down                   | PMU_RGU_RST       |                  |
|            |        | I               | 1               | ı                                   |                   |                  |

© 2019 Airoha Technology Corp.

Page 63 of 78



| <u> </u>   | T      |      | 4)            |                                           |                            |              |
|------------|--------|------|---------------|-------------------------------------------|----------------------------|--------------|
| Pin Number | Pin    | Pin  | I/O Structure | Pin Description                           | Alternate Pin Functions    | Power domain |
| N S        | Name   | Туре | Stru          | Description                               | Pin Functions              | Y            |
| Ξ          |        |      | 0/            |                                           |                            |              |
|            |        |      |               |                                           | В                          |              |
|            |        |      |               |                                           | PMU_GOTO_SL                | <b>\</b>     |
|            |        |      |               |                                           | EEP                        | <b>Y</b>     |
|            |        |      |               |                                           | External                   |              |
|            |        |      |               |                                           | frontend<br>support        |              |
|            |        |      |               |                                           | SDA0                       |              |
| L1         | GPIO11 | DIO  | TYPE2         | General purpose                           | PWM (3)                    | DVDD_IO_0    |
|            |        |      |               | input/output, Pin 11                      | UART (2)                   |              |
|            |        |      |               | Default pull-down                         | SDIO Master                |              |
|            |        |      |               | (4)                                       | SDIO Slave<br>CLKO2        |              |
|            |        |      |               |                                           | External front-            |              |
|            |        |      |               |                                           | end support                |              |
|            |        |      |               |                                           | I2S                        |              |
|            |        |      |               |                                           | Master/Slave               |              |
| L3         | GPIO12 | DIO  | TYPE2         | General purpose input/output, Pin 12      | SPI Master (1)             | DVDD_IO_0    |
|            |        |      | ~             | Default pull-down                         | SPI Master (1)<br>UART (2) |              |
|            |        |      |               |                                           | SDIO Master                |              |
|            |        |      |               |                                           | SDIO Slave                 |              |
|            |        |      |               | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \     | External front-            |              |
|            |        |      |               |                                           | end support<br>I2S         |              |
|            |        |      |               | 37                                        | Master/Slave               |              |
| L2         | GPIO13 | DIO  | TYPE2         | General purpose                           | SPI Slave (1)              | DVDD_IO_0    |
|            |        | Y    |               | input/output, Pin 13                      | SPI Master (1)             |              |
|            |        | 7    |               | Default pull-down                         | UART (2)                   |              |
|            |        | 7 (  | $\bigcirc$    |                                           | SDIO Master                |              |
|            |        |      |               |                                           | SDIO Slave<br>CLKO4        |              |
|            |        |      |               |                                           | I2S                        |              |
|            |        | 75   |               |                                           | Master/Slave               |              |
| N1         | GPIO14 | DIO  | TYPE2         | General purpose                           | SPI Slave (1)              | DVDD_IO_0    |
|            |        | ,    |               | input/output, Pin 14<br>Default pull-down | SPI Master (1)             |              |
|            | Y      | /    |               | Delault pull-down                         | I2S<br>Master/Slave        |              |
|            |        |      |               |                                           | SDIO Master                |              |
|            |        |      |               |                                           | SDIO Slave                 |              |
|            |        |      |               |                                           | PWM (4)                    |              |
|            |        |      |               |                                           | CLKO4                      |              |
| N2         | GPIO15 | DIO  | TYPE2         | General purpose                           | SPI Slave (1)              | DVDD_IO_0    |
|            |        | I    | l             | input/output, Pin 15                      |                            |              |

© 2019 Airoha Technology Corp.

Page 64 of 78



|            |        |      | (1)           |                                         |                           |              |
|------------|--------|------|---------------|-----------------------------------------|---------------------------|--------------|
| Pin Number | Pin    | Pin  | I/O Structure | Pin                                     | Alternate                 | Power domain |
| N          | Name   | Туре | Stru          | Description                             | Pin Functions             |              |
| Ë          |        |      | 0/            |                                         |                           |              |
|            |        |      |               | Default pull-down                       | SPI Master (1)            |              |
|            |        |      |               | Belaute pull down                       | 125                       | <b>\</b>     |
|            |        |      |               |                                         | Master/Slave              |              |
|            |        |      |               |                                         | SDIO Master               | /            |
|            |        |      |               |                                         | SDIO Slave                |              |
|            |        |      |               |                                         | I2C (1)                   |              |
|            |        |      |               | Y                                       | PWM (3)                   |              |
| M2         | GPIO16 | DIO  | TYPE2         | General purpose                         | SPI Slave (1)             | DVDD_IO_0    |
|            |        |      |               | input/output, Pin 16                    | SPI Master (1)            |              |
|            |        |      |               | Default pull-down                       | 125                       |              |
|            |        |      |               |                                         | Master/Slave              |              |
|            |        |      |               |                                         | SDIO Master<br>SDIO Slave |              |
|            |        |      |               |                                         | 12C (1)                   |              |
| K1         | GPIO17 | DIO  | TYPE3         | General purpose                         | SPI Slave (1)             | DVDD_IO_0    |
| KI         | GPIO17 | DIO  | TIPES         | input/output, Pin 17                    | SPI Master (1)            | 0.000_10_0   |
|            |        |      |               | Default pull-down                       | 12S                       |              |
|            |        |      |               |                                         | Master/Slave              |              |
|            |        |      |               |                                         | PWM (5)                   |              |
|            |        |      |               |                                         | CLKO3                     |              |
|            |        | _    |               | $\alpha$                                | AUXADC0                   |              |
|            |        |      |               | <u> </u>                                | BT_PRIO                   |              |
| H5         | GPIO18 | DIO  | TYPE3         | General purpose                         | PMU_GOTO_SL               | DVDD_IO_0    |
|            |        |      |               | input/output, Pin 18                    | EEP                       |              |
|            |        |      |               | Default no pull                         | I2S<br>Master/Slave       |              |
|            |        | Y    |               |                                         | CLKO4                     |              |
|            |        |      |               |                                         | I2C (1)                   |              |
|            |        | 7 (  | $\mathcal{O}$ |                                         | ZCV                       |              |
|            |        |      |               |                                         | CLKO3                     |              |
|            |        |      |               |                                         | PMU_RGU_RST               |              |
|            |        | 60'  |               |                                         | В                         |              |
| Н3         | GPIO19 | DIO  | TYPE3         | General purpose                         | UART (0)                  | DVDD_IO_0    |
|            |        | Y    |               | input/output, Pin 19                    | I2C (1)                   |              |
|            |        |      |               | Default pull-up                         | PWM (5)                   |              |
|            | Y      |      |               |                                         | AUXADC2                   |              |
| G4         | GPIO20 | DIO  | TYPE3         | General purpose                         | UART (0)                  | DVDD_IO_0    |
|            |        |      |               | input/output, Pin 20<br>Default no pull | AUXADC3                   |              |
|            | CDIO21 | DIO  | TVDE2         | -                                       | LIADT (O)                 | DVDD 10 0    |
| L5         | GPIO21 | DIO  | TYPE3         | General purpose input/output, Pin 21    | UART (0)                  | DVDD_IO_0    |
|            | 7      |      |               | Default pull-up                         |                           |              |
|            |        | l    | l             | 1 -1                                    | I                         | I            |



|            |                               |             | a)            |                                    |                          |                |
|------------|-------------------------------|-------------|---------------|------------------------------------|--------------------------|----------------|
| Pin Number | Pin<br>Name                   | Pin<br>Type | I/O Structure | Pin Description                    | Alternate Pin Functions  | Power domain   |
| i<br>N     |                               | .,,,,,      | Strı          |                                    |                          | O <sub>Y</sub> |
| _ ₽        |                               |             | 2/            |                                    |                          |                |
| L4         | GPIO22                        | DIO         | TYPE3         | General purpose                    | UART (0)                 | DVDD_IO_0      |
|            |                               |             |               | input/output, Pin 22               |                          |                |
| DT and     | stual intenface               |             |               | Default no pull                    | 76                       | У              |
|            | ntrol interface               | AIO         |               | DT DE IO                           |                          |                |
| B9         | BTRF                          | AIO         |               | BT RF IO                           |                          |                |
| K10        | DEVICE_MODE                   | G           |               | BT mode for FT testing             | Dull bink                |                |
| H11        | BTRST_N                       | DI          |               | BT global reset, active low        | Pull high resistor: 137K |                |
|            |                               |             |               |                                    | ohm                      |                |
| J11        | BTREGEN                       | Al          |               | BT power ready                     |                          |                |
| J12        | BTVBAT                        | Supply,     |               | VCC for LDO and Buck               |                          |                |
|            |                               | 2.97V~      |               |                                    |                          |                |
| H4         | BT UART TX                    | 3.63V<br>DO |               | BT UART TX                         |                          |                |
| H6         |                               | DI          |               | BT UART RX                         |                          |                |
| G11        | BT_UART_RX  XTAL_IN_XO32M     | AIO         |               | Crystal input                      | VO22N4 INI               |                |
| G12        | XTAL_IN_X032M  XTAL_OUT_X032M | AIO         |               | Crystal input                      | XO32M_IN XO32M_OUT       |                |
| K9         | VREG_OUT15                    | AIO         |               | LDO1.5V output                     | X032IVI_001              |                |
| M11        | VREG_IN                       | AIO         |               | Switch regulator feedback          | Switching                |                |
| IVITI      | VICEO_IIV                     | Alo         |               | path/                              | Regulator                |                |
|            |                               |             | ) 4           | LDO output                         | output                   |                |
| P13        | LX                            | AIO         |               | Switching Regulator output         |                          |                |
| J10        | TESTMODE                      |             |               | BT TESTMODE                        |                          |                |
| Limite     | d output                      | <u>V</u>    |               | /                                  |                          |                |
| E6         | GPIO0_B                       | DIO         | TYPE4         | limited output,                    |                          |                |
|            | G. 160_B                      | 7 (3        | $\mathcal{O}$ | Default pull-down                  |                          |                |
| B2         | GPIO1_B                       | DIO         | TYPE4         | limited output,                    |                          |                |
|            |                               |             |               | Default pull-down                  |                          |                |
| B1         | GPIO2_B                       | DIO         | TYPE4         | limited output,  Default pull-down |                          |                |
| E5         |                               | DIO         | TYPE4         | limited output,                    |                          |                |
| EJ         | GPIO3_B                       | DIO         | TTPE4         | Default pull-down                  |                          |                |
| A2         |                               | DIO         | TYPE4         | limited output,                    |                          |                |
|            | GPIO4_B                       |             |               | Default pull-down                  |                          |                |
| C2         | CDIOC D                       | DIO         | TYPE4         | limited output,                    |                          |                |
|            | GPIO6_B                       |             |               | Default pull-down                  |                          |                |
| L6         | GPIO7_B                       | DIO         | TYPE4         | limited output,                    |                          | _              |
|            |                               |             |               | Default pull-down                  |                          |                |
| K6         | GPIO8_B                       | DIO         | TYPE4         | limited output,                    |                          |                |



| her        | Pin                      | Pin   | ture          | Pin                                                                | Alternate     | Power domain |
|------------|--------------------------|-------|---------------|--------------------------------------------------------------------|---------------|--------------|
| Pin Number | Name                     | Туре  | I/O Structure | Description                                                        | Pin Functions | O            |
|            |                          |       |               | Default pull-down                                                  |               |              |
| N5         | GPIO9_B                  | DIO   | TYPE4         | limited output,<br>Default pull-down                               | VS            |              |
| N4         | GPIO10_B                 | DIO   | TYPE4         | limited output, Default pull-down                                  | 7             |              |
| M4         | GPIO11_B                 | DIO   | TYPE4         | limited output,<br>Default pull-down                               | Ó-            |              |
| N3         | GPIO12_B                 | DIO   | TYPE4         | limited output,<br>Default pull-down                               | 50            |              |
| P5         | GPIO13_B                 | DIO   | TYPE4         | limited output,<br>Default pull-down                               |               |              |
| P6         | GPIO14_B                 | DIO   | TYPE4         | limited output,<br>Default pull-down                               |               |              |
| M6         | GPIO15_B                 | DIO   | TYPE4         | limited output,<br>Default pull-down                               |               |              |
| H12        | GPIO18_B                 | DIO   | TYPE4         | limited output,<br>Default pull-down                               |               |              |
| H13        | GPIO19_B                 | DIO   | TYPE4         | limited output,<br>Default pull-down                               |               |              |
| H14        | GPIO20_B                 | DIO   | TYPE4         | limited output,<br>Default pull-down                               |               |              |
| G14        | GPIO21_B                 | DIO   | TYPE4         | limited output,<br>Default pull-down                               |               |              |
| K2         | OD_GPIO0_B               | DIO   | ÒD            | limited output,  Default open-drain, external pull-up is necessary |               |              |
| J2         | OD_GPIO1_B               | DIO   | OD            | limited output, Default open-drain, external pull-up is necessary  |               |              |
| H2         | OD_GPIO2_B               | DIO   | OD            | limited output, Default open-drain, external pull-up is necessary  |               |              |
| Digital    | IO power/core power of \ | Ni-Fi |               |                                                                    |               |              |
| C12        | DVDD_IO_1                | Р     | -             | Power input of GPIO left group (VIO_1)                             | -             | -            |
| P2         | DVDD_IO_0                | Р     | -             | Power input of GPIO right group (VIO_0)                            | -             | -            |
| F13        | DVDD18_MLDO              | Р     | -             | Power input of SF/EMI                                              | -             | -            |
| A6         | DVDD_CORE                | Р     | -             | Core power                                                         | -             | -            |



| ımber      | Pin<br>Name              | Pin<br>Type              | ıcture        | Pin<br>Description                   | Alternate Pin Functions         | Power domain |
|------------|--------------------------|--------------------------|---------------|--------------------------------------|---------------------------------|--------------|
| Pin Number | Nume                     | Турс                     | I/O Structure | Bescription                          | TillTulletions                  | O            |
| Р3         | DVDD_CORE                | Р                        | -             | Core power                           | -                               | -            |
| Digital    | IO power/core power of E | зт                       |               | A                                    |                                 |              |
| N9         | VCCDIG                   | Supply,<br>1.5V          |               | VCC Digital Supply<br>LDO1.5V output | Need Capacitor<br>for regulated |              |
| P9         | VCCIO                    | Supply,<br>1.7V~<br>3.6V |               | VCC for IO                           | (0)                             |              |
| F9         | VCCRF                    | Supply,<br>1.7V/<br>1.9V |               | VCC for RF                           |                                 |              |
| E11        | VCCANA                   | Supply,<br>1.5V          |               | VCC for Analog                       |                                 |              |
| Groun      | d                        |                          |               |                                      |                                 |              |
| E1         | AVSS_WFRF                | G                        |               | WiFi RF ground                       |                                 |              |
| E2         | AVSS_WFRF                | G                        | /             | WiFi RF ground                       |                                 |              |
| F2         | AVSS_WFRF                | G                        |               | WiFi RF ground                       |                                 |              |
| G1         | AVSS_WFRF                | G                        |               | WiFi RF ground                       |                                 |              |
| A8         | VSSLNA                   | G                        |               | RF LNA ground                        |                                 |              |
| A10        | VSSLNA                   | G                        |               | RF LNA ground                        |                                 |              |
| В8         | VSSLNA                   | G                        | ) 4           | RF LNA ground                        |                                 |              |
| B10        | VSSLNA                   | G                        |               | RF LNA ground                        |                                 |              |
| D8         | VSSLNA                   | G                        |               | LNA ground                           |                                 |              |
| E12        | GND                      | G                        |               | ground                               |                                 |              |
| F7         | GND                      | G                        |               | ground                               |                                 |              |
| F8         | GND                      | G                        |               | ground                               |                                 |              |
| G7         | GND                      | G                        | <b>(</b>      | ground                               |                                 |              |
| G8         | GND                      | G                        |               | ground                               |                                 |              |
| N6         | GND                      | G                        |               | ground                               |                                 |              |
| P8         | GND                      | G                        |               | ground                               |                                 |              |
| A4         | AVSS15_WF0_LF            | G                        |               | WiFi RF ground                       |                                 |              |
| B5         | AVSS15_WF0_LF            | G                        |               | WiFi RF ground                       |                                 |              |
| G9         | VSSANA                   | G                        |               | ground for Analog                    |                                 |              |
| G10        | VSSANA                   | G                        |               | ground for Analog                    |                                 |              |
| L11        | AVSS33_MISC              | G                        |               | ground for MISC                      |                                 |              |
| M12        | VSSBUCK                  | G                        |               | ground for BUCK                      |                                 |              |
| N12        | AVSS33_MISC              | G                        |               | ground for MISC                      |                                 |              |
| N13        | VSSBUCK                  | G                        |               | ground for BUCK                      |                                 |              |

| Pin Number | Pin<br>Name | Pin<br>Type | I/O Structure | Pin<br>Description | Alternate Pin Functions | Power domain |
|------------|-------------|-------------|---------------|--------------------|-------------------------|--------------|
| No Cor     | nnection    |             |               |                    |                         |              |
| A1         | NC          |             |               | No connection      |                         |              |
| A14        | NC          |             |               | No connection      | 7.5                     | Y            |
| P1         | NC          |             |               | No connection      | 7 / 7                   |              |
| P14        | NC          |             |               | No connection      |                         |              |

### 11.3. AW7698N series pin multiplexing

The AW7698N series platform offers 16 GPIO pins. By setting up the control registers, the MCU software can control the direction, the output value and read the input values on the pins. The GPIOs and GPOs are multiplexed with other functions to reduce the pin count. To facilitate application use, the software can configure which clock to send outside the chip. There are five clock-out ports embedded in GPIO pins and each clock-out can be programmed to output an appropriate clock source. In addition, when two GPIOs function for the same peripheral IP, the smaller GPIO serial number has higher priority over the bigger one.



Figure 11.3-1. GPIO block diagram

The AW7698N series has rich peripheral functions and the peripheral signals are shown in Table 11.3-1. The SDIO, SPI Master and SPI Slave can support signal group allocate on different pins.

Table 11.3-1. Peripheral functions and signals

| Alternate Function | Signal List |
|--------------------|-------------|
| SDIO Master        | MA_MC0_CK   |
|                    | MA_MC0_CM0  |
| Y 🗸 /              | MA_MC0_DA0  |
|                    | MA_MC0_DA1  |
|                    | MA_MC0_DA2  |
|                    | MA_MC0_DA3  |





| Alternate Function | Signal List   |
|--------------------|---------------|
| SDIO Slave         | SLV_MC0_CK    |
|                    | SLV _MCO_CMO  |
|                    | SLV _MC0_DA0  |
|                    | SLV _MC0_DA1  |
|                    | SLV _MC0_DA2  |
|                    | SLV _MC0_DA3  |
| UART (0)           | URXD0         |
|                    | UTXD0         |
|                    | UORTS         |
|                    | UOCTS         |
| UART (1)           | URXD1         |
|                    | UTXD1         |
|                    | U1RTS         |
|                    | U1CTS         |
| UART (2)           | URXD2         |
|                    | UTXD2         |
|                    | U2RTS         |
|                    | U2CTS         |
| I2C (0)            | SCLO          |
|                    | SDAO          |
| I2C (1)            | SCL1          |
|                    | SDA1          |
| I2C (2)            | SCL2          |
|                    | SDA2          |
| I2S Master/Slave   | I2S_RX        |
|                    | 12S_TX        |
|                    | 12S_WS        |
|                    | 12S_CK        |
| I2S Master/Slave   | TDM_RX        |
|                    | TDM_TX        |
|                    | TDM_WS        |
|                    | TDM_CK        |
|                    | TDM_MCLK      |
| SPI Master (0)     | SPIMST_A_SCK  |
|                    | SPIMST_A_CS   |
|                    | SPIMST_A_SIO0 |
| <b>∀</b>           | SPIMST_A_SIO1 |
|                    | SPIMST_A_SIO2 |
|                    | SPIMST_A_SIO3 |
| SPI Master (1)     | SPIMST_B_SCK  |
|                    | SPIMST_B_CS   |
|                    | SPIMST_B_SIO0 |
| 7                  | SPIMST_B_SIO1 |
|                    |               |





| Alternate Function | Signal List                                |
|--------------------|--------------------------------------------|
|                    | SPIMST_B_SIO2                              |
|                    | SPIMST_B_SIO3                              |
| SPI Slave (0)      | SPISLV_A_SCK                               |
|                    | SPISLV_A_CS                                |
|                    | SPISLV_A_SIO0                              |
|                    | SPISLV_A_SIO1                              |
|                    | SPISLV_A_SIO2                              |
|                    | SPISLV_A_SIO3                              |
| SPI Slave (1)      | SPISLV_B_SCK                               |
|                    | SPISLV_B_CS                                |
|                    | SPISLV_B_SIO0                              |
|                    | SPISLV_B_SIO1                              |
|                    | SPISLV_B_SIO2                              |
|                    | SPISLV_B_SIO3                              |
| PWM (0)            | PWM0                                       |
| PWM (1)            | PWM1                                       |
| PWM (2)            | PWM2                                       |
| PWM (3)            | PWM3                                       |
| PWM (4)            | PWM4                                       |
| PWM (5)            | PWM5                                       |
| AUXADC             | AUXADCIN_0                                 |
|                    | AUXADCIN_1                                 |
|                    | AUXADCIN_2                                 |
|                    | AUXADCIN_3                                 |
| CM4 JTAG           | JTDI                                       |
|                    | JTMS                                       |
|                    | JTCK                                       |
|                    | JTRST_B                                    |
|                    | JTDO                                       |
| External frontend  | WIFI_ANT_SEL0                              |
| support            | WIFI_ANT_SEL1                              |
|                    | WIFI_ANT_SEL2                              |
|                    | WIFI_ANT_SEL3 WIFI_ANT_SEL4                |
| timer32 (0)        | timer32_0_cap0 (in)                        |
| uniersz (u)        | timer32_0_cap0 (in)<br>timer32_0_cap1 (in) |
| timer32 (1)        | timer32_0_cap1 (iii) timer32_0_em0 (out)   |
| unier52 (1)        | timer32_0_em0 (out)<br>timer32_0_em1 (out) |
|                    | timer32_0_em1 (out)                        |
|                    | timer32_0_em3 (out)                        |
| SPI_B              | SPI_CSN                                    |
| 31 I_B             | SPI_MOSI                                   |
| <b>y</b>           | SPI_MISO                                   |
|                    | T 55                                       |





| Alternate Function | Signal List  |
|--------------------|--------------|
|                    | SPI_CLK      |
| XOUT_32K           | XOUT_32K_in  |
|                    | XOUT 32K out |



#### Table 11.3-2. PinMux description

| Ball<br>Name | Aux<br>Func.0 | Aux<br>Func.1     | Aux<br>Func.2     | Aux<br>Func.3 | Aux<br>Func.4  | Aux<br>Func.5     | Aux<br>Func.6      | Aux<br>Func.7 | Aux<br>Func.8     | Aux<br>Func.9     | Aux<br>Func.10    |
|--------------|---------------|-------------------|-------------------|---------------|----------------|-------------------|--------------------|---------------|-------------------|-------------------|-------------------|
| GPIO_0       | GPIO0         | EINTO             |                   | U1RTS         | SCL1           | I2S_RX            | JTDI               |               | WIFI_ANT_S<br>ELO | BT_PRI1           | PWM0              |
| GPIO_1       | GPIO1         | EINT1             |                   | U1CTS         | SDA1           | I2S_TX            | JTMS               |               | WIFI_ANT_S<br>EL1 | BT_PRI3           | PWM1              |
| GPIO_2       | GPIO2         | EINT2             |                   | URXD0         | PWM0           | I2S_WS            | JTCK               | CLKO0         |                   | BT_PRIO           | WIFI_ANT_S<br>EL4 |
| GPIO_3       | GPIO3         | EINT3             | V                 | UTXD0         | PWM1           | I2S_CK            | JTRST_B            |               |                   | WIFI_ANT_S<br>EL2 | I2S_CK            |
| GPIO_4       | GPIO4         | SPISLV_A_SI<br>O2 | SPIMST_A_SI<br>O2 | EINT4         |                | I2S_MCLK          | JTDO               |               |                   | WIFI_ANT_S<br>EL3 | I2S_MCLK          |
| GPIO_5       | GPIO5         | SPISLV_A_SI<br>O3 | SPIMST_A_SI<br>03 | EINT5         | URXD1          | WIFI_ANT_S<br>ELO | TDM_RX             |               |                   | SCL0              | PMU_RGU_R<br>STB  |
| GPIO_6       | GPIO6         | SPISLV_A_CS       | SPIMST_A_C<br>S   | EINT6         | UTXD1          | WIFI_ANT_S<br>EL1 | TDM_TX             |               |                   | SDA0              |                   |
| GPIO_7       | GPIO7         | SPISLV_A_SC       | SPIMST_A_S<br>CK  | EINT7         | CLKO1          | WIFI_ANT_S<br>EL2 | TDM_WS             |               |                   | BT_PRI3           |                   |
| GPIO_8       | GPIO8         | SPISLV_A_SI<br>00 | SPIMST_A_SI<br>00 | EINT8         | SCL0           | UORTS             | TDM_CK             |               | BT_PRIO           |                   |                   |
| GPIO_9       | GPIO9         | SPISLV_A_SI<br>O1 | SPIMST_A_SI<br>01 | EINT9         | SDA0           | UOCTS             | TDM_MCLK           |               | WIFI_ANT_S<br>EL3 | BT_PRI1           |                   |
| GPIO_10      | GPIO10        | EINT10            | SDA0              | U2CTS         | PWM2           | PMU_RGU_R<br>STB  | PMU_GOTO_<br>SLEEP |               | WIFI_ANT_S<br>EL4 |                   | SDA0              |
| GPIO_11      | GPIO11        | EINT11            | PWM3              | URXD2         | MA_MC0_CK      | SLV_MC0_CK        | CLKO2              |               |                   | WIFI_ANT_S<br>ELO | I2S_RX            |
| GPIO_12      | GPIO12        | SPISLV_B_SI<br>O3 | SPIMST_B_SI<br>O3 | U2RTS         | MA_MC0_C<br>M0 | SLV_MC0_C<br>M0   | EINT12             |               |                   | WIFI_ANT_S<br>EL1 | I2S_TX            |
| GPIO_13      | GPIO13        | SPISLV_B_SI<br>O2 | SPIMST_B_SI<br>O2 | UTXD2         | MA_MC0_D<br>A0 | SLV_MC0_D<br>A0   | CLKO4              |               | EINT13            |                   | I2S_WS            |
| GPIO_14      | GPIO14        | SPISLV_B_SI<br>O1 | SPIMST_B_SI<br>O1 | TDM_RX        | MA_MC0_D<br>A1 | SLV_MC0_D<br>A1   | PWM4               |               | EINT14            |                   | CLKO4             |
| GPIO_15      | GPIO15        | SPISLV_B_SI<br>O0 | SPIMST_B_SI<br>O0 | TDM_TX        | MA_MC0_D<br>A2 | SLV_MC0_D<br>A2   | SCL1               |               | EINT15            |                   | PWM3              |
| GPIO_16      | GPIO16        | SPISLV_B_SC<br>K  | SPIMST_B_S<br>CK  | TDM_WS        | MA_MC0_D<br>A3 | SLV_MC0_D<br>A3   | SDA1               |               | EINT16            |                   |                   |
| GPIO_17      | GPIO17        | SPISLV_B_CS       | SPIMST_B_C<br>S   | TDM_CK        | PWM5           | CLKO3             | AUXADC0            |               | EINT17            |                   | BT_PRIO           |



| GPIO_18        | GPIO18  | PMU_GOTO_<br>SLEEP |        | TDM_MCLK | CLKO4 | SDA1 | ZCV (SW set<br>AUXADC1) | EINT18 | CLKO3 | PMU_RGU_R<br>STB |
|----------------|---------|--------------------|--------|----------|-------|------|-------------------------|--------|-------|------------------|
| GPIO_19        | GPIO19  | URXD0              | EINT19 | SCL1     |       |      | AUXADC2                 |        |       |                  |
| GPIO_20        | GPIO20  | UTXD0              | EINT20 | 0        |       |      | AUXADC3                 |        |       |                  |
| GPIO_21        | GPIO21  | URXD0              | EINT19 | SCL1     |       |      |                         |        |       |                  |
| GPIO_22        | GPIO22  | UTXD0              | EINT20 |          |       |      |                         |        |       |                  |
| GPIO0_B        |         |                    | Y      |          |       |      |                         |        |       |                  |
| GPIO1_B        |         |                    |        | 7        |       |      |                         |        |       |                  |
| GPIO2_B        |         |                    | ; V    |          |       |      |                         |        |       |                  |
| GPIO3_B        |         |                    |        |          |       |      |                         |        |       |                  |
| GPIO4_B        |         |                    |        |          |       |      |                         |        |       |                  |
| GPIO6_B        |         | _ •                |        |          |       |      |                         |        |       |                  |
| GPIO7_B        | \ \ \ \ | 7                  | · ·    |          |       |      |                         |        |       |                  |
| GPIO8_B        |         |                    | 7      |          |       |      |                         |        |       |                  |
| GPIO9_B        |         |                    |        |          |       |      |                         |        |       |                  |
| GPIO10_B       | 7       |                    |        |          |       |      |                         |        |       |                  |
| GPIO11_B       |         | GPIO11             |        |          |       |      |                         |        |       |                  |
| GPIO12_B       |         |                    |        |          |       |      |                         |        |       |                  |
| GPIO13_B       | 5       | )                  |        |          |       |      |                         |        |       |                  |
| GPIO14_B       |         |                    |        |          |       |      |                         |        |       |                  |
| GPIO15_B       |         |                    |        |          |       |      |                         |        |       |                  |
| GPIO18_B       |         |                    |        |          |       |      |                         |        |       |                  |
| GPIO19_B       |         |                    |        |          |       |      |                         | GPIO8  |       |                  |
| GPIO20_B       | 0/      |                    |        |          |       |      |                         |        | GPIO7 |                  |
| GPIO21_B       |         | GPIO21             |        |          |       |      |                         |        | GPIO9 |                  |
| OD_GPIO0_      |         |                    |        |          |       |      |                         |        |       |                  |
| B OD_GPIO1_    |         |                    |        |          |       |      |                         |        |       |                  |
| В              |         |                    |        |          |       |      |                         |        |       |                  |
| OD_GPIO2_<br>B |         |                    |        |          |       |      |                         |        |       |                  |



# 12. Package Description

### 12.1. AW7698N mechanical data of the package





| ltem                             |          | Symbol       | Commo       | on Dime      | nsions<br>MAX. |  |
|----------------------------------|----------|--------------|-------------|--------------|----------------|--|
| Package Type                     |          | TFBGA        |             |              |                |  |
| Body Size                        | X        | D<br>E       | 7.05        | 7.10<br>7.10 | 7.15<br>7.15   |  |
| Ball Pitch                       | X        | eD<br>eE     | 7.00        | 0.50         | 7.10           |  |
| Mold Thickness                   |          | A3           | Y           | 0.70 Ref     | · .            |  |
| Substrate Thickness              |          | A2           |             | 0.13 Ref     |                |  |
| Substrate+Mold Thickness         |          | A4           | 0.78        | 0.83         | 0.88           |  |
| Total Thickness                  |          | A            | <b>5</b> '- | _            | 1.05           |  |
| Ball Diameter                    | 5        |              | 0.25        |              |                |  |
| Ball Stand Off                   |          | A1           | 0.10        | 0.15         | 0.20           |  |
| Ball Width                       | Y        | b            | 0.20        | 0.25         | 0.30           |  |
| Package Edge Tolerance           |          | aaa          | 0.05        |              |                |  |
| Mold Flatness                    | 7        | ccc          | 0.10        |              |                |  |
| Coplanarity                      | 7        | ddd          |             | 0.08         |                |  |
| Ball Offset (Package)            |          | eee          |             | 0.15         |                |  |
| Ball Offset (Ball)               | fff      |              | 0.05        |              |                |  |
| Ball Count                       | n        | 122          |             |              |                |  |
| Edge Ball Center to Center       | D1<br>E1 | 6.50<br>6.50 |             |              |                |  |
| Edge Ball Center to Package Edge | X        | gD<br>gE     |             | 0.30<br>0.30 |                |  |

Figure 12.1-1. Outlines and dimensions of AW7698N 7.1-mm x 7.1-mm x 1.05-mm 122 balls TFBGA package

# 12.2. AW7698N thermal operating specifications

Table 12.2-1. AW7698N thermal performance



| Description                                   | Value | Unit |
|-----------------------------------------------|-------|------|
| Maximum Junction Temperature(Plastic Package) | 125   | °C   |
| Theta JA                                      | 59.8  | °C/W |
| Theta JC                                      | 21.1  | °C/W |
| Theta JB                                      | 50.7  | °C/W |
| Psi JT                                        | 0.99  | °C/W |

# 12.3. Lead-frame packaging

The AW7698N platform is provided in a lead-frame package and meets RoHS requirements.



# 13. Ordering Information

#### 13.1. AW7698N top marking definition

AIROHA
AW7698N
YYWWU
SXXXXXX
DXXXXXX

Line1: device name

Line2: date code & fab code

Line3: assembly code & U1 wafer lot

Line4: fab code & U2 wafer lot

Figure 13.1-1. Mass production top marking of AW7698N

Table 13.1-1. Ordering information

| Product number | Package | Description                                                |
|----------------|---------|------------------------------------------------------------|
| AW7698N        | TFBGA   | 7.1-mm x 7.1-mm x 1.05-mm 122 balls with 0.5-mm ball pitch |