

## Processor Assignment-2

IMT2022025-Varnit Mittal IMT2022076-Mohit Naik

November 2023

## 1 Introduction

This project is done as part of the Computer Architecture Course under Prof. Nanditha Rao. This assignment has two parts to it. The first part is a non-pipelined simulator which is written in CPP. The processor simply takes binary machine code as input from a file and then writes the output to another file. The output contains the total number of clock cycles, all the non-zero values registers with their contents and all the non-zero valued data memory locations with their content. Our processor is word-addressable and not byte-addressable.

The second part of the assignment is written in Python which is a pipelined processor simulator which simulates the working of an actual MIPS pipelined processor and gives the total number of clock cycles required to run a set of instructions provided to the simulator through a file which contains binary instructions set. The output file also contains the desired output which your MIPS program intends to do.

Both the simulators support limited instructions (add, addi, sub, slt, lw, sw, beq, jmp) and ALU can only perform addition, subtraction and comparison. Multiplication and division can also be performed if the instruction set contains the corresponding addition and subtraction logic. The comparisons are done just like a real MIPS processor using a zero register.

### 2 Assumptions Made

- ⇒ Memory is integer aligned, and integer indexed i.e instructions and data occupy one location, represented by integers instead of hexadecimal. The PC therefore increments by 1, not 4.
- $\Rightarrow$  The instruction memory is variable size, while the data memory is 100 locations wide.
- ⇒ The register file also contains integer values instead of 32-bit binary data.
- $\Rightarrow$  The ALU control unit in the original MIPS processor is replaced with a single *alucon* signal.
- ⇒ The output will display the total number of clock cycles, the total number of instructions fetched, and all nonzero registers and nonzero data locations.
- ⇒ The instruction memory, data memory, register file, all ports, program counter, clock, and all control signals are declared as global variables.

## 3 Code Explanation

#### 3.1 Decoder logic

```
/ / Init a seages of an intermetable
Commence Code

void fetch(int s);
void decode(string s);
void decode(string rs, string rt, string imm);

void manufacture
void manufacture
void manufacture
void set_control_signals(string op, string fun){ //sets the appropriate control signals based on the opcode and function fields

void set_control_signals(string op, string fun){ //sets the appropriate control signals based on the opcode and function fields

void set_control_signals(string op, string fun){ //sets the appropriate control signals based on the opcode and function fields

void set_control_signals(string op, string fun){ //sets the appropriate control signals based on the opcode and function fields

void set_control_signals(string) spots
void set_control_signals(string op, string fun){ //sets the appropriate control signals based on the opcode and function fields

void set_control_signals(string) spots
void set_control_signals(string) spots
void set_control_signals spots
void set_control_signals(string) spots
void set_control_signals spots
void set_control_signals
```

Figure 1: Decoder

This is the main logic behind the decoder which sets the necessary control signals in order to load, store, and perform operations on registers with the help of ALU or writing back to a register using the opcode of the instructions. The *digital logic* used to set control signals is made using K-maps using the truth table taken directly from *Hennessy and Patterson*.

The decoder also decodes the values of registers, immediate field, address field, and opcode and uses them accordingly to the control signals generated. The *regdst* control signal decides the destination register.

In the pipelined processor, the decode phase also handles RAW hazards or load-word hazards.

#### 3.2 Arithmetic Logic Unit

This part of the code simulates the ALU of an actual MIPS processor and passes the results to the memory phase.

Figure 2: ALU

The execute function is where the ALU performs addition or comparison, and the beq and jmp instructions are also handled here using appropriate control signals. If the instruction is not a beq or jmp, the PC simply increments by 1.

In the pipelined processor simulator, the execute phase also has a *forwarding unit* which handles all the cases related to data hazards.

#### 3.3 Memory

```
def memory():
    """
    This function performs memory operations based on the input flags from the ExMem stage.
    It reads from or writes to the data memory based on the memor and memory flags respectively.
    It updates the Membb register with the appropriate values for the next stage.
    If the post or jmp flags are set, it returns without executing the next stage.
    """
    mem_out = 0
    if(ExMem['memord']):
        mem_out = dataMem[ExMem['Aluresult']]
    if(ExMem['memord']):
        dataMem[ExMem[ 'Aluresult']] = RegFile[ExMem['reg2']]

Membb['AluResult'] = ExMem['Aluresult']
Membb['Memout'] = mem_out

Membb['pc'] = ExMem['pc']
Membb['pcsrc']=ExMem['pcsrc']
Membb['regdst'] = ExMem['regdst']
Membb['regdst'] = ExMem['nemzreg']
Membb['memred'] = ExMem['nemzreg']
Membb['memred'] = ExMem['memzerd']
Membb['memord'] = ExMem['memord']
Membb['memord'] = ExMem['memord']
Membb['memord'] = ExMem['aluop1']
Membb['aluop1'] = ExMem['aluop1']
Membb['aluop1'] = ExMem['aluop1']
Membb['aluop1'] = ExMem['aluop1']
Membb['millog1'] = ExMem['millog1']
Membb['millog1'] = ExMem['writeport']

    if(Membb['pcsrc'] or Membb['jmp']):
    return execute()
```

Figure 3: Memory Phase

In non-pipelined processor simulator, The execute function calls the memAccess function, which reads from or writes to memory. Again, this is controlled by the memrd and memwr control signals. In the pipelined simulator, the memory phase also handles pipeline flush in case of control hazards during jump and branch type of instructions.

#### 3.4 Writeback

Figure 4: Writeback

In both pipelined and non-pipelined simulators, the function writes the data back to the register file if regwr is true. If mem2reg is true, write data to rd register. Otherwise, writes to rt register.

## 4 Results

```
Total clock cycles = 130

Total instructions fetched = 26

Nonzero registers:

$t0 = 1

$t1 = 1

$t2 = 8

$t3 = 3

$t4 = 8

$s1 = 3

$s2 = 15

$s4 = 1

Nonzero data memory locations:
0:9
1:7
2:3
3:15
4:1
5:99
6:10
7:6
8:1
```

Figure 5: Non-Pipeline Output File

```
No. of clock cycles are: 742
The Registers with non-zero values are:

$8 = 1
$9 = 8
$10 = 8
$11 = 8
$17 = 15
$18 = 99
$20 = 1
The Data Memory locations with non-zero values are:
dataMem[0] = 1
dataMem[1] = 1
dataMem[2] = 3
dataMem[3] = 6
dataMem[4] = 7
dataMem[5] = 9
dataMem[6] = 10
dataMem[6] = 10
dataMem[7] = 15
dataMem[8] = 99
```

Figure 6: Pipeline output file

# 5 Authors

- 1. Varnit Mittal (IMT2022025)
- 2. Mohit Naik (IMT2022076)