

# SYSTEM ON CHIP SPECIFICATION 16-BIT RISC MCU WITH UART

THOMAS NGUYEN CECS 460 14 MAY 2019

DEPARTMENT OF COMPUTER ENGINEERING AND COMPUTER SCIENCE

| Prepared by: | Loc/Dep   | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-----------|--------------|--------------------------------|-----------|
| Thomas Ngi   | uyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

This document contains information proprietary to the CSULB student that created the file – any reuse without adequate approval and documentation is prohibited

In submitting this file for class work at CSULB I am confirming that this is my work and the work of no one else.

In the event, other code sources are used, I will give document and give credit to the portion of code belonging to the author.

In submitting this project, I acknowledge that plagiarism in student project work is subject to dismissal from the class.

Copyright © 2019 Thomas Nguyen. All rights reserved.

3 of 93

| • •          |         |              |                                |           |
|--------------|---------|--------------|--------------------------------|-----------|
| Prepared by: | Loc/Dep | Date:        | Document Numbers and Filename: | Revision: |
| Thomas Nguye | en CECS | May 14, 2019 | SOPC Specification             | 4.0       |

# INTENTIONALLY BLANK

Prepared by: Loc/Dep Date: Document Numbers and Filename: Revision:
Thomas Nguyen CECS May 14, 2019 SOPC Specification 4.0

# **Table Contents**

| SECTION 1: INTRODUCTION               | 10 |
|---------------------------------------|----|
| 1.1: PURPOSE                          | 10 |
| SECTION 2: DOCUMENTS                  | 11 |
| 2.1: NEXYS 4 BOARD DATASHEET          | 11 |
| 2.1.1: UART CONNECTIONS               | 11 |
| 2.1.2: I/O Connections                | 12 |
| 2.2: ARTIX-7 LIBRARY                  | 13 |
| 2.3: PICOBLAZE MICROPROCESSOR         | 13 |
| 2.3.1: ARCHITECTURE                   | 14 |
| 2.3.2: INSTRUCTION SET                | 14 |
| SECTION 3: REQUIREMENTS               | 17 |
| 3.1: INTERFACE REQUIREMENTS           | 17 |
| 3.2: PHYSICAL REQUIREMENTS            | 18 |
| SECTION 4: TOP LEVEL IMPLEMENTATION   | 19 |
| 4.1: DESCRIPTION                      | 19 |
| 4.2: BLOCK DIAGRAM                    | 20 |
| 4.3: DATA FLOW DESCRIPTION            | 20 |
| 4.4: INPUT/OUTPUT                     | 21 |
| 4.4.1: SIGNAL NAMES                   | 21 |
| 4.4.2: PIN ASSIGNMENTS                | 21 |
| 4.4.3: ELECTRICAL CHARACTERISTICS     | 21 |
| 4.5: CLOCKS                           | 21 |
| 4.6: RESETS                           | 22 |
| 4.7: SOFTWARE                         | 22 |
| 4.7.1: DESCRIPTION                    | 22 |
| 4.7.2: SOFTWARE PLANNING DOCUMENT     | 22 |
| 4.7.3: SOURCE CODE                    | 26 |
| SECTION 5: EXTERNALLY ACQUIRED BLOCKS | 27 |
| 5.1: TRAMELBLAZE                      | 27 |
| 5.1.1: DESCRIPTION                    | 27 |

| The Property of the Control of the C |          |              |                                |           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------|--------------------------------|-----------|
| Prepared by:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Loc/Dep  | Date:        | Document Numbers and Filename: | Revision: |
| Thomas Ngu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ven CECS | May 14, 2019 | SOPC Specification             | 4.0       |

|     | 5.1.2: FUNCTIONAL REQUIREMENTS      | 27   |
|-----|-------------------------------------|------|
|     | 5.1.3: BLOCK DIAGRAM                | 27   |
|     | 5.1.4: INPUT/OUTPUT                 | 27   |
| SEC | TION 6: INTERNALLY DEVELOPED BLOCKS | 28   |
|     | 6.1: TSI                            | . 28 |
|     | 6.1.1: DESCRIPTION                  | 28   |
|     | 6.1.2: BLOCK DIAGRAM                | 28   |
|     | 6.1.3: INPUT/OUTPUT                 | 28   |
|     | 6.1.4: SOURCE CODE                  | 28   |
|     | 6.2: SOPC_CORE                      | . 29 |
|     | 6.2.1: DESCRIPTION                  | 29   |
|     | 6.2.2: BLOCK DIAGRAM                | 31   |
|     | 6.2.3: INPUT/OUTPUT                 | 32   |
|     | 6.2.4: VERIFICATION                 | 32   |
|     | 6.2.5: SOURCE CODE                  | 32   |
|     | 6.3: RECEIVE ENGINE                 | . 33 |
|     | 6.3.1: DESCRIPTION                  | 33   |
|     | 6.3.2: BLOCK DIAGRAM                | 34   |
|     | 6.3.3: INPUT/OUTPUT                 | 35   |
|     | 6.3.4: VERIFICATION                 | 35   |
|     | 6.3.5: SOURCE CODE                  | 35   |
|     | 6.3.6: RECEIVE ENGINE CONTROL UNIT  | 36   |
|     | 6.3.7: RECEIVE ENGINE DATAPATH      | 39   |
|     | 6.4: TRANSMIT ENGINE                | . 45 |
|     | 6.4.1: DESCRIPTION                  | 45   |
|     | 6.4.2: BLOCK DIAGRAM                | 46   |
|     | 6.4.3: INPUT/OUTPUT                 | 47   |
|     | 6.4.4: VERIFICATION                 | 47   |
|     | 6.4.5: SOURCE CODE                  | 47   |
|     | 6.4.6: SHIFT REGISTER               | 48   |
|     | 6.5: EMBEDDED STATIC RAM            | 50   |

 
 Chip Specification Reference Manual

 Loc/Dep
 Date:
 Document Numbers a
 Prepared by: Document Numbers and Filename: Revision: Thomas Nguyen CECS May 14, 2019 **SOPC Specification** 4.0

| 6.5.1: DESCRIPTION                   | 50 |
|--------------------------------------|----|
| 6.5.2: BLOCK DIAGRAM                 | 50 |
| 6.5.3: INPUT/OUTPUT                  | 51 |
| 6.5.4: VERIFICATION                  | 51 |
| 6.6: ASYNCHRONOUS-IN SYNCHRONOUS-OUT | 53 |
| 6.6.1: DEFINITION                    | 53 |
| 6.6.2: BLOCK DIAGRAM                 | 53 |
| 6.6.3: INPUT/OUTPUT                  | 53 |
| 6.6.4: VERIFICATION                  | 53 |
| 6.6.5: SOURCE CODE                   | 53 |
| 6.7: LOAD REGISTER                   | 54 |
| 6.7.1: DEFINITION                    | 54 |
| 6.7.2: BLOCK DIAGRAM                 | 54 |
| 6.7.3: INPUT/OUTPUT                  | 54 |
| 6.7.4: VERIFICATION                  | 54 |
| 6.7.5: SOURCE CODE                   | 54 |
| 6.8: POSEDGE DETECT                  | 55 |
| 6.8.1: DEFINITION                    | 55 |
| 6.8.2: BLOCK DIAGRAM                 | 55 |
| 6.8.3: INPUT/OUTPUT                  | 55 |
| 6.8.4: VERIFICATION                  | 55 |
| 6.8.5: SOURCE CODE                   | 55 |
| 6.9: ADDRESS DECODER                 | 56 |
| 6.9.1: DEFINITION                    | 56 |
| 6.9.2: BLOCK DIAGRAM                 | 56 |
| 6.9.3: INPUT/OUTPUT                  | 56 |
| 6.9.4: VERIFICATION                  | 56 |
| 6.9.5: SOURCE CODE                   | 56 |
| 6.10: BAUD DECODER                   | 57 |
| 6.10.1: DEFINITION                   | 57 |
| 6.10.2: INPUT/OUTPUT                 | 57 |

| Prepared by: | Loc/Dep  | Date:        | Document Numbers and Filename: | Revision: |
|--------------|----------|--------------|--------------------------------|-----------|
| Thomas Ngu   | yen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

| 6.10.3: VERIFICATION                               | 57 |
|----------------------------------------------------|----|
| 6.10.4: SOURCE CODE                                | 57 |
| 6.9: SR FLOP                                       | 58 |
| 6.11.1: DEFINITION                                 | 58 |
| 6.11.2: BLOCK DIAGRAM                              | 58 |
| 6.11.3: INPUT/OUTPUT                               | 58 |
| 6.11.4: VERIFICATION                               | 58 |
| 6.11.5: SOURCE CODE                                | 58 |
| SECTION 7: CHIP VERIFICATION PLAN                  | 59 |
| 7.1: SOPC CORE VERIFICATION                        | 59 |
| 7.2: RECEIVE ENGINE VERIFICATION                   | 61 |
| 7.3: TRANSMIT ENGINE VERIFICATION                  | 62 |
| SECTION 8: CHIP LEVEL TEST                         | 64 |
| APPENDIX:                                          | 67 |
| A.1: TOP LEVEL                                     | 68 |
| A.2: TECHNOLOGY SPECIFIC INSTATIATIONS             | 69 |
| A.3: SOPC CORE                                     | 70 |
| A.4: ASYNCHRONOUS-IN SYNCHRONOUS-OUT REGISTER      | 72 |
| A.5: ADDRESS DECODER                               | 73 |
| A.6: SET RESET FLOP                                | 74 |
| A.7: POSITIVE-EDGE DETECT                          | 75 |
| A.8: LOAD REGISTER                                 | 76 |
| A.9: BAUD DECODER                                  | 77 |
| A.10: TRANSMIT ENGINE                              | 78 |
| A.11: RECEIVE ENGINE                               | 80 |
| A.12: RECEIVE ENGINE CONTROL UNIT                  | 81 |
| A.13: RECEIVE ENGINE DATAPATH                      | 83 |
| A.14: ASSEMBLY PROGRAM                             | 85 |
| Table of Cincinn                                   |    |
| Table of Figures Figure 1: Nexys 4 UART Connection | 11 |
| Figure 2: Nexys 4 I/O Connection                   |    |

| ·            |           |              |                                |           |
|--------------|-----------|--------------|--------------------------------|-----------|
| Prepared by: | Loc/Dep   | Date:        | Document Numbers and Filename: | Revision: |
| Thomas Ng    | uyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

| Figure 3: IBUF/IBUFG                                 | 13 |
|------------------------------------------------------|----|
| Figure 4: OBUF                                       | 13 |
| Figure 5: TramelBlaze Architecture                   | 14 |
| Figure 6: Top Level Block Diagram                    | 19 |
| Figure 7: Top Level Detailed Diagram                 | 20 |
| Figure 8: Flowchart for Initialization and Main Loop | 22 |
| Figure 9: TramelBlaze Top Level Block Diagram        | 27 |
| Figure 10: TSI Block Diagram                         | 28 |
| Figure 11: SOPC_CORE Block Design                    | 29 |
| Figure 12: SOPC_CORE Detailed Block Design           | 31 |
| Figure 13: RX_Engine Block                           |    |
| Figure 14: Receive Engine Detailed Block Design      | 34 |
| Figure 15: RX_control FSM                            | 36 |
| Figure 16: RX_control verification 1                 | 37 |
| Figure 17: RX_control verification 2                 | 38 |
| Figure 18: RX_control verification 3                 | 38 |
| Figure 19: RX_DATAPATH Block Diagram                 | 39 |
| Figure 20: RX_Datapath Detailed Block Design         | 40 |
| Figure 21: RX_Datapath Verification 1                | 41 |
| Figure 22: RX_Datapath Verification 2                | 42 |
| Figure 23: RX_Datapath Verification 3                | 42 |
| Figure 24: RX Shift Register Detailed Block Diagram  | 43 |
| Figure 25: RX Shift Register Verification            | 43 |
| Figure 26: Remap Register Detailed Block Diagram     | 44 |
| Figure 27: Remap Verification                        | 44 |
| Figure 28: TX_ENGINE Block Diagram                   | 45 |
| Figure 29: TX_ENGINE Detailed Block Diagram          | 46 |
| Figure 30: Shift Register Block Diagram              | 48 |
| Figure 31: Shift Register Detailed Block Diagram     | 48 |
| Figure 32: SRAM Block Diagram                        | 50 |
| Figure 33: SRAM Verification 1                       |    |
| Figure 34: SRAM Verification 2                       |    |
| Figure 35: SRAM Verification 3                       | 52 |
| Figure 36: SRAM Verification 4                       |    |
| Figure 37: SRAM Verification 5                       | 52 |
| Figure 38: AISO Block Detailed Diagram               | 53 |
| Figure 39: AISO Verification                         |    |
| Figure 40: Load Register Block Detailed Diagram      | 54 |
| Figure 41: Load Register Verification                |    |
| Figure 42: Posedge Detect Detailed Block Diagram     |    |
| Figure 43: Posedge Detect Verification               | 55 |
| Figure 44: Address Decoder Block Diagram             | 56 |

| ·            |           |              |                                |           |
|--------------|-----------|--------------|--------------------------------|-----------|
| Prepared by: | Loc/Dep   | Date:        | Document Numbers and Filename: | Revision: |
| Thomas Ng    | uyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

| Figure 45: Address Decoder Verification | 56              |
|-----------------------------------------|-----------------|
| S                                       | 57              |
| _                                       | 57              |
| 3                                       | 58              |
| ·                                       | 58              |
| ·                                       | 61              |
|                                         | 63              |
|                                         | 64              |
| Figure 53: Program Verification 2       | 64              |
| Figure 54: Memory Test 1                | 65              |
| Figure 55: Memory Test 2                | 65              |
| Figure 56: Memory Test 3                | 66              |
| Figure 57: Dump Memory Test             | 66              |
|                                         |                 |
|                                         | Table of Tables |
|                                         | 14              |
|                                         | 17              |
| •                                       | 17              |
| -                                       | 18              |
| •                                       | 18              |
|                                         | 18              |
| . = 0                                   | 21              |
| . —                                     | 21              |
| Table 9: TramelBlaze Signal Names       | 27              |
| Table 10: TSI Signal Names              | 28              |
| Table 11: SOPC_CORE Signal Names        | 32              |
|                                         | 35              |
| = 0                                     | 37              |
| Table 14: RX_Datapath Signal Names      | 41              |
|                                         | 43              |
|                                         | 44              |
|                                         | 47              |
| <u> </u>                                | 49              |
| _                                       | 51              |
| _                                       | 53              |
|                                         | 54              |
| Table 22: Posedge Detect Signal Names   | 55              |
| Table 23: Address Decoder Signal Names. | 56              |
| Table 24: Baud Decoder Signal Names     | 57              |
| Table 25: SR Flop Signal Names          | 58              |

| Chip Specification Reference M | anual |
|--------------------------------|-------|

| Prepared by: | Loc/Dep   | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-----------|--------------|--------------------------------|-----------|
| Thomas Ngu   | ıyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

10 of 93

#### **SECTION 1: INTRODUCTION**

The Chip Specification Manual details all the information there is about the Universal Asynchronous Receiver and Transmitter (UART) and the 16-bit embedded system TramelBlaze. The embedded system, TramelBlaze, utilizing the UART is an emulator of the 8-bit PicoBlaze to work on the Nexys 4 Artix-7 FPGA. These two components are abstract layers making the System on a Programmable Chip (SOPC). The SOPC communicates to a specific device utilizing the UART protocol through the Technology Specific Instantiation (TSI) or commonly known as I/O PAD to use the I/O drivers from standard Artix-7 libraries.

#### 1.1: PURPOSE

The purpose of this manual is to provide information for every part of a chip in order to recreate, use, and understand the SOPC and TSI. Chip level block diagrams, detailed block diagrams, I/O signal mapping and module verification will be provided to further the understanding of these two components. Utilizing the microprocessor, an assembly program can be used to demonstrate how the SOPC uses the UART protocol to receive or transmit data through the microprocessor and an embedded SRAM to a device terminal.

| _ | _ | •  | ~~ |
|---|---|----|----|
| 1 | 1 | Ωŧ | 93 |

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Na    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### **SECTION 2: DOCUMENTS**

The section entails the documents and hardware used to assist in designing the chip. The Nexys 4, the Artix-7 libraries and the PicoBlaze microprocessor are key interfaces to the SOPC in order to use the assembly program and the UART protocol.

#### 2.1: NEXYS 4 BOARD DATASHEET

The datasheet details the specifics to use the Nexys 4 FPGA board for the SOPC. It includes the schematic for the UART connections and the basic I/O connections.

#### 2.1.1: UART CONNECTIONS

Figure 1: Nexys 4 UART Connection



Figure 1 shows the necessary connections between the Nexys 4 Board and the Micro-USB to communicate using UART serial communication protocol.

| Prepared by: | Loc/Dep  | Date:        | Document Numbers and Filename: | Revision: |
|--------------|----------|--------------|--------------------------------|-----------|
| Thomas Ngu   | yen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### 2.1.2: I/O Connections

Figure 2: Nexys 4 I/O Connections



Figure 2 shows all the available I/O port connections possible on the Nexys 4 Artix-7 FPGA board. The necessary connections for the SOPC are the buttons, LEDs and slide switches.

| Prepared by: | Loc/Dep     | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-------------|--------------|--------------------------------|-----------|
| Thomas N     | Nguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### 2.2: ARTIX-7 LIBRARY

The standard library provides the simple essentials to implement the TSI for the SOPC input and output signals.

Figure 3: IBUF/IBUFG



Figure 3 shows an input buffer used for all inputs. The IBUF is the universal input buffer while the IBUFG is for the clock input.

Figure 4: OBUF



Figure 4 shows the universal output buffer for all output. It drives signals from the FPGA to external output pads.

#### 2.3: PICOBLAZE MICROPROCESSOR

The PicoBlaze is an 8-bit RISC microprocessor from Xilinx for use in their FPGA and CPLD products. The PicoBlaze is compatible with some of the Xilinx FPGAs. It was made for the Spartan-3, Virtex-II and Virtex-II Pro families. The processor comes with license cores that are free to use for Xilinx products. In order for the PicoBlaze to be compatible with the Artix-7, John Tramel, the professor of CECS 460, developed an emulator to run the PicoBlaze as a 16-bit RISC microprocessor. The PicoBlaze utilizes assembly program instructions inside the instruction ROM to fetch, decode and execute register-based instructions. The PicoBlaze consists of a 1K x 18 PROM, 64 word scratchpad RAM, and 31 word call/return stack. The TramelBlaze ups the memories to 4K x 16 PROM, 512 x 16 scratchpad, 128 x 16 call/return stack. Both have 16 16-bit wide registers.

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas N     | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### 2.3.1: ARCHITECTURE

Figure 5: TramelBlaze Architecture



The PicoBlaze architecture is no different from the TramelBlaze with the exception of the different memory sizes.

#### 2.3.2: INSTRUCTION SET

Table 1: TramelBlaze Instruction Set

| Instruction              | Description                                                                                             | Function                                                            | ZERO | CARRY |
|--------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|-------|
| ADD sX, kk               | Add register sX with literal kk                                                                         | $sX \leftarrow sX + kk$                                             | ?    | ?     |
| ADD sX, sY               | Add register sX with register sY                                                                        | $sX \leftarrow sX + sY$                                             | ?    | ?     |
| ADDCY sX, kk<br>(ADDC)   | Add register sX with literal kk with CARRY bit                                                          | sX ← sX + kk + CARRY                                                | ,    | ?     |
| ADDCY sX, sY<br>(ADDC)   | Add register sX with register sY with CARRY bit                                                         | sX ← sX + sY + CARRY                                                | ,    | ?     |
| AND sX, kk               | Bitwise AND register sX with literal kk                                                                 | sx ← sX AND kk                                                      | ,    | 0     |
| AND sX, sY               | Bitwise AND register sX with register sY                                                                | $sX \leftarrow sX \ AND \ sY$                                       | ?    | 0     |
| CALL aaa                 | Unconditionally call subroutine at aaa                                                                  | TOS ← PC<br>PC ← aaa                                                | -    | -     |
| CALL C, aaa              | If CARRY flag set, call subroutine at aaa                                                               | If CARRY = 1, $\{TOS \leftarrow PC, PC \leftarrow aaa\}$            | -    | -     |
| CALL NC, aaa             | If CARRY flag not set, call subroutine at aaa                                                           | If CARRY = 0, $\{TOS \leftarrow PC, PC \leftarrow aaa\}$            | -    | -     |
| CALL NZ, aaa             | If ZERO flag not set, call subroutine at aaa                                                            | If ZERO = 0, $\{TOS \leftarrow PC, PC \leftarrow aaa\}$             | -    | -     |
| CALL Z, aaa              | If ZERO flag set, call subroutine at aaa                                                                | If ZERO = 1, $\{TOS \leftarrow PC, PC \leftarrow aaa\}$             | -    | -     |
| COMPARE sX, kk<br>(COMP) | Compare register sX with literal kk. Set CARRY and ZERO flags as appropriate. Registers are unaffected. | If sX = kk, ZERO $\leftarrow$ 1<br>If sX < kk, CARRY $\leftarrow$ 1 | ?    | ?     |

**15** of **93** 

|              |            | •            |                                |           |
|--------------|------------|--------------|--------------------------------|-----------|
| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

Table 1: TramelBlaze Instruction Set (continue)

| Instruction                 | Description                                      | Function                              | ZERO | CARRY |
|-----------------------------|--------------------------------------------------|---------------------------------------|------|-------|
| COMPARE sX, sY              | Compare register sX with register sY.            | If sX = sY, ZERO $\leftarrow$ 1       | ?    | ?     |
| (COMP)                      | Set CARRY and ZERO flags as                      | If sX < sY, CARRY $\leftarrow$ 1      |      |       |
|                             | appropriate. Registers are unaffected.           |                                       |      |       |
| DISABLE INTERRUPT<br>(DINT) | Disable interrupt input                          | INTERRUPT_ENABLE ← 0                  | -    | -     |
| Interrupt Event             | Asynchronous interrupt input. Preserve           | Preserved ZERO ← ZERO                 | -    | -     |
|                             | flags and PC. Clear INTERRUPT_ENABLE             | Preserved CARRY ← CARRY               |      |       |
|                             | flag. Jump to interrupt vector at address        | INTERRUPT_ENABLE ← 0                  |      |       |
|                             | 3FF.                                             | TOS ← PC                              |      |       |
|                             |                                                  | PC ← 3FF                              |      |       |
| FETCH sX, (sY)              | Read scratchpad RAM location pointed             | $sX \leftarrow RAM[(sY)]$             | -    | -     |
| (FETCH sX, sY)              | to by register sY into register sX               |                                       |      |       |
| FETCH sX, ss                | Read scratchpad RAM location ss into register sX | $sX \leftarrow RAM[ss]$               | -    | -     |
| INPUT sX, pp                | Read value on input port location pp             | PORT_ID ← pp                          | -    | -     |
| (IN)                        | into register sX                                 | $sX \leftarrow IN\_PORT$              |      |       |
| JUMP aaa                    | Unconditionally jump to aaa                      | PC ← aaa                              | -    | -     |
| JUMP C, aaa                 | If CARRY flag set, jump to aaa                   | If CARRY = 1, PC ← aaa                | -    | -     |
| JUMP NC, aaa                | If CARRY flag not set, jump to aaa               | If CARRY = 0, PC ← aaa                | -    | -     |
| JUMP NZ, aaa                | If ZERO flag not set, jump to aaa                | If ZERO = 0, PC ← aaa                 | -    | -     |
| JUMP Z, aaa                 | If ZERO flag set, jump to aaa                    | If ZERO = 1, PC ← aaa                 | ı    | -     |
| LOAD sX, kk                 | Load register sX with literal kk                 | sX ← kk                               | -    | -     |
| LOAD sX, sY                 | Load register sX with register sY                | $sX \leftarrow sY$                    | -    | -     |
| OR sX, kk                   | Bitwise OR register sX with literal kk           | $sX \leftarrow sX OR kk$              | ?    | 0     |
| OR sX, sY                   | Bitwise OR register sX with register sY          | $sX \leftarrow sX OR sY$              | ?    | 0     |
| OUTPUT sX, (sY)             | Write register sX to output port location        | PORT ID ← sY                          | -    | -     |
| (OUT sX, sY)                | pointed to by register sY                        | OUT PORT ← sX                         |      |       |
| OUTPUT sX, (pp)             | Write register sX to output port location        | PORT_ID ← pp                          | -    | -     |
| (OUT sX, pp)                | рр                                               | OUT_PORT ← pp                         |      |       |
| RETURN                      | Unconditionally return from subroutine           | PC ← TOS + 1                          | -    | -     |
| (RET)                       |                                                  |                                       |      |       |
| RETURN C                    | If CARRY flag set, return from                   | If CARRY = 1, PC $\leftarrow$ TOS + 1 | -    | -     |
| (RET C)                     | subroutine                                       |                                       |      |       |
| RETURN NC                   | If CARRY flag not set, return from               | If CARRY = 0, PC $\leftarrow$ TOS + 1 | -    | -     |
| (RET NC)                    | subroutine                                       |                                       |      |       |
| RETURN NZ                   | If ZERO flag not set, return from                | If ZERO = 0, PC $\leftarrow$ TOS + 1  | -    | -     |
| (RET NZ)                    | subroutine                                       |                                       |      |       |
| RETURN Z<br>(RET Z)         | If ZERO flag set, return from subroutine         | If ZERO = 1, PC $\leftarrow$ TOS + 1  | -    | -     |
| RETURNI DISABLE             | Return from interrupt service routine.           | PC ← TOS                              | -    | -     |
| (RETI DISABLE)              | Interrupt remains disabled.                      | ZERO ← Preserved ZERO                 |      |       |
|                             |                                                  | CARRY ← Preserved CARRY               |      |       |
|                             |                                                  | INTERRUPT_ENABLE ← 0                  |      |       |
| RETURNI ENABLE              | Return from interrupt service routine.           | PC ← TOS                              | -    | -     |
| (RETI ENABLE)               | Re-enable interrupt.                             | ZERO ← Preserved ZERO                 |      |       |
|                             |                                                  | CARRY ← Preserved CARRY               |      |       |
|                             |                                                  | INTERRUPT_ENABLE ← 1                  |      |       |
| RL sX                       | Rotate register sX left                          | $sX \leftarrow \{sX[6:0], sX[7]\}$    | ?    | ?     |
|                             |                                                  | CARRY ← sX[7]                         |      |       |
| RR sX                       | Rotate register sX right                         | $sX \leftarrow \{sX[0], sX[7:1]\}$    | ?    | ?     |
|                             |                                                  | $CARRY \leftarrow sX[0]$              |      |       |

**16** of **93** 

| Prepared by: | Loc/Dep | Date:        | Document Numbers and Filename: | Revision: |
|--------------|---------|--------------|--------------------------------|-----------|
| Thomas Nguy  | en CECS | May 14, 2019 | SOPC Specification             | 4.0       |

Table 1: TramelBlaze Instruction Set (continue)

| Instruction    | Description                                  | Function                               | ZERO | CARRY |
|----------------|----------------------------------------------|----------------------------------------|------|-------|
| SL0 sX         | Shift register sX left, zero fill            | $sX \leftarrow \{sX[6:0], 0\}$         | ?    | ?     |
|                |                                              | $CARRY \leftarrow sX[7]$               |      |       |
| SL1 sX         | Shift register sX left, one fill             | $sX \leftarrow \{sX[6:0], 1\}$         | 1    | ?     |
|                |                                              | $CARRY \leftarrow sX[7]$               |      |       |
| SLA sX         | Shift register sX left through all bits,     | $sX \leftarrow \{sX[6:0], CARRY\}$     | ?    | ?     |
|                | including CARRY                              | $CARRY \leftarrow sX[7]$               |      |       |
| SLX sX         | Shift register sX left. Bit sX[0] is         | $sX \leftarrow \{sX[6:0], sX[0]\}$     | ?    | ?     |
|                | unaffected                                   | $CARRY \leftarrow sX[7]$               |      |       |
| SR0 sX         | Shift register sX right, zero fill           | $sX \leftarrow \{0, sX[7:1]\}$         | ?    | ?     |
|                |                                              | $CARRY \leftarrow sX[0]$               |      |       |
| SR1 sX         | Shift register sX right, one fill            | $sX \leftarrow \{0, sX[7:1]\}$         | 1    | ?     |
|                |                                              | $CARRY \leftarrow sX[0]$               |      |       |
| SRA sX         | Shift register sX right through all bits,    | $sX \leftarrow \{CARRY, sX[7:1]\}$     | ?    | ?     |
|                | including CARRY                              | $CARRY \leftarrow sX[0]$               |      |       |
| SRX sX         | Shift register sX right. Bit sX[0] is        | $sX \leftarrow \{sX[7], sX[7:1]\}$     | ?    | ?     |
|                | unaffected                                   | $CARRY \leftarrow sX[0]$               |      |       |
| STORE sX, (sY) | Write register sX to scratchpad RAM          | $RAM[(sY)] \leftarrow sX$              | -    | -     |
| (STORE sX, sY) | location pointed to by register sY           |                                        |      |       |
| STORE sX, ss   | Write register sX to scratchpad RAM          | $RAM[ss] \leftarrow sX$                | -    | -     |
|                | location ss                                  |                                        |      |       |
| SUB sX, kk     | Subtract literal kk from register sX         | $sX \leftarrow sX - kk$                | -    | -     |
| SUB sX, sY     | Subtract register sY from register sX        | $sX \leftarrow sX - sY$                | -    | -     |
| SUBCY sX, kk   | Subtract literal kk from register sX with    | $sX \leftarrow sX - kk - CARRY$        | ?    | ?     |
| (SUBC)         | CARRY (borrow)                               |                                        |      |       |
| SUBCY sX, sY   | Subtract register sY from register sX        | $sX \leftarrow sX - sY - CARRY$        | ?    | ?     |
| (SUBC)         | with CARRY (borrow)                          |                                        |      |       |
| TEST sX, kk    | Test bits in register sX against literal kk. | If(sX AND kk) = 0, ZERO $\leftarrow$ 1 | ?    | ?     |
|                | Update CARRY and ZERO flags. Registers       | CARRY ← odd parity of (sX              |      |       |
|                | are unaffected                               | AND kk)                                |      |       |
| TEST sX, sY    | Test bits in register sX against register    | If(sX AND sY) = 0, ZERO $\leftarrow$ 1 | ?    | ?     |
|                | sY. Update CARRY and ZERO flags.             | CARRY ← odd parity of (sX              |      |       |
|                | Registers are unaffected                     | AND sY)                                |      |       |
| XOR sX, kk     | Bitwise XOR register sX with literal kk      | $sX \leftarrow sX XOR kk$              | ?    | 0     |
| XOR sX, sY     | Bitwise XOR register sX with register sY     | $sX \leftarrow sX XOR sY$              | ?    | 0     |

| Operand | Description                                                                                                                                      |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| sX      | One of 16 possible register locations ranging from s0 through sF or specified as a literal                                                       |
| sY      | One of 16 possible register locations ranging from s0 through sF or specified as a literal                                                       |
| aaa     | 12-bit address, specified either as a literal or a four-digit hexadecimal value ranging from 0000 to FFFF or a labeled location.                 |
| kk      | 16-bit immediate constant, specified as a literal or a two-digit hexadecimal value ranging from 00 to FF or specified as a literal               |
| рр      | 16-bit port address, specified as a literal or a two-digit hexadecimal value ranging from 00 to FF or specified as a literal                     |
| SS      | 9-bit scratchpad RAM address, specified either as a literal or a three-digit hexadecimal value ranging from 000 to 1FF or specified as a literal |
| RAM[n]  | Contents of scratchpad RAM at location n                                                                                                         |
| TOS     | Value stored at top of stack                                                                                                                     |

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

# **SECTION 3: REQUIREMENTS**

#### 3.1: INTERFACE REQUIREMENTS

The input and output of the SOPC core comes from and to the Nexys 4 Artix-7 FPGA board through a Technology Specific Instantiation (TSI). To communicate with each other, the design has eleven baud rates to choose from using four onboard switches of the FPGA. Parity is controlled by another three switches. The parity control contains a switch for eight-bit, parity enable and odd/even parity select. These are based on and compatible with industrial standards.

Table 2: Baud Rate

| Switches [7:4] | Bit Time  | Baud Rate |
|----------------|-----------|-----------|
| 0000           | 3.3333 ms | 300       |
| 0001           | 833.33 us | 1200      |
| 0010           | 416.66 us | 2400      |
| 0011           | 208.33 us | 4800      |
| 0100           | 104.16 us | 9600      |
| 0101           | 52.083 us | 19200     |
| 0110           | 26.041 us | 38400     |
| 0111           | 17.361 us | 57600     |
| 1000           | 8.6806 us | 115200    |
| 1001           | 4.3403 us | 230400    |
| 1010           | 2.1701 us | 460800    |
| 1011           | 1.0851 us | 921600    |

Table 3: Parity Control

| Switches [3:1] | Bits | Parity |
|----------------|------|--------|
| 000            | 7    | None   |
| 001            | 7    | None   |
| 010            | 7    | Even   |
| 011            | 7    | Odd    |
| 100            | 8    | None   |
| 101            | 8    | None   |
| 110            | 8    | Even   |
| 111            | 8    | Odd    |

|              | Chip Specification Reference Manual |              |                                |           |  |
|--------------|-------------------------------------|--------------|--------------------------------|-----------|--|
| Prepared by: | Loc/Dep                             | Date:        | Document Numbers and Filename: | Revision: |  |
| Thomas I     | Nguyen CECS                         | May 14, 2019 | SOPC Specification             | 4.0       |  |

#### 3.2: PHYSICAL REQUIREMENTS

The SOPC utilizes seven switches out of sixteen from the FPGA board to control the baud rate and parity and one button out of five for reset. The switches are in a specific order for a register within the SOPC. The switches [7:1] are used. Switches [7:4] is for baud rate control. Switches [3:1] is for parity control. The LED[15:0] are used to show that the board is on and actually running outside of the UART terminal.

Table 4: Physical Buttons

| BTNU      | BTND | BTNC | BTNL | BTNR |
|-----------|------|------|------|------|
| SYS_RESET | N/A  | N/A  | N/A  | N/A  |

Table 5: Physical Switches

| SW7     | SW6     | SW5     | SW4     | SW3     | SW2     | SW1     | SW0 |
|---------|---------|---------|---------|---------|---------|---------|-----|
| i_SW[7] | i_SW[6] | i_SW[5] | i_SW[4] | i_SW[3] | i_SW[2] | i_SW[1] | N/A |

Table 6: Physical Light Emitting Diodes

| LED15     | LED14     | LED13     | LED12     | LED11     | LED10     | LED9     | LED8     |
|-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|
| o_LED[15] | o_LED[14] | o_LED[13] | o_LED[12] | o_LED[11] | o_LED[10] | o_LED[9] | o_LED[8] |
| LED7      | LED6      | LED5      | LED4      | LED3      | LED2      | LED1     | LED0     |
| o_LED[7]  | o_LED[6]  | o_LED[5]  | o_LED[4]  | o_LED[3]  | o_LED[2]  | o_LED[1] | o_LED[0] |

| Prepared by: Loc/ | ep Date:        | Document Numbers and Filename: | Revision: |
|-------------------|-----------------|--------------------------------|-----------|
| Thomas Nguyen CE  | CS May 14, 2019 | SOPC Specification             | 4.0       |

# **SECTION 4: TOP LEVEL IMPLEMENTATION**

#### 4.1: DESCRIPTION

The top level of the design is to implements the connection between the SOPC\_CORE and the TSI. The SOPC\_CORE contains the microprocessor and UART engine program. The program inside the microprocessor communicates with the SOPC\_CORE through UART. The TSI contains references to the Artix 7 FPGA libraries and buffers all incoming input and output data from the hardware and software. I/O, including clock and reset, go through a buffer that is the TSI before heading out or into the SOPC\_CORE. Input go through an IBUF or IBUFG and output go through an OBUF. Output signals are driven from the FPGA to external devices.

Figure 6: Top Level Block Diagram



| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### 4.2: BLOCK DIAGRAM

Figure 7: Top Level Detailed Diagram



#### 4.3: DATA FLOW DESCRIPTION

The baudm is an input that determines the baud rate or transfer rate of data to and from the hardware. LEDs receive data to light up.

**21** of **93** 

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |  |
|--------------|------------|--------------|--------------------------------|-----------|--|
| Thomas N     | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |  |

# 4.4: INPUT/OUTPUT

#### 4.4.1: SIGNAL NAMES

Table 7: Top\_Level Signal Names

| Signal       | From                      | To        |
|--------------|---------------------------|-----------|
| SYS_CLK      | 100MHz Crystal Oscillator | SOPC_CORE |
| SYS_RESET    | BTNU                      | SOPC_CORE |
| i_SW         | FPGA Switches             | SOPC_CORE |
| i_RX         | FPGA RX                   | SOPC_CORE |
| o_TX         | SOPC_CORE                 | FPGA TX   |
| [15:0] o_LED | SOPC_CORE                 | FPGA LEDs |

#### 4.4.2: PIN ASSIGNMENTS

Table 8: Top\_Level Pin Assignments

| Signal Name | Pin Location | Signal Name | Pin Location |
|-------------|--------------|-------------|--------------|
| SYS_CLK     | E3           | o_LED[3]    | N14          |
| SYS_RST     | M18          | o_LED[4]    | R18          |
| i_SW[1]     | J15          | o_LED[5]    | V17          |
| i_SW[2]     | L16          | o_LED[6]    | U17          |
| i_SW[3]     | M13          | o_LED[7]    | U16          |
| i_SW[4]     | R15          | o_LED[8]    | V16          |
| i_SW[5]     | R17          | o_LED[9]    | T15          |
| i_SW[6]     | T18          | o_LED[10]   | U14          |
| i_SW[7]     | U18          | o_LED[11]   | T16          |
| o_TX        | D4           | o_LED[12]   | V15          |
| i_RX        | C4           | o_LED[13]   | V14          |
| o_LED[0]    | H17          | o_LED[14]   | V12          |
| o_LED[1]    | K15          | o_LED[15]   | V11          |
| o_LED[2]    | J13          |             |              |

#### 4.4.3: ELECTRICAL CHARACTERISTICS

- Buttons
  - o 3.3V as logical 1
  - o OV as logical O
- Switches
  - o 1.8V as logical 1
  - o 0V as logical 0

#### 4.5: CLOCKS

The Nexys 4 Artix-7 FPGA board has a single 100MHz crystal oscillator clock.

| Prepared by:  | Loc/Dep | Date:        | Document Numbers and Filename: | Revision: |
|---------------|---------|--------------|--------------------------------|-----------|
| Thomas Nguyer | CECS    | May 14, 2019 | SOPC Specification             | 4.0       |

#### **4.6: RESETS**

Every register and flop within the SOPC utilize a single reset that is generated by a synchronized signal through the use of an asynchronous in synchronous out (AISO) hardware model. This is to prevent any possibility of metastability happening during reset due to unsynced signals.

#### 4.7: SOFTWARE

#### 4.7.1: DESCRIPTION

The assembly program that the microprocessor executes is programmed into the PROM. The program is an interface to allow the UART protocol to communicate with other devices outside of the SOPC. The program first does a memory test on bootup and is followed by a banner. After the banner a prompt is initiated to allow the user to input characters from the keyboard. Any key press will echo back what the user input. There are specific characters with added functions when received by the UART. The '@' key displays the number of characters received since reset, the '\*" key displays the author's hometown and the '%' key dumps the memory again. The memory takes in all received data and stores them inside the embedded RAM to be accessed and dumped. Only on hardware reset will cause the embedded RAM to be emptied.

#### 4.7.2: SOFTWARE PLANNING DOCUMENT

Figure 8: Flowchart for Initialization and Main Loop



| Prepared by: | Loc/Dep | Date:        | Document Numbers and Filename: | Revision: |
|--------------|---------|--------------|--------------------------------|-----------|
| Thomas Nguye | en CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### Pseudo Code for ISR:

Start @ Address 0500

read status flag

obtain TXRDY flag and check if high

if TXRDY flag is high

call TXRDY function

obtain RXRDY flag and check if high

if RXRDY flag is high

call RXRDY function

#### Pseudo Code for TXRDY Function:

if DISPLAY register is 8

jump to MEM\_TEST0 function

else if 9

jump to MEM\_TEST1 function

else if A

jump to MEM\_TEST2 function

else if B

jump to MEM\_TEST3 function

else if C

jump to MEM\_TEST4 function

else if D

jump to MEM\_TEST5 function

else if DISPLAY register is 1

jump to BANNER\_O function

else if DISPLAY register is 2

jump to PROMPT\_O function

else if DISPLAY register is 3

jump to HOMETOWN\_O function

else if DISPLAY register is 4

jump to CHAR\_COUNT\_O function

else if DISPLAY register is 5

jump to BACKSPACE\_O function

else if DISPLAY register is 6

jump to CAR\_RET\_O function

else if DISPLAY register is 7

jump to MEM\_DUMP function

fetch from memory pointed by stack pointer

output memory contents @location

increment stack pointer

| Chip Specification Referen | ce Manual |
|----------------------------|-----------|
|----------------------------|-----------|

**24** of **93** 

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

```
Pseudo Code for RXRDY Function:
```

if STATUS is equal to (Status & 1C)

call ERROR function

check RX input

if RX is null

return to ISR

if RX is the same as RX old

jump to RXFB

if RX is hex 2A (asterisk)

set DISPLAY to 3

set stack pointer to 9

else if RX is hex 40 (@)

convert character count binary to ascii and store into memory

set DISPLAY to 4

set stack pointer to hex F0

else if RX is hex 7F (backspace)

if character counter is 0

return to ISR

set DISPLAY to 5

set stack pointer to hex 16

subtract from character counter

subtract from SRAM pointer

else if RX is hex D (carriage return)

set DISPLAY to 6

set stack pointer to hex 14

else if RX is hex 25 (percent)

set DISPLAY to 7

set stack pointer to hex 8000

else

increment character counter

output RX to SRAM

increment SRAM pointer

output RX to terminal

set RX old to RX

jump to CAR\_RET\_I

return to ISR

| - |              |         |              |                                |           |
|---|--------------|---------|--------------|--------------------------------|-----------|
| Ī | Prepared by: | Loc/Dep | Date:        | Document Numbers and Filename: | Revision: |
|   | Thomas Nguy  | en CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### Pseudo Code for Memory Test:

initialize stack pointer initialize DISPLAY register to 8 load temporary register with AAAA output to memory address pointed by stack pointer increment stack pointer output content at location in memory reset stack pointer to initialized value repeat with 5555 initialize stack pointer load address location into temporary register output address to memory address pointed by stack pointer increment stack pointer output content at location in memory reset stack pointer to 0 load DISPLAY register to 0 return to ISR

#### Pseudo Code for BANNER\_O Function:

for stack pointer < 11

output from memory location pointed by stack pointer set stack pointer to 0 store string characters of prompt onto stack starting at stack point 0 store string characters of hometown onto stack store string characters of carriage return and line feed onto stack store string characters of backspace onto stack set DISPLAY reg to 0 return to ISR

#### Pseudo Code for PROMPT\_O Function:

for stack pointer < A

output from memory location pointed by stack pointer set stack pointer to 0 set DISPLAY reg to 0 return to ISR

#### Pseudo Code for HOMETOWN\_O Function:

for stack pointer < 16 output from memory location pointed by stack pointer set stack pointer to 0 set DISPLAY reg to 0 return to ISR

| Chip Specification Reference Manu | ıal |
|-----------------------------------|-----|
|-----------------------------------|-----|

**26** of **93** Loc/Dep Date: Document Numbers and Filename: Revision: May 14, 2019 **SOPC Specification** 4.0 Thomas Nguyen CECS

## Pseudo Code for CHAR\_COUNT\_O Function:

for stack pointer < 57

output from memory location pointed by stack pointer

set stack pointer to 0

set DISPLAY reg to 6

return to ISR

Prepared by:

#### Pseudo Code for BACKSPACE\_O Function:

for stack pointer < 19

output from memory location pointed by stack pointer

set stack pointer to 0

set temporary register = RX

set DISPLAY reg to 0

return to ISR

#### Pseudo Code for CAR\_RET\_O Function:

for stack pointer < 16

output from memory location pointed by stack pointer

set stack pointer to 0

set DISPLAY reg to 2

return to ISR

#### <u>Pseudo Code for DUMP\_MEM\_O Function:</u>

for stack pointer < SRAM pointer value

input from SRAM memory

output from memory location pointed by stack pointer

set stack pointer to 0

set DISPLAY reg to 0

return to ISR

4.7.3: SOURCE CODE

See A.14: ASSEMBLY PROGRAM

27 of 93

| Prepared by: | Loc/Dep     | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-------------|--------------|--------------------------------|-----------|
| Thomas       | Nguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

### SECTION 5: EXTERNALLY ACQUIRED BLOCKS

#### 5.1: TRAMELBLAZE

#### 5.1.1: DESCRIPTION

The TramelBlaze is a 16-bit emulator of the 8-bit PicoBlaze in order to use the PicoBlaze ISA in newer versions of the Nexys FPGA boards. It provides all the functions of the original PicoBlaze.

#### **5.1.2: FUNCTIONAL REQUIREMENTS**

The TramelBlaze requires the creation of the 128x16 Stack RAM and 512x16 Scratch RAM and then the use of an assembler to convert assembly code into a .coe file for the 4096x16 Instruction ROM to tell what the rest of the hardware to do. There is also a 16x16 array register.

#### 5.1.3: BLOCK DIAGRAM

Figure 9: TramelBlaze Top Level Block Diagram



#### 5.1.4: INPUT/OUTPUT

Table 9: TramelBlaze Signal Names

| INPUTS         | OUTPUTS         |
|----------------|-----------------|
| CLK            | [15:0] OUT_PORT |
| RESET          | [15:0] PORT_ID  |
| [15:0] IN_PORT | READ_STROBE     |
| INTERRUPT      | WRITE_STROBE    |
|                | INTERRUPT_ACK   |

| Prepared by: | Loc/Dep  | Date:        | Document Numbers and Filename: | Revision: |
|--------------|----------|--------------|--------------------------------|-----------|
| Thomas Nguy  | yen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

# SECTION 6: INTERNALLY DEVELOPED BLOCKS

#### 6.1: TSI

#### 6.1.1: DESCRIPTION

The technology specific instantiation (TSI) is an I/O PAD. The I/O PADs interface with the pins of the device. They use the library of the device and serve as an input and output buffer of the device to external devices.

#### 6.1.2: BLOCK DIAGRAM

Figure 10: TSI Block Diagram



#### 6.1.3: INPUT/OUTPUT

Table 10: TSI Signal Names

| INPUTS       | OUTPUTS      |
|--------------|--------------|
| SYS_CLK      | o_CLK        |
| SYS_RESET    | o_RESET      |
| i_RX         | o_RX         |
| [7:0] i_SW   | [7:0] o_SW   |
| i_TX         | o_TX         |
| [15:0] i_LED | [15:0] o_LED |

#### 6.1.4: SOURCE CODE

See A.2: TECHNOLOGY SPECIFIC INSTATIATIONS

| Prepared by: | Loc/Dep  | Date:        | Document Numbers and Filename: | Revision: |
|--------------|----------|--------------|--------------------------------|-----------|
| Thomas Ngu   | yen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### 6.2: SOPC CORE

#### 6.2.1: DESCRIPTION

The SOPC\_CORE exists to implement a processor that receives and transfers bits of data. The current design implements the full Universal Asynchronous Receiver Transmitter (UART) and works in unison with the TramelBlaze to receive and transmit data via terminal. The switches of the UART controls the baud rate at which data is being transferred and received and the parity control.

The SOPC\_CORE is made up of the UART RX and TX Engine, TramelBlaze, Baud Decoder, Address Decoder, Asynchronous-In-Synchronous-Out Register, Positive Edge Detect, LEDs, SR flop and load register.



Figure 11: SOPC\_CORE Block Design

rx\_engine – This is the UART Receive Engine. It receives data bits input by the user. It generates interrupts to the microprocessor and the amount and speed of data bits it receives are changed based on the parity control and baud switches.

tx\_engine – This is the UART Transmit Engine. It transmits data bits, generates interrupts to the microprocessor and the amount and speed of data bits transmitted are changed based on the parity control and baud switches.

**30** of **93** 

| Prepared by: | Loc/Dep   | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-----------|--------------|--------------------------------|-----------|
| Thomas Ng    | uyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

TramelBlaze – A 16-bit microprocessor that is emulating an 8-bit microprocessor PicoBlaze. The microprocessor is externally developed by John Tramel to run and execute program-based assembly instructions from the 4K x 16 PROM.

baud\_dec – This is the baud rate decoder. It has eleven types of baud rate to select from based on switch [7:4] of the FPGA starting from the slowest to fastest.

AISO\_register – The Asynchronous-In-Synchronous-Out register allows an input signal to become synchronous across the entire hardware. This register is used to bring reset to a synchronous known state in order to prevent metastability.

posedge detect – This allows an active signal to be caught for 1 clock cycle and no more than that.

LEDs – The LED register is assigned the output of the contents of specific register of the program depending on a specific write address.

SR\_flop – The set and reset flip flop waits for the pulse signal from the posedge\_detect to acknowledge the interrupt request and turn off the interrupt.

LD\_reg – This register receives a load signal from a specific write address of the program from TramelBlaze and assigns the UARTCONFIG signal the state of the switches from the FPGA.

| ·            |            |              |                                |           |
|--------------|------------|--------------|--------------------------------|-----------|
| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
| Thomas Na    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### 6.2.2: BLOCK DIAGRAM

Figure 12: SOPC\_CORE Detailed Block Design



|    | _   |    |
|----|-----|----|
| ວາ | o-f | വാ |
| ~  | ()1 | 77 |

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas N     | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

# 6.2.3: INPUT/OUTPUT

Table 11: SOPC\_CORE Signal Names

| INPUTS      | OUTPUTS      |
|-------------|--------------|
| clk100mhz   | uart_rxd_out |
| reset       | [15:0] leds  |
| bit8        |              |
| pen         |              |
| ohel        |              |
| [3:0] baudm |              |
| uart_txd_in |              |

6.2.4: VERIFICATION

See section <u>7.1: SOPC CORE VERIFICATION</u>

6.2.5: SOURCE CODE
See A.3: SOPC CORE

| Prepared by: | Loc/Dep | Date:        | Document Numbers and Filename: | Revision: |
|--------------|---------|--------------|--------------------------------|-----------|
| Thomas Nguye | n CECS  | May 14, 2019 | SOPC Specification             | 4.0       |

#### 6.3: RECEIVE ENGINE

#### 6.3.1: DESCRIPTION

The purpose of this module is to provide half of the Universal Asynchronous Receiver Transmitter (UART). The focus will be the receive. The receive engine consists of two module components that make it up. It has the RX Control Unit and RX Datapath. The RX Control comprises the counter values to make sure the speed at which bits are received are the same as the baud rate. The RX Datapath uses the counter to make sure the RX data in are received at the right time and checks for when it is ready to receive the next set of data, parity error, framing error and overflow error.



Figure 13: RX\_Engine Block

| Chin | <b>Specification</b> | Poforonco | Manual   |
|------|----------------------|-----------|----------|
| Cnib | Specification        | Reference | ivianuai |

|     | •  | ~~ |
|-----|----|----|
| чΔ. | Λt | 43 |

|  | Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--|--------------|------------|--------------|--------------------------------|-----------|
|  | Thomas Na    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

# 6.3.2: BLOCK DIAGRAM

Figure 14: Receive Engine Detailed Block Design



| ~- | •  | ~~ |
|----|----|----|
| 35 | OΤ | 43 |

| Prepared by: | Loc/Dep   | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-----------|--------------|--------------------------------|-----------|
| Thomas Ngu   | uyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

# 6.3.3: INPUT/OUTPUT

Table 12: RX Engine Signal Names

| INPUTS           | OUTPUTS |
|------------------|---------|
| clk              | rx      |
| reset            | rxrdy   |
| baud_rate [19:0] | perr    |
| read             | ferr    |
| bit8             | ovf     |
| pen              |         |
| ohel             |         |

6.3.4: VERIFICATION

See section 7.2: RECEIVE ENGINE VERIFICATION

6.3.5: SOURCE CODE

See A.11: RECEIVE ENGINE

|              |            | <u> </u>     |                                |           |
|--------------|------------|--------------|--------------------------------|-----------|
| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
| Thomas Na    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### 6.3.6: RECEIVE ENGINE CONTROL UNIT

#### 6.3.6.1: Definition

The receive engine control unit generates the control signals to the receive engine datapath. The control unit has a bit time counter that counts to the full or half bit time value of the baud rate according to which state it is in the Finite State Machine (FSM). In state 1 or the start state, the time is half because the state machine is checking to see if the start bit remains for half a bit time.

There is a bit counter, which counts the frame of the data selected by eight bit and parity enable bit.

The FSM consists of 3 states. For the first state, it is consistently checking for a transition from high to low of the RX before going to state 1 in order to find when to get the start bit. Start then remains high for half a bit time before moving to the last state. It remains in state 2 until done is set and starts over from state 0.

#### 6.3.6.2: Finite State Machine



Figure 15: RX\_control FSM

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |  |
|--------------|------------|--------------|--------------------------------|-----------|--|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |  |

### 6.3.6.3: Input/Output

Table 13: RX\_control Signal Names

| INPUTS      | OUTPUTS |
|-------------|---------|
| clk         | btu     |
| reset       | done    |
| Rx          | start   |
| [19:0] baud |         |
| bit8        |         |
| pen         |         |

### 6.3.6.4: Verification

The module starts in state 0 before going into state 1 as soon as rx is low. Start and doit are set as soon as they reach state 1.



Figure 16: RX\_control verification 1

| Prepared by: | Loc/Dep | Date:        | Document Numbers and Filename: | Revision: |
|--------------|---------|--------------|--------------------------------|-----------|
| Thomas Nguy  | en CECS | May 14, 2019 | SOPC Specification             | 4.0       |

It remains in state 1 until btu is high and rx remaining low.

Figure 17: RX\_control verification 2



To go back to state 0, the signal done must be set. Doit remains high and start has already turned off at this point. As soon as done is set, the next state becomes 0 and the cycle is repeated.

Figure 18: RX\_control verification 3



6.3.6.5: Source Code

See A.12: RECEIVE ENGINE CONTROL UNIT

| Prepared by: | Loc/Dep  | Date:        | Document Numbers and Filename: | Revision: |
|--------------|----------|--------------|--------------------------------|-----------|
| Thomas Ngu   | yen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### 6.3.7: RECEIVE ENGINE DATAPATH

#### 6.3.7.1: Description

The receive engine datapath receives the frame of bits from the UART RX to the shift register within and continues until it receives the stop bit. The bits inside the shift register are then remapped to 10 bits. 8 bits are transferred as data output. The UART status flags are also set in this module.

The RXRDY flag waits for when done is set before going high.

The PERR, or parity-bit error, flag is set when the data frame is mismatched with the parity bit set by the parity control.

The FERR, or framing error, flag is set when the stop bit is mismatched with the settings of parity control.

The OVF, or overflow error, flag is set when more data is received when the frame is already finished.



Figure 19: RX\_DATAPATH Block Diagram

| Chin | <b>Specification</b> | Poforonco | Manual   |
|------|----------------------|-----------|----------|
| Cnib | Specification        | Reference | ivianuai |

|    | •   |    |
|----|-----|----|
| 40 | Ot. | 93 |

| Prepared by: | Loc/Dep | Date:        | Document Numbers and Filename: | Revision: |  |
|--------------|---------|--------------|--------------------------------|-----------|--|
| Thomas Nguye | n CECS  | May 14, 2019 | SOPC Specification             | 4.0       |  |

# 6.3.7.2: Block Diagram

Figure 20: RX\_Datapath Detailed Block Design



| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |  |
|--------------|------------|--------------|--------------------------------|-----------|--|
| Thomas N     | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |  |

### 6.3.7.3: Input/Output

Table 14: RX\_Datapath Signal Names

| INPUTS | OUTPUTS    |
|--------|------------|
| Clk    | [7:0] toTB |
| Reset  | rxrdy      |
| Btu    | perr       |
| Start  | ferr       |
| bit8   | ovf        |
| Pen    |            |
| Ohel   |            |
| Done   |            |
| Read   |            |
| SDI    |            |

### 6.3.7.4: Verification

This verification confirms that RXRDY is set when done is high. It also shows that FERR will set because done and the stop bit are high as well.



Figure 21: RX\_Datapath Verification 1

| Prepared by: | Loc/Dep   | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-----------|--------------|--------------------------------|-----------|
| Thomas Ngu   | uyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

PERR is set when pen, done and the par OR par\_even are all high.

Figure 22: RX\_Datapath Verification 2



OVF is set when rxrdy and done are active at the same time.

Figure 23: RX\_Datapath Verification 3



6.3.7.5: Source Code

See A.13: RECEIVE ENGINE DATAPATH

43 of 93

| Prepared by: | Loc/Dep     | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-------------|--------------|--------------------------------|-----------|
| Thomas N     | lguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

### 6.3.7.6: Receive Engine Shift Register

#### 6.3.7.6.1: Definition

The RX shift register takes in incoming data bits from the UART RX. When bit time up is set, the bits start shifting until start is set. The first bit in is the first out.

### 6.3.7.6.2: Block Diagram

Figure 24: RX Shift Register Detailed Block Diagram



#### 6.3.7.6.3: Input/Output

Table 15: RX Shift Register Signal Names

| INPUTS | OUTPUTS         |
|--------|-----------------|
| clk    | [9:0] shift_reg |
| rst    |                 |
| SH     |                 |
| SDI    |                 |

#### 6.3.7.6.4: Verification

The simulation shows that the bits have been shifting in from MSB to LSB whenever SH is high in the figure below.

Figure 25: RX Shift Register Verification



### 6.3.7.6.5: Source Code

See A.13: RECEIVE ENGINE DATAPATH

| Prepared by:  | Loc/Dep | Date:        | Document Numbers and Filename: | Revision: |
|---------------|---------|--------------|--------------------------------|-----------|
| Thomas Nguyer | n CECS  | May 14, 2019 | SOPC Specification             | 4.0       |

### 6.3.7.7: Receive Engine Remap

#### 6.3.7.7.1: Definition

The remap is a combinational block used to re-position the data from the RX shift register depending on the parity control bits. This is to ensure the data frame is can be used to detect framing, parity and overflow error.

#### 6.3.7.7.2: Block Diagram

Figure 26: Remap Register Detailed Block Diagram



#### 6.3.7.7.3: Input/Output

Table 16: Remap Signal Names

| INPUTS     | OUTPUTS     |  |
|------------|-------------|--|
| bit8       | [9:0] remap |  |
| pen        |             |  |
| [9:0] data |             |  |

#### 6.3.7.7.4: Verification

While bit8 and pen are inactive, the data from the shift register is re-position 2 bits to the right because there are only 8 bits. When bit8 is set, it is re-position 1 bit to the right because now there is 9 bits. With both bit8 and pen there is 10 bits so no re-position.

Figure 27: Remap Verification



#### 6.3.7.7.5: Source Code

See A.13: RECEIVE ENGINE DATAPATH

| Prepared by:  | Loc/Dep | Date:        | Document Numbers and Filename: | Revision: |
|---------------|---------|--------------|--------------------------------|-----------|
| Thomas Nguyer | CECS    | May 14, 2019 | SOPC Specification             | 4.0       |

#### 6.4: TRANSMIT FNGINE

#### 6.4.1: DESCRIPTION

The purpose of this module is to provide half of the Universal Asynchronous Receiver Transmitter (UART). The focus will be the transmit. The transmit engine consists of a shift register that shifts out one bit of data at a time to be transmitted to a terminal. There will be a baud rate controller to adjust the speed in which the data is transmitted. The TX engine uses a bit time counter to count to the baud rate in order to change the transfer speed. The bit counter lets the engine know when it is done. When this happens RS flip flops output bit 0 and TXRDY is asserted to prepare for the next TX. The parity decoder gives the two most significant bits to the SR if the SR wants it. It depends on the input of eight, pen and ohel.

write

Figure 28: TX\_ENGINE Block Diagram

| Chin | Specification | Reference Manua   | ٦l  |
|------|---------------|-------------------|-----|
| CHID | Specification | Reference ivianua | a I |

|    | _  |    |
|----|----|----|
| 46 | Ωt | 93 |

|              |            | •            |                                |           |
|--------------|------------|--------------|--------------------------------|-----------|
| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
| Thomas N     | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

# 6.4.2: BLOCK DIAGRAM

Figure 29: TX\_ENGINE Detailed Block Diagram



| Chip Specification Reference Manual |         |              |                                |           |
|-------------------------------------|---------|--------------|--------------------------------|-----------|
| Prepared by:                        | Loc/Dep | Date:        | Document Numbers and Filename: | Revision: |
| Thomas Nguy                         | en CECS | May 14, 2019 | SOPC Specification             | 4.0       |

# 6.4.3: INPUT/OUTPUT

Table 17: TX\_ENGINE Signal Names

| INPUTS           | OUTPUTS |
|------------------|---------|
| clk              | tx      |
| reset            | txrdy   |
| [19:0] baud_rate |         |
| [7:0] out_port   |         |
| bit8             |         |
| pen              |         |
| ohel             |         |

6.4.4: VERIFICATION

See section <u>7.3: TRANSMIT ENGINE VERIFICATION</u>

6.4.5: SOURCE CODE

See A.10: TRANSMIT ENGINE

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

### 6.4.6: SHIFT REGISTER

### 6.4.6.1: Definition

The shift register serially shifts 11-bit encoded data depending on the parity-bit controls from the parity-bit encoder. After shifting data internally, the shift register transmits LSB to MSB at the frequency of the baud rate. Transmit bit remains high until the start bit is sent.

Figure 30: Shift Register Block Diagram



### 6.4.6.2: Block Diagram

Figure 31: Shift Register Detailed Block Diagram



**49** of **93** 

| Prepared by: | Loc/Dep     | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-------------|--------------|--------------------------------|-----------|
| Thomas N     | lguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

6.4.6.3: Input/Output

Table 18: Shift Register Signal Names

| INPUTS      | OUTPUTS |
|-------------|---------|
| clk         | SDO     |
| reset       |         |
| LD          |         |
| SH          |         |
| SDI         |         |
| pen         |         |
| ohel        |         |
| eight       |         |
| [7:0] ldata |         |

6.4.6.3: Verification

See section <u>7.3: TRANSMIT ENGINE VERIFICATION</u>

6.4.6.4: Source Code

See A.10: TRANSMIT ENGINE

| Chin | <b>Specification</b> | Reference | Manual    |
|------|----------------------|-----------|-----------|
|      | JUCCIIICALIOII       |           | IVIGITAGI |

|   | n | ٥f | Ω: | ) |
|---|---|----|----|---|
| 3 | u | OI | 9: | 3 |

|              |             |              |                                |           | _ |
|--------------|-------------|--------------|--------------------------------|-----------|---|
| Prepared by: | Loc/Dep     | Date:        | Document Numbers and Filename: | Revision: | 1 |
| Thomas       | Nguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |   |

#### 6.5: EMBEDDED STATIC RAM

#### 6.5.1: DESCRIPTION

The 32K x 16 Embedded Static RAM takes up half of the memory space of the microprocessor. The SRAM stores every received byte from the UART and is never cleared. Immediately after the program is ran, a memory test is done and the memory goes through all the addresses from 0x8000 to 0xFFFF and tests it with repeating A's, then 5's, then the address and the address values. After that, the program runs normally. To do a memory dump, the program waits for a hex 25 or the % character to dump the memory. The contents in memory continue to increase every time a new byte is received.

### 6.5.2: BLOCK DIAGRAM



Figure 32: SRAM Block Diagram

**51** of **93** 

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: | l |
|--------------|------------|--------------|--------------------------------|-----------|---|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |   |

## 6.5.3: INPUT/OUTPUT

Table 19: SRAM Signal Names

| INPUTS | OUTPUTS |
|--------|---------|
| clka   | douta   |
| wea    |         |
| dina   |         |
| addra  |         |

### 6.5.4: VERIFICATION

A verification is done to see if the memory takes in values to check for bit errors in the memory. The memory before reset is in an unknown state is shown in the figure below.

Figure 33: SRAM Verification 1

|      | 0              | 1              | 2              | 3              |
|------|----------------|----------------|----------------|----------------|
| 0x0  | XXXXXXXXXXXXX  | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX |
| 0x8  | XXXXXXXXXXXXX  | XXXXXXXXXXXXX  | XXXXXXXXXXXXX  | XXXXXXXXXXXXX  |
| 0x10 | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX |
| 0x18 | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX |
| 0x20 | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX |
| 0x28 | XXXXXXXXXXXXX  | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX |
| 0x30 | XXXXXXXXXXXXX  | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX |
| 0x38 | XXXXXXXXXXXXX  | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX | XXXXXXXXXXXXX  |
| 0x40 | XXXXXXXXXXXXX  | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX | XXXXXXXXXXXXXX |

Memory is then filled with zeros after reset is shown in the figure below.

Figure 34: SRAM Verification 2

|      | 0                 | 1                 | 2                 | 3                 | 4                 |
|------|-------------------|-------------------|-------------------|-------------------|-------------------|
| 0x0  | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 |
| 0x8  | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 |
| 0x10 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 |
| 0x18 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 |
| 0x20 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 |
| 0x28 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 |
| 0x30 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 |
| 0x38 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 |
| 0x40 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 |

| Prepared by: | Loc/Dep     | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-------------|--------------|--------------------------------|-----------|
| Thomas       | Nguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

In the figures below, the memory is being filled with repeating A's first in Figure 35 and followed by repeating 5's in Figure 36 to test if any bits are stuck.

Figure 35: SRAM Verification 3

|      | 0    | 1    | 2    | 3    |
|------|------|------|------|------|
| 0x0  | AAAA | AAAA | AAAA | AAAA |
| 0x4  | AAAA | AAAA | AAAA | AAAA |
| 0x8  | AAAA | AAAA | AAAA | AAAA |
| 0xC  | AAAA | AAAA | AAAA | AAAA |
| 0x10 | AAAA | AAAA | AAAA | AAAA |
| 0x14 | AAAA | AAAA | AAAA | AAAA |
| 0x18 | AAAA | AAAA | AAAA | AAAA |
| 0x1C | AAAA | AAAA | AAAA | AAAA |
| 0x20 | AAAA | AAAA | AAAA | AAAA |
| 0x24 | AAAA | AAAA | AAAA | AAAA |
| 0x28 | AAAA | AAAA | AAAA | AAAA |
| 0x2C | AAAA | AAAA | AAAA | AAAA |
| 0x30 | AAAA | AAAA | AAAA | AAAA |
|      |      |      |      |      |

Figure 36: SRAM Verification 4

|      | 0    | 1    | 2    | 3    |  |
|------|------|------|------|------|--|
| 0x0  | 5555 | 5555 | 5555 | 5555 |  |
| 0x4  | 5555 | 5555 | 5555 | 5555 |  |
| 0x8  | 5555 | 5555 | 5555 | 5555 |  |
| 0xC  | 5555 | 5555 | 5555 | 5555 |  |
| 0x10 | 5555 | 5555 | 5555 | 5555 |  |
| 0x14 | 5555 | 5555 | 5555 | 5555 |  |
| 0x18 | 5555 | 5555 | 5555 | 5555 |  |
| 0x1C | 5555 | 5555 | 5555 | 5555 |  |
| 0x20 | 5555 | 5555 | 5555 | 5555 |  |
| 0x24 | 5555 | 5555 | 5555 | 5555 |  |
| 0x28 | 5555 | 5555 | 5555 | 5555 |  |
| 0x2C | 5555 | 5555 | 5555 | 5555 |  |
| 0x30 | 5555 | 5555 | 5555 | 5555 |  |
|      |      |      |      |      |  |

Lastly, the memory locations in the SRAM are being filled with their corresponding address value in Figure 37 below. This shows that the memory test is a success and the SRAM works.

Figure 37: SRAM Verification 5

|      | 0    | 1    | 2    | 3    |
|------|------|------|------|------|
| 0x0  | 0000 | 0001 | 0002 | 0003 |
| 0x4  | 0004 | 0005 | 0006 | 0007 |
| 0x8  | 0008 | 0009 | 000A | 000B |
| 0xC  | 000C | 000D | 000E | 000F |
| 0x10 | 0010 | 0011 | 0012 | 0013 |
| 0x14 | 0014 | 0015 | 0016 | 0017 |
| 0x18 | 0018 | 0019 | 001A | 001B |
| 0x1C | 001C | 001D | 001E | 001F |
| 0x20 | 0020 | 0021 | 0022 | 0023 |
| 0x24 | 0024 | 0025 | 0026 | 0027 |
| 0x28 | 0028 | 0029 | 002A | 002B |
| 0x2C | 002C | 002D | 002E | 002F |
| 0x30 | 0030 | 0031 | 0032 | 0033 |

| Prepared by: Loc/ | ep Date:        | Document Numbers and Filename: | Revision: |
|-------------------|-----------------|--------------------------------|-----------|
| Thomas Nguyen CE  | CS May 14, 2019 | SOPC Specification             | 4.0       |

#### 6.6: ASYNCHRONOUS-IN SYNCHRONOUS-OUT

#### 6.6.1: DEFINITION

This module is used to bring the entire system into a known state at the same edge of the clock. This prevents unexpected results and metastability. This is done incase system reset de-asserts itself in the middle of the clock pulse so the synchronized reset signal will de-assert itself on the next active edge of the clock.

#### 6.6.2: BLOCK DIAGRAM

Figure 38: AISO Block Detailed Diagram



#### 6.6.3: INPUT/OUTPUT

Table 20: AISO Signal Names

| INPUTS | OUTPUTS    |
|--------|------------|
| clk    | reset_sync |
| reset  |            |

#### 6.6.4: VERIFICATION

The figure below shows that when system reset is pressed, the synchronized reset will deassert itself at the active edge of the clock.

Figure 39: AISO Verification



#### 6.6.5: SOURCE CODE

See A.4: ASYNCHRONOUS-IN SYNCHRONOUS-OUT REGISTER

| Prepared by: | Loc/Dep   | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-----------|--------------|--------------------------------|-----------|
| Thomas Ngu   | uyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

### 6.7: LOAD REGISTER

### 6.7.1: DEFINITION

This register takes in the out port signal from the TramelBlaze when the program is updating the switch configurations. It will only update output when that happens.

### 6.7.2: BLOCK DIAGRAM

Figure 40: Load Register Block Detailed Diagram



### 6.7.3: INPUT/OUTPUT

Table 21: Load Register Signal Names

| INPUTS         | OUTPUTS          |  |
|----------------|------------------|--|
| clk            | [7:0] UARTCONFIG |  |
| reset          |                  |  |
| Ld             |                  |  |
| [7:0] out_port |                  |  |

### 6.7.4: VERIFICATION

The figure below shows that the output will only change when the load is asserted.

Figure 41: Load Register Verification



6.7.5: SOURCE CODE

See A.8: LOAD REGISTER

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### 6.8: POSEDGE DETECT

### 6.8.1: DEFINITION

This module is used to capture a signal for one clock cycle. It is necessary in case a signal stays on too long and causes a specific hardware to do more than it is supposed to because of a long signal.

### 6.8.2: BLOCK DIAGRAM

Figure 42: Posedge Detect Detailed Block Diagram



### 6.8.3: INPUT/OUTPUT

Table 22: Posedge Detect Signal Names

| INPUTS    | OUTPUTS    |
|-----------|------------|
| clk       | POS_detect |
| reset     |            |
| INC_db_in |            |

### 6.8.4: VERIFICATION

The figure below shows that the PED captures a signal for one clock cycle even though signal remains on.

Figure 43: Posedge Detect Verification



6.8.5: SOURCE CODE

See A.7: POSITIVE-EDGE DETECT

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### 6.9: ADDRESS DECODER

#### 6.9.1: DEFINITION

This combination block decodes the port ID from the TramelBlaze. It uses a low active port ID [15] as an enable. When read or write strobe is high, the bit position is the current write or read output index. If port ID is hex 0, then output[0] is used.

#### 6.9.2: BLOCK DIAGRAM

Figure 44: Address Decoder Block Diagram



### 6.9.3: INPUT/OUTPUT

Table 23: Address Decoder Signal Names

| INPUTS         | OUTPUTS |
|----------------|---------|
| [15:0] port_id | wr      |
| writestrobe    | rd      |
| readstrobe     |         |

### 6.9.4: VERIFICATION

When the port ID is hex 1 and write strobe is high, the write output reads hex 2. When the port ID is hex 2 and read strobe is high, the read output reads hex 4.

Figure 45: Address Decoder Verification



6.9.5: SOURCE CODE

See A.5: ADDRESS DECODER

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Na    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### 6.10: BAUD DECODER

#### 6.10.1: DEFINITION

This combination block determines the baud rate frequency for the UART protocol to allow communication with external devices. Frequencies must match in order to receive or transmit data bits correctly.

Figure 46: Baud Decoder Block Diagram



| baud_mode [7:4] | Bit Time  | Baud Rate | Bit Time Count |
|-----------------|-----------|-----------|----------------|
| 0000            | 3.3333 ms | 300       | 333,333        |
| 0001            | 833.33 us | 1200      | 83,333         |
| 0010            | 416.66 us | 2400      | 41,667         |
| 0011            | 208.33 us | 4800      | 20,833         |
| 0100            | 104.16 us | 9600      | 10,417         |
| 0101            | 52.083 us | 19200     | 5,208          |
| 0110            | 26.041 us | 38400     | 2,604          |
| 0111            | 17.361 us | 57600     | 1,736          |
| 1000            | 8.6806 us | 115200    | 868            |
| 1001            | 4.3403 us | 230400    | 434            |
| 1010            | 2.1701 us | 460800    | 217            |
| 1011            | 1.0851 us | 921600    | 109            |

#### 6.10.2: INPUT/OUTPUT

Table 24: Baud Decoder Signal Names

| INPUTS          | OUTPUTS          |
|-----------------|------------------|
| [4:0] baud_mode | [19:0] baud_rate |

### 6.10.3: VERIFICATION

The baud mode switches do match up with the bit time count value for the baud rates in the figure below.

Figure 47: Baud Decoder Verification



6.10.4: SOURCE CODE

See A.9: BAUD DECODER

**58** of **93** 

| Prepared by: | Loc/Dep     | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-------------|--------------|--------------------------------|-----------|
| Thomas N     | lguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### 6.9: SR FLOP

#### **6.11.1: DEFINITION**

The set reset flip-flop's purpose is to send an interrupt request to the TramelBlaze when set is high. Set gets its signal from TXRDY and RXRDY. Reset is active when the TramelBlaze acknowledges the interrupt.

### 6.11.2: BLOCK DIAGRAM

Figure 48: SR Flop Block Diagram



### 6.11.3: INPUT/OUTPUT

Table 25: SR Flop Signal Names

| INPUTS  | OUTPUTS |
|---------|---------|
| clk     | intr    |
| sys_rst |         |
| reset   |         |
| set     |         |

### 6.11.4: VERIFICATION

The figure below shows that interrupt only turns on when set turns high. It remains high until reset is asserted. It won't turn on even if set is active while reset is high.

Figure 49: SR Flop Verification



6.11.5: SOURCE CODE

See A.6: SET RESET FLOP

| Prepared by: | Loc/Dep   | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-----------|--------------|--------------------------------|-----------|
| Thomas Ngi   | uyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

### SECTION 7: CHIP VERIFICATION PLAN

#### 7.1: SOPC CORE VERIFICATION

To prove that the SOPC\_CORE works with the TramelBlaze, this simulation log file shows that the banner and prompt of the program is being received. It receives a data bits and transmits them. In this case CSULB 460 is the banner and thomas:~\$ is the prompt.

```
Isim log file
Isim P.20131013 (signature 0x7708f090)
This is a Full version of Isim.
Time resolution is 1 ps
# onerror resume
# wave add /
# run 1000 ns
Simulator is doing circuit initialization process.
Finished circuit initialization process.
Serial data transmitted=0000000000000
data transmitted=00 Initial
leds=0000000000000000
                                       0
New Data Byte Incoming for i=
{EIGHT, PEN, OHEL}=000
Incoming bit = # run all
PTR is 0000
leds=00000000000000001
1Serial data transmitted=011100000000
data transmitted=00 PTR is 0000
OSerial data transmitted=011100000000
data transmitted=00 PTR is 0001
OSerial data transmitted=011110000110
data transmitted=43 C
PTR is 0002
OSerial data transmitted=011110100110
data transmitted=53 S
PTR is 0003
00Serial data transmitted=011110101010
data transmitted=55 U
PTR is 0004
OSerial data transmitted=011110011000
data transmitted=4c L
PTR is 0005
OSerial data transmitted=011110000100
data transmitted=42 B
PTR is 0006
OSerial data transmitted=011101000000
data transmitted=20
PTR is 0007
1Serial data transmitted=011110000110
data transmitted=43 C
PTR is 0008
11Serial data transmitted=011110001010
data transmitted=45 E
PTR is 0009
1Serial data transmitted=011110000110
data transmitted=43 C
PTR is 000a
1Serial data transmitted=011110100110
data transmitted=53 S
PTR is 000b
1Serial data transmitted=011101000000
data transmitted=20
PTR is 000c
1Serial data transmitted=011101101000
data transmitted=34 4
```

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

```
PTR is 000d
1Serial data transmitted=011101101100
data transmitted=36 6
1PTR is 000e
1Serial data transmitted=011101100000
data transmitted=30 0
PTR is 000f
1Serial data transmitted=011100011010
data transmitted=0d
PTR is 0010
1Serial data transmitted=011100010100
data transmitted=0a
1PTR is 0000
1Serial data transmitted=0111111101000
data transmitted=74 t
PTR is 0001
New Data Byte Incoming for i= 1
{EIGHT, PEN, OHEL}=001
Incoming bit = Serial data transmitted=011111010000
data transmitted=68 h
PTR is 0002
1Serial data transmitted=011111011110
data transmitted=6f o
OPTR is 0003
1Serial data transmitted=011111011010
data transmitted=6d m
PTR is 0004
OSerial data transmitted=0111111000010
data transmitted=61 a
PTR is 0005
OSerial data transmitted=0111111100110
data transmitted=73 s
PTR is 0006
OSerial data transmitted=011101110100
data transmitted=3a :
PTR is 0007
OSerial data transmitted=0111111111100
data transmitted=7e ~
OPTR is 0008
OSerial data transmitted=011101001000
data transmitted=24 $
PTR is 0009
1Serial data transmitted=011101000000
data transmitted=20
leds=000000000011000
DATA RECEIVED=100000101
11111111111111
```

**61** of **93** 

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |  |
|--------------|------------|--------------|--------------------------------|-----------|--|
| Thomas Na    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |  |

### 7.2: RECEIVE ENGINE VERIFICATION

When parity is set to 8N1 and the value is 01010101, the receive bit reads in bit in this order: 10101010. The stop bit as the last high signal of rx where done is high. Btu marks the k/2 of the parity bits. Start happens as soon as the mark goes low for k/2.

Figure 50: RX\_Engine Verification

| Prepared by: | Loc/Dep     | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-------------|--------------|--------------------------------|-----------|
| Thomas N     | lguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### 7.3: TRANSMIT ENGINE VERIFICATION

When using and observing the test bench file for the TX engine. We can find that for every time there is an out\_port data, the shift register will then take in the first two bits of 1 and 0 and then the outport and an MSB bit. The shift register is a 11-bit register while the out\_port is an 8-bit register. When pen is enabled, that is when parity bits matter.

Because the TX only triggers every time a bit is shifted out of the shift register, this simulation log is used to compare the values it takes from the shift register. They happen to be the same.

```
ISim log file
Running: C:\Users\vshoot\Documents\CECS\cecs460\Lab2\tx engine tb isim beh.exe -
intstyle ise -qui -tclbatch isim.cmd -wdb
C:/Users/vshoot/Documents/CECS/cecs460/Lab2/Lab2/tx engine tb isim beh.wdb
ISim P.20131013 (signature 0x7708f090)
This is a Full version of ISim.
Time resolution is 1 ps
# onerror resume
# wave add /
# run 1000 ns
Simulator is doing circuit initialization process.
______
CECS 460 Lab 2: Transmit Engine Test Bench
______
Finished circuit initialization process.
{bit8, pen, ohel} = 000 --- Out Port = 10101010
TRANSMIT (LSB to MSB) and SHIFT Comparison:
Shift = 11010101001
TX = # run all
10010101011
NP bit
{bit8, pen, ohel} = 001 --- Out Port = 10101011
TRANSMIT (LSB to MSB) and SHIFT Comparison:
Shift = 11010101101
     = 10110101011
NP bit
{bit8, pen, ohel} = 010 --- Out Port = 10101101
TRANSMIT (LSB to MSB) and SHIFT Comparison:
Shift = 10010110101
     = 10101101001
EP bit = 0
{bit8, pen, ohel} = 011 --- Out Port = 10110000
TRANSMIT (LSB to MSB) and SHIFT Comparison:
Shift = 11011000001
TX
     = 10000011011
OP bit = 0
{bit8, pen, ohel} = 100 --- Out Port = 10110100
TRANSMIT (LSB to MSB) and SHIFT Comparison:
Shift = 11011010001
      = 10001011011
TX
NP bit
{bit8, pen, ohel} = 101 --- Out Port = 10111001
TRANSMIT (LSB to MSB) and SHIFT Comparison:
Shift = 11011100101
TX = 10100111011
```

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

```
NP bit

{bit8, pen, ohel} = 110 --- Out_Port = 10111111
TRANSMIT (LSB to MSB) and SHIFT Comparison:
Shift = 11011111101
TX = 10111111011
EP bit = 1

{bit8, pen, ohel} = 111 --- Out_Port = 11000110
TRANSMIT (LSB to MSB) and SHIFT Comparison:
Shift = 11100011001
TX = 10011000111
OP bit = 1

Stopped at time : 96912 ns : File
"C:/Users/vshoot/Documents/CECS/cecs460/Lab2/Lab2/tx_engine_tb.v" Line 79
```

You can see here, as soon as loaddi is active on the active edge of the clock, the shift register takes in the first two bits of 1 and 0 and then the rest of the out\_port plus another 1 bit.

11000110

11100011001

out\_port[7:0]

shift[10:0]

111111111111

Figure 51: Transmit Engine Verification

| Prepared by: | Loc/Dep   | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-----------|--------------|--------------------------------|-----------|
| Thomas Ngu   | uyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

### **SECTION 8: CHIP LEVEL TEST**

In the terminal images below, the banner and the prompt are shown. The prompt repeats itself after character limits hits 40 and it returns automatically, any time the return key is pressed, and any time the key @ or \* is pressed. When the @ key is pressed, the program will do a carriage return and linefeed before displaying the number of characters received since reset. Any time the \* key is pressed, "LONG BEACH" will be displayed.

Verification 2 just shows that the backspace key can be erased any characters entered and also modify the inputs.

Figure 52: Program Verification 1

```
RealTerm: Serial Capture Program 2.0.0.70

CSULB CECS 460
thomas: *\sqrt{ Testing counting. abcdefghijklmnopqrstu}}

00040
thomas: *\sqrt{ asdfoij}
00047
thomas: *\sqrt{ mmm oo}
00053
thomas: *\sqrt{ LONG BEACH}}
thomas: *\sqrt{ Backspace testing ABCDEFG1234567890HIJK}
thomas: *\sqrt{ Backspace testing ABCDEFG12345ABCDEFG}
```

The last line of the two figures show that the backspace is working properly.

Figure 53: Program Verification 2

```
RealTerm: Serial Capture Program 2.0.0.70

CSULB CECS 460
thomas: "$ Testing counting. abcdefghijklmnopqrstu
thomas: "$ asdfoij
00047
thomas: "$ mmm oo
00053
thomas: "$ LONG BEACH
thomas: "$ Backspace testing ABCDEFG1234567890HIJK
thomas: "$ Backspace testing ABCDEFGHIJKLMNOPQRSTU
```

| Prepared by: | Loc/Dep     | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-------------|--------------|--------------------------------|-----------|
| Thomas N     | lguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

Here, the memory is tested. First repeated A's are displayed, followed by repeated 5's to show no bits are stuck and then the SRAM addresses are displayed after that. After the memory test, the banner and prompt are displayed normally. Then after every received input, the data is stored into the SRAM. To dump the SRAM, the '%' character is inputted.

Figure 54: Memory Test 1



Repeating 5's are done here and has proven that no bits have gotten stuck, therefore the SRAM is working properly.

Figure 55: Memory Test 2



| Prepared by: | Loc/Dep     | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-------------|--------------|--------------------------------|-----------|
| Thomas N     | Nguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

The figure below shows the last memory test. This dumps all the address locations in the SRAM.

Figure 56: Memory Test 3



A memory dump test with % key. The % key is stored into the SRAM and dumped as well. A carriage return and linefeed are also stored in memory and affects the prompt by overwriting it sometimes. However, if no carriage returns and linefeed are done, everything will display correctly.

Figure 57: Dump Memory Test

```
RealTerm: Serial Capture Program 2.0.0.70

pgrstuvwyz(1)~aիլի են անդան անդան
```

CSULB CECS 460

Ethomas: \*\* awiejfowijefa
thomas: \*\* amimuiwmuw
amimuiwmuwawiejfowijefa
zowmfiwemfoampiwemfoampawiejfowijefa
zowmfiwemfoampiwemfoampawiejfowijefa
zowmfiwemfoampiwemfoampawiejfowijefa
zowmfiwemfoampiwemfoampiwemfoampawiejfowijefa
zowmfiwemfoampiwemfoampiwemfoampiwemfoampawiejfowijefa
zowmfiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwemfoampiwem

| Chin | <b>Specification</b> | Poforonco | Manual   |
|------|----------------------|-----------|----------|
| CHID | Specification        | Reference | ivianuai |

|              | Chip Specification Reference Manual |              |                                |           |  |
|--------------|-------------------------------------|--------------|--------------------------------|-----------|--|
| Prepared by: | Loc/Dep                             | Date:        | Document Numbers and Filename: | Revision: |  |
| Thomas N     | guyen CECS                          | May 14, 2019 | SOPC Specification             | 4.0       |  |

# APPENDIX:

This section includes all the Verilog code for every module and the assembly program code for the chip design, except for external sources.

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### A.1: TOP LEVEL

```
`timescale 1ns / 1ps
// File name: top level.v
//
                                                                      //
// Created by Thomas Nguyen on 5/01/19.
// Copyright c 2019 Thomas Nguyen. All rights reserved.
                                                                      //
//
//
//\,\,\,\,\,\,\, In submitting this file for class work at CSULB
// I am confirming that this is my work and the work // of no one else. In submitting this code I acknowledge that
// plagiarism in student project work is subject to dismissal.
// from the class
module top_level(SYS_CLK, SYS_RST, i_RX, i_SW, o_TX, o_LED);
            SYS CLK, SYS RST, i RX;
   input [7:0] i SW;
   output o_TX;
output [15:0] o_LED;
         w_~-
[7:0] w_SW;
   wire
                w_CLK, w_RST, w_TX, w_RX;
   wire
   wire [15:0] w_LED;
   TSI
            tsi(.SYS_CLK(SYS_CLK), .SYS_RST(SYS_RST), .i_RX(i_RX),
                 .i_SW(i_SW), .o_TX(o_TX), .o_LED(o_LED), .i_TX(w_TX), .i_LED(w_LED), .o_CLK(w_CLK), .o_RST(w_RST), .o_RX(w_RX), .o_SW(w_SW));
   \label{eq:core_core} \texttt{SOPC\_CORE} \  \, \texttt{cor(.clk100mhz\,(w\_CLK), .reset(w\_RST), .baudm\,(w\_SW[7:4]),} \\
                 .bit8(w_SW[3]), .pen(w_SW[2]), .ohel(w_SW[1]), .uart_txd_in(w_RX),
                  .uart rxd out(w TX), .leds(w LED));
```

endmodule

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |  |
|--------------|------------|--------------|--------------------------------|-----------|--|
| Thomas Na    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |  |

### A.2: TECHNOLOGY SPECIFIC INSTATIATIONS

```
`timescale 1ns / 1ps
// File name: top level.v
//
// Created by Thomas Nguyen on 5/01/19.
// Copyright c 2019 Thomas Nguyen. All rights reserved.
//
//
// In submitting this file for class work at CSULB
// I am confirming that this is my work and the work // of no one else. In submitting this code I acknowledge that
// plagiarism in student project work is subject to dismissal. //
// from the class
module TSI(SYS CLK, SYS RST, i RX, i SW, i TX, i LED,
          o CLK, o RST, o RX, o SW, o TX, o LED);
  input SYS CLK, SYS RST, i RX;
  input [7:0] i_SW;
  input
                i TX;
  input [15:0] i_LED;
  output
            o CLK, o RST, o RX;
  output [7:0] o_SW;
  output o_TX;
output [15:0] o_LED;
   //Input Buffer
   IBUFG #(.IOSTANDARD("DEFAULT"))
  SYSTEM CLK(.O(o CLK), .I(SYS CLK));
  IBUF #(.IOSTANDARD("DEFAULT"))
   SYSTEM RESET(.O(o RST), .I(SYS RST));
   IBUF #(.IOSTANDARD("DEFAULT"))
  RX(.O(o RX), .I(i RX));
   IBUF #(.IOSTANDARD("DEFAULT"))
  SWITCHES[7:1](.O(o SW[7:1]), .I(i SW[7:1]));
   //Output Buffer
   OBUF #(.IOSTANDARD("DEFAULT"))
  TX(.O(o_TX), .I(i_TX));
   OBUF #(.IOSTANDARD("DEFAULT"))
  LED[15:0](.O(o_LED), .I(i_LED));
endmodule
```

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### A.3: SOPC CORE

```
`timescale 1ns / 1ps
// File name: SOPC CORE.v
//
                                                            //
// Created by Thomas Nguyen on 5/01/19.
// Copyright c 2019 Thomas Nguyen. All rights reserved.
                                                            //
//
//
// In submitting this file for class work at CSULB
// I am confirming that this is my work and the work // of no one else. In submitting this code I acknowledge that
// plagiarism in student project work is subject to dismissal. //
// from the class
module SOPC CORE(clk100mhz, reset, baudm, bit8, pen, ohel,
              uart txd in, uart rxd out, leds);
            clk100mhz, reset;
  input
  //Baud rate mode
  input [3:0] baudm;
  //Status Flags
  input bit8, pen, ohel;
  //Receive signal
  input uart txd in;
  //Transmit signal
  output uart_rxd_out;
  //16 LEDs
  output [15:0] leds;
  reg [15:0] leds;
  //Tramelblaze
  wire [15:0] inport, outport, portid;
       rst_sync;
ped_d;
  wire
  wire
  wire [7:0] rx_out;
wire [7:0] UARTCONFIG;
  wire [15:0] write_d, read_d, SRAM_out;
  wire [19:0] br;
   // ----- INSTANTIATE MODULES -----
  AISO register AISO(.clk(clk100mhz), .reset(reset), .reset sync(rst sync));
  LD_reg
                      LR(.clk(clk100mhz), .reset(rst_sync), .ld(write_d[6]),
                         .d(outport[15:0]), .q(UARTCONFIG));
  baud dec
                     BAUD(.baud mode(UARTCONFIG[7:4]), .baud rate(br));
  tx engine
                      TX(.clk(clk100mhz), .reset(rst_sync), .ld(write_d[0]),
                         .bit8(UARTCONFIG[3]), .pen(UARTCONFIG[2]),
                         .ohel(UARTCONFIG[1]),
                          .baud_rate(br), .out_port(outport[7:0]),
                          .tx(uart rxd out), .txrdy(txrdy));
                      RX(.clk(clk100mhz), .reset(rst sync), .rx(uart txd in),
  rx engine
                          .bit8(UARTCONFIG[3]), .pen(UARTCONFIG[2]),
                          .ohel(UARTCONFIG[1]), .br(br),
                          .rxrdy(rxrdy), .perr(perr), .ferr(ferr), .ovf(ovf),
                         .rx out(rx out), .read(read d[0]));
  posedge_detect PEDTX(.clk(clk100mhz), .reset(rst_sync), .INC_db_in(txrdy),
                         .POS_detect(ped_tx));
  posedge_detect PEDRX(.clk(clk100mhz), .reset(rst_sync), .INC_db_in(rxrdy),
                         .POS detect(ped rx));
  SR_flop
                    SRF(.clk(clk100mhz),
                                                         .rst sync(rst sync),
```

| Prepared by: | Loc/Dep | Date:        | Document Numbers and Filename: | Revision: |
|--------------|---------|--------------|--------------------------------|-----------|
| Thomas Nguy  | en CECS | May 14, 2019 | SOPC Specification             | 4.0       |

```
.reset(interruptack),
                                                                  .set(ped_d),
                              .interrupt(interrupt));
   tramelblaze top
                         TBT(.CLK(clk100mhz),
                                                                  .RESET(rst sync),
                              .IN_PORT(inport),
.OUT_PORT(outport),
                                                                   .INTERRUPT(interrupt),
                                                                    .PORT ID(portid),
                              .WRITE STROBE(writestrobe),
                              .READ_STROBE(readstrobe),
                              .INTERRUPT ACK(interruptack));
   SRAM
                        SRAM(.clka(clk100mhz),
                              .wea(portid[15] && writestrobe), .addra(portid[14:0]),
                              .dina(outport),
                                                                    .douta(SRAM out));
   //TXRDY OR RXRDY combo
   assign ped d = ((ped tx | ped rx) == 1'b1);
   //mux for inport
   assign inport = (read_d[5]) ? {8'b0, baudm, bit8, pen, ohel, 1'b0}: (read_d[1]) ? {11'b0, ovf, ferr, perr, txrdy, rxrdy}:
                    (read_d[0]) ? {8'b0, rx_out}:
                                   SRAM_out;
   //Address decoder for write and read
   addr_dec DEC(.portid(portid), .ws(writestrobe), .wr(write_d),
                             .rs(readstrobe), .rd(read_d));
   always@(posedge clk100mhz)
      if(rst sync)
         leds <= 16'b0;
      else if(write_d[2])
        leds <= outport;</pre>
      else
         leds <= leds;</pre>
endmodule
```

| Prepared | by: Loc/Dep        | Date:        | Document Numbers and Filename: | Revision: |
|----------|--------------------|--------------|--------------------------------|-----------|
|          | Thomas Nguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### A.4: ASYNCHRONOUS-IN SYNCHRONOUS-OUT REGISTER

```
`timescale 1ns / 1ps
// File name: AISO register.v
11
                                                           //
// Created by Thomas Nguyen on 9/13/18 .
// Copyright c 2019 Thomas Nguyen. All rights reserved.
//
//
// In submitting this file for class work at CSULB
// I am confirming that this is my work and the work // of no one else. In submitting this code I acknowledge that
// plagiarism in student project work is subject to dismissal. // from the class //
/* Description:
* Asynchronous in and synchronous out for reset.
module AISO_register(clk, reset, reset_sync);
  input clk, reset;
output reset_sync;
  reg
           q, d reg;
  always@(posedge clk or posedge reset)
     if(reset) begin
               d_reg <= 1'b0;
               q <= 1'b0;
              end else begin
               d reg <= 1'b1;
               q <= d_reg;
  assign reset_sync = ~q;
endmodule
```

| Prepared by: Loc/ | ep Date:        | Document Numbers and Filename: | Revision: |
|-------------------|-----------------|--------------------------------|-----------|
| Thomas Nguyen CE  | CS May 14, 2019 | SOPC Specification             | 4.0       |

# A.5: ADDRESS DECODER

```
`timescale 1ns / 1ps
// File name: addr dec.v
//
// Created by Thomas Nguyen on 4/08/19.
// Copyright c 2019 Thomas Nguyen. All rights reserved.
//
//
// In submitting this file for class work at CSULB
// I am confirming that this is my work and the work // of no one else. In submitting this code I acknowledge that
// plagiarism in student project work is subject to dismissal. //
// from the class
module addr_dec(portid, ws, rs, wr, rd);
  input ws, rs; input [15:0] portid;
  output reg [15:0] wr, rd;
  always@(*) begin
    wr = 16'b0;
    rd = 16'b0;
  if(~portid[15]) begin
      wr[portid[2:0]] = ws;
      rd[portid[2:0]] = rs;
     end
     else begin
      wr = wr;
      rd = rd;
     end
  end
endmodule
```

| Prepared by: Loc/ | ep Date:        | Document Numbers and Filename: | Revision: |
|-------------------|-----------------|--------------------------------|-----------|
| Thomas Nguyen CE  | CS May 14, 2019 | SOPC Specification             | 4.0       |

# A.6: SET RESET FLOP

```
`timescale 1ns / 1ps
// File name: top_level.v
11
// Created by Thomas Nguyen on 1/29/19.
// Copyright c 2019 Thomas Nguyen. All rights reserved.
//
//
// In submitting this file for class work at CSULB
// I am confirming that this is my work and the work // of no one else. In submitting this code I acknowledge that
// plagiarism in student project work is subject to dismissal. //
// from the class
module SR_flop(clk, rst_sync, reset, set, interrupt);
  input clk, rst_sync, reset, set;
       interrupt;
  output
  reg
  always@(posedge clk, posedge rst_sync)
    if(rst sync)
       intr <= 1'b0;
     else
       case({reset, set})
          {1'b0, 1'b1}: intr <= 1'b1;
          {1'b1, 1'b0}: intr <= 1'b0;
          default: intr <= intr;</pre>
       endcase
  assign interrupt = reset ? 1'b0 : intr;
endmodule
```

| Prepared | by: Loc/Dep        | Date:        | Document Numbers and Filename: | Revision: |
|----------|--------------------|--------------|--------------------------------|-----------|
|          | Thomas Nguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

## A.7: POSITIVE-EDGE DETECT

```
`timescale 1ns / 1ps
// File name: posedge detect.v
//
// Created by Thomas Nguyen on 09/20/2018.
// Copyright c 2019 Thomas Nguyen. All rights reserved.
//
//
//\,\,\,\,\,\,\, In submitting this file for class work at CSULB
// I am confirming that this is my work and the work // of no one else. In submitting this code I acknowledge that
// plagiarism in student project work is subject to dismissal.
// from the class
*****//
// Description:
// A pulse maker that detects the first rising edge and generates // a one clock pulse
module posedge detect(clk, reset, INC db in, POS detect);
  input clk, reset, INC_db_in;
         POS_detect;
q, d;
  output
  req
  always@(posedge clk or posedge reset)
    if(reset) begin
              d <= 1'b0;
               q <= 1'b0;
              end else begin
              d <= INC_db_in;</pre>
               q <= d;
              end
  assign POS detect = ~q & d;
endmodule
```

| Prepared | by: Loc/Dep        | Date:        | Document Numbers and Filename: | Revision: |
|----------|--------------------|--------------|--------------------------------|-----------|
|          | Thomas Nguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

## A.8: LOAD REGISTER

```
`timescale 1ns / 1ps
// File name: LD reg.v
11
                                                             //
// Created by Thomas Nguyen on 3/26/19.
// Copyright c 2019 Thomas Nguyen. All rights reserved.
//
//
// In submitting this file for class work at CSULB
// I am confirming that this is my work and the work // of no one else. In submitting this code I acknowledge that
// plagiarism in student project work is subject to dismissal. //
// from the class //
module LD reg(clk, reset, ld, d, q);
  input cli
input [7:0] d;
                 clk, reset, ld;
  output reg [7:0] q;
  //Sequential Block. If load is set, output gets input else stays the same
  always@(posedge clk, posedge reset)
     if(reset) q <= 8'b0;
else if(ld) q <= d;
else q <= q;
```

| Prepared | by: Loc/Dep        | Date:        | Document Numbers and Filename: | Revision: |
|----------|--------------------|--------------|--------------------------------|-----------|
|          | Thomas Nguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

## A.9: BAUD DECODER

```
`timescale 1ns / 1ps
// File name: baud dec.v
//
                                                                       //
// Created by Thomas Nguyen on 3/17/19.
// Copyright c 2019 Thomas Nguyen. All rights reserved.
                                                                       //
//
//
// In submitting this file for class work at CSULB
// I am confirming that this is my work and the work // of no one else. In submitting this code I acknowledge that
// plagiarism in student project work is subject to dismissal. //
// from the class
module baud dec(baud mode, baud rate);
input [3:0] baud_mode;
output reg [19:0] baud_rate;
// ----- Get Baud Rate ----- //
always@(*)
   case(baud mode)
     // ----- Count No. ----- Rate
     4'b0000 : baud rate = 20'd333 333; // 300
4'b0001 : baud rate = 20'd083 333; // 1200
4'b0010 : baud rate = 20'd041_667; // 2400
      4'b0011 : baud rate = 20'd020 833; // 4800
      4'b0100 : baud_rate = 20'd010_417; // 9600
4'b0101 : baud_rate = 20'd005_208; // 19200
4'b0110 : baud_rate = 20'd005_604; // 38400
      4'b0111 : baud rate = 20'd001 736; // 57600
      4'b1000 : baud_rate = 20'd000_868; //115200
4'b1001 : baud_rate = 20'd000_434; //230400
      4'b1010 : baud rate = 20'd000 217; //460800
      default : baud_rate = 20'd000_109; //921600
   endcase
```

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### A.10: TRANSMIT ENGINE

```
`timescale 1ns / 1ps
// File name: tx engine.v
//
                                                               //
// Created by Thomas Nguyen on 2/18/19.
// Copyright c 2019 Thomas Nguyen. All rights reserved.
//
//
// In submitting this file for class work at CSULB
// I am confirming that this is my work and the work // of no one else. In submitting this code I acknowledge that
// plagiarism in student project work is subject to dismissal.
// from the class
module tx engine ( clk, reset, ld, bit8, pen, ohel, baud rate,
                 out port, tx, txrdy);
                    clk, reset, ld, bit8, pen, ohel;
  input
  input clk, reset, Id, bit8, pen, onei; input [7:0] out_port; input [19:0] baud_rate; //Baud count value
                    tx;
                                 //Transmit
   output
   //flip flops
                 txrdy; //Transmit Ready
   output reg
                   doit, loaddi;
   //registers
             [7:0] ldata; //Ldata
[10:0] shift; //Shift
   req
                                 //Shift Register
   //counters
              [3:0] bc, bc i;
                                 //Bit Count Value
            [19:0] btc, btc_i; //Bit Time Count Value
   reg
                    done, btu;
   wire
              [1:0] parity;
                                  //2 MSB for Shift Register
   reg
   ///////COUNTERS///////////////
   //bit counter
   assign done = (bc i == 4'b1011);
   always@(*)
               bc = 4'b0;
     if(done)
     else if({doit, btu} == 2'b11)
                    bc = bc i + 4'b1;
     else if(\{doit, btu\} == \overline{2}'b10)
                    bc = bc_i;
     else
                    bc = 4'\overline{b}0;
   always@(posedge clk, posedge reset)
     if(reset) bc_i <= 4'b0;
                    bc i <= bc;
     else
   //bit time counter
   assign btu = (btc i == baud rate);
   always@(*)
                    btc = 20'b0;
     if(btu)
     else if({doit, btu} == 2'b10)
                    btc = btc i + 20'b1;
                    btc = 20'\overline{b}0;
     else
   always@(posedge clk, posedge reset)
     if(reset) btc_i \le 20'b0;
     else
                    btc_i <= btc;
```

Prepared by: Loc/Dep Date: Document Numbers and Filename: Revision:
Thomas Nguyen CECS May 14, 2019 SOPC Specification 4.0

```
// ----- FLIP FLOPS ----- //
//loaddi flop
always@(posedge clk, posedge reset)
               loaddi <= 1'b0;
  if(reset)
  else
                  loaddi <= ld;
//RS flop called DOIT
always@(posedge clk, posedge reset)
  if(reset) doit <= 1'b0;
else if(done) doit <= 1'b0;</pre>
  else if(loaddi) doit <= 1'b1;</pre>
                 doit <= doit;
  else
//TX bit
assign tx = shift[0];
//TXRDY RS flop (LOW ACTIVE)
always@(posedge clk, posedge reset)
               txrdy <= 1'b1;
  if(reset)
                 txrdy <= 1'b0;
  else if(ld)
  else if(done) txrdy <= 1'b1;</pre>
                 txrdy <= txrdy;
// ----- REGISTERS ----- //
//ldata register
always@(posedge clk, posedge reset)
               ldata <= 8'b0;
  if(reset)
  else if(ld)
                 ldata <= out port;
                  ldata <= ldata;
  else
//shift register
always@(posedge clk, posedge reset)
  if(reset)
                shift <= 11'h7ff;
  else if(loaddi) shift <= {parity, ldata[6:0], 1'b0, 1'b1};</pre>
  else if(btu) shift <= {1'b1, shift[10:1]};</pre>
                  shift <= shift;
//2-bit data for parity
always@(*)
  case({bit8, pen, ohel})
                          1'b1, (^ldata[6:0])};
     3'h2 : parity = {
     3'h3 : parity = {
                         1'b1, ~(^ldata[6:0])};
     : parity = {
     3'h6 : parity = { (^ldata),
                                      ldata[7]};
           : parity = {~(^ldata),
     3'h7
                                       ldata[7]};
     default: parity =
                          2'b11;
  endcase
```

| Prepared | by: Loc/Dep        | Date:        | Document Numbers and Filename: | Revision: |
|----------|--------------------|--------------|--------------------------------|-----------|
|          | Thomas Nguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

## A.11: RECEIVE ENGINE

```
`timescale 1ns / 1ps
// File name: rx engine.v
//
                                                             //
// Created by Thomas Nguyen on 3/26/19.
// Copyright c 2019 Thomas Nguyen. All rights reserved.
11
//
//\,\,\,\,\,\,\, In submitting this file for class work at CSULB
// I am confirming that this is my work and the work // of no one else. In submitting this code I acknowledge that
// plagiarism in student project work is subject to dismissal. //
// from the class
module rx engine(clk, reset, rx, bit8, pen, ohel, br, rxrdy, perr,
              ferr, ovf, rx out, read);
              clk, reset;
rx, bit8, pen, ohel, read;
  input
  input
  input [19:0] br;
  output rxrdy, perr, ferr, ovf; output [7:0] rx_out;
  wire
              btu, done, start;
                      RXC(.clk(clk), .reset(reset), .rx(rx),
  rx_control
                         .baud(br), .start(start),
                          .bit8(bit8), .pen(pen), .done(done), .btu(btu));
  rx datapath
                     RXD(.clk(clk), .reset(reset), .btu(btu),
                         .start(start), .bit8(bit8), .pen(pen),
                          .ohel(ohel), .done(done), .SDI(rx),
                          .rxrdy(rxrdy), .perr(perr), .ferr(ferr),
                          .ovf(ovf), .toTB(rx out), .read(read));
endmodule
```

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Na    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### A.12: RECEIVE ENGINE CONTROL UNIT

```
`timescale 1ns / 1ps
// File name: rx control.v
//
// Created by Thomas Nguyen on 3/18/19.
// Copyright c 2019 Thomas Nguyen. All rights reserved.
//
//
// In submitting this file for class work at CSULB
  I am confirming that this is my work and the work
// of no one else. In submitting this code I acknowledge that
// plagiarism in student project work is subject to dismissal. //
// from the class
module rx control(clk, reset, rx, baud, start, bit8, pen, done, btu);
              clk, reset;
  input
             rx;
  input
         bit8, pen;
  input
  input [19:0] baud;
  output
              btu;
  output
              done;
  //Present Output
  output start;
              doit;
  req
  reg [1:0] state;
  //Next Outputs
  reg note;
             nstart, ndoit;
  //Counters
  reg [3:0] bc, bc i; //Bit Count Value
        [19:0] btc, btc_i; //Bit Time Count Value
  req
  req
        [3:0] num;
  wire [19:0] start_mux;
  ///////COUNTERS///////////////
  //Bit Time Counter
  assign btu = (btc_i == start_mux);
  always@(*)
             btc = 20'b0;
     if(btu)
     else if({doit, btu} == 2'b10)
                  btc = btc i + 20'b1;
                  btc = 20'b0;
  always@(posedge clk, posedge reset)
    if(reset) btc_i <= 20'b0;
                  btc i <= btc;
     else
  //Bit Counter
  assign done = (bc i == num);
  always@(*)
                 bc = 4'b0;
     if (done)
     else if({doit, btu} == 2'b11)
                  bc = bc i + 4'b1;
     else if({doit, btu} == \overline{2}'b10)
                  bc = bc i;
                  bc = 4'b0;
     else
  always@(posedge clk, posedge reset)
```

Prepared by: Loc/Dep Date: Document Numbers and Filename: Revision:
Thomas Nguyen CECS May 14, 2019 SOPC Specification 4.0

```
bc_i <= 4'b0;
   if(reset)
                    bc i <= bc;
   else
//Combination logic for Bit Counter to increment to
always@(*)
   case({bit8, pen})
      2'b00 : num = 4'h9;
      2'b11 : num = 4'hB;
      default: num = 4'hA;
   endcase
//Start Select Mux for K and \mathrm{K}/2
assign start mux = (start) ? (baud >> 1) : baud;
//FINITE STATE MACHINE (FSM)
//Modified Moore to ensure that the start bit remains
//active for half a bit time.
always@(posedge clk, posedge reset)
   if(reset) {state, start, doit} <= 4'b00_0_0;
else {state, start, doit} <= {nstate, nstart, ndoit};</pre>
always@(*)
   case(state)
      2'b00 : {nstate, nstart, ndoit} = (rx)
                                                   ? 4'b00 0 0 :
                                                      4'b01 1 1 ;
      2'b01 : {nstate, nstart, ndoit} = (rx) ? 4'b00_0^-0_0^- :
                                             (!btu) ? 4'b01_1_1 : 4'b10_0_1 ;
      2'b10 : {nstate, nstart, ndoit} = (done) ? 4'b00 0 0 :
                                                      4'b10_0_1;
4'b00_0_0;
      default: {nstate, nstart, ndoit} =
   endcase
```

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

## A.13: RECEIVE ENGINE DATAPATH

```
`timescale 1ns / 1ps
// File name: rx datapath.v
//
// Created by Thomas Nguyen on 3/18/19.
// Copyright c 2019 Thomas Nguyen. All rights reserved.
//
//
// In submitting this file for class work at CSULB
// I am confirming that this is my work and the work // of no one else. In submitting this code I acknowledge that
// plagiarism in student project work is subject to dismissal.
// from the class
module rx datapath(clk, reset, btu, start, bit8, pen, ohel, done,
                 SDI, rxrdy, perr, ferr, ovf, read, toTB);
                  clk, reset;
  input
  input
                 btu, start, bit8, pen, ohel, done, read;
  //Serial Data Input
                SDI;
  input
  //Output of remap to tramel blaze
           [7:0] toTB;
  output
  //Status for recieve, parity error, framing error and overflow \,
  output reg rxrdy, perr, ferr, ovf;
            [9:0] shift_reg, remap;
  //Mux Signals that are used to create load signals to Status Regs
                 par, par even, gen, SH;
  wire
  reg
////FOR SHIFT REGISTER/////
  //Shift signal
  assign SH = btu & ~start;
  always@(posedge clk, posedge reset)
     if(reset) shift_reg <= 10'b0;</pre>
     else if(SH) shift reg <= {SDI, shift reg[9:1]};
               shift_reg <= shift_reg;
     else
////FOR REMAP COMBO//////
  assign to TB = (bit8) ? remap[7:0] : {1'b0, remap[6:0]};
  always@(*)
     case({bit8, pen})
       2'b00 : remap = {2'b0, shift reg[9:2]};
        2'b01 : remap = {1'b0, shift_reg[9:1]};
        2'b10 : remap = {1'b0, shift_reg[9:1]};
        default: remap = shift reg;
     endcase
  //Parity Gen Select
  assign gen = (bit8) ? remap[7] : 1'b0;
  //Even Parity Mux
  assign par_even = (~ohel) ? (remap[6:0] ^ gen) :
                            ~(remap[6:0] ^ gen) ;
  //Parity Bit Select
  assign par = (bit8) ? remap[8] : remap[7];
  //Stop Bit Select
```

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

```
always@(*)
     case({bit8, pen})
       2'b00 : stop = ~remap[7];
2'b11 : stop = ~remap[9];
        default: stop = ~remap[8];
     endcase
////STATUS REGISTERS//////
   //RXRDY REG
  always@(posedge clk, posedge reset)
     //PERR REG
  always@(posedge clk, posedge reset)
     else
                         perr <= perr;
  //FERRR REG
  always@(posedge clk, posedge reset)
     if(reset) ferr <= 1'b0;
else if(read) ferr <= 1'b0;</pre>
     if(reset)
     else if(done & stop) ferr <= 1'b1;
     else
                         ferr <= ferr;
  //OVF REG
     else if('2')

. reset)

ovf <= 1'b0;

ovf <- 1'b0;
  always@(posedge clk, posedge reset)
     else if (done & rxrdy)
                          ovf <= 1'b1;
                          ovf <= ovf;
     else
```

| Prepared by: | Loc/Dep     | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-------------|--------------|--------------------------------|-----------|
| Thomas N     | Nguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

#### A.14: ASSEMBLY PROGRAM

```
; Thomas Nguyen
; 016238935
; CECS 460
; SOPC TSI External Memory w/ UART
; Assembly code for UART communicating with an \,
; external memory outside of the MCU. The memory
; will be written to on every receive from UART.
; It can be accessed and get a memory dump by the use
; of the "%" character.
; Declare EQU constants
: ------
          EQU 0000
         EQU 0001
ONE
; Register EQU
SCRATCH EQU R0; Scratch RAM

SP EQU R1; Stack Pointer

SRAM EQU R2; SRAM pointer

TEMP EQU R3; Temp reg that takes Scratch mem

LEDS EQU R4;

STATUS EQU R5; Status register

COUNT EQU R6; Char Counter

DISPLAY EQU RA; Keeps track of what is being dis

RX EQU RB; Received data bits

CONFIG EQU RC; The config switch register

S_INDEX EQU RB; Keep track of inputted strings

DELAY EQU RE; Delays leds

DELAY2 EQU RF;
RA; Keeps track of what is being displayed
;Temp Reg for Bin to ASCII
RE EQU R7; Temp Reg for current count RD EQU R8; Temp Reg for max count
                   R9 ; Temp Reg for Adding
            EQU
; Initialization
; -----
            INPUT CONFIG, 0005
START
            OUTPUT CONFIG, 0003

LOAD COUNT, ZEROS

LOAD SP, ZEROS

LOAD CONFIG, ZEROS

LOAD LEDS, ONE

LOAD TEMP, ZEROS

LOAD STATUS, ZEROS
             LOAD DISPLAY, 0008
            LOAD S_INDEX, ZEROS
LOAD DELAY, ZEROS
LOAD DELAY2, ZEROS
             LOAD SRAM,
                                8000
; Initialize Scratch Memory with ASCII Hex values of characters from message
LOAD SCRATCH, 0043; C
             CALL STORER
             LOAD SCRATCH, 0053 ; S
             CALL
                     STORER
             LOAD SCRATCH, 0055 ; U
            CALL STORER
LOAD SCRATCH, 004C ; L
```

| Prepared by: | Loc/Dep     | Date:        | Document Numbers and Filename: | Revision: |
|--------------|-------------|--------------|--------------------------------|-----------|
| Thomas N     | lguyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

```
CALL
               STORER
         LOAD
                         0042
                               ; B
                SCRATCH,
         CALL
                STORER
         LOAD
                SCRATCH,
                         0020
                               ; Space
         CALL
                STORER
         LOAD
                SCRATCH,
                         0043
                                ; C
         CALL
                STORER
                SCRATCH,
                       0045
         LOAD
                                ; E
         CALL
                STORER
                         0043
                SCRATCH,
         LOAD
                                ; C
         CALL
                STORER
         LOAD
                         0053
                SCRATCH,
                               ; S
         CALL
                STORER
         LOAD
                SCRATCH, 0020
                               ; Space
         CALL
                STORER
         LOAD
                SCRATCH, 0034
                               ; 4
         CALL
                STORER
         LOAD
                SCRATCH, 0036
                                ; 6
         CALL
                STORER
                       0030
         LOAD
                SCRATCH,
                               ; 0
                STORER
         CALL
                       000D
         LOAD
                SCRATCH,
                               ; <CR>
         CALL
                STORER
                                ; <LF>
                         000A
         LOAD
                SCRATCH,
               STORER
         CALL
                                ; Stored @ 0x0F, SP @ 0x10
                         00F0
         LOAD
                SP,
         LOAD
                SCRATCH,
                         000D
         CALL
                STORER
         LOAD
                SCRATCH,
                         000A
                              ; <LF>
                STORER
         CALL
                         8000
                               ; Set to Addr 8000 to prepare for mem dump
         LOAD
                SP,
         ENINT
; -----
; MAIN LOOP for LEDs
MAIN
         OUTPUT LEDS,
                         0002
                         9000
         COMP
               LEDS,
         JUMPNZ LEDDELAY
         INPUT CONFIG,
                         0005
         OUTPUT CONFIG,
                         0006
         LOAD LEDS,
                         ONE
         JUMP MAIN
               LEDS
LEDDELAY
         RL
                         FFFF
         LOAD DELAY,
         LOAD DELAY2,
                         0004
COUNT DWN
         SUB
               DELAY,
                         ONE
         COMP,
                DELAY,
                         ZEROS
         JUMPNZ COUNT DWN
                DELAY,
                         FFFF
         LOAD
         SUB
                DELAY2,
                         ONE
         COMP
                DELAY2,
                         ZEROS
         JUMPNZ COUNT_DWN
         JUMP
               MAIN
; -----
; Bin to ASCII
ADDRESS 0200
BIN2ASCII ADD COUNT,
                        S INDEX
                S INDEX,
                         ZEROS
         LOAD
         LOAD
                         COUNT
               RE,
         LOAD
                RD,
                        2710
                              ; 10,000
                FINDIT
         CALL
         ADD
                RB,
                         0030
         STORE
                         00F2
```

RB,

Prepared by: Loc/Dep Date: Document Numbers and Filename: Revision:
Thomas Nguyen CECS May 14, 2019 SOPC Specification 4.0

```
03E8
                          ; 1,000
        LOAD
             RD,
             FINDIT
        CALL
                      0030
        ADD
             RB,
        STORE
                      00F3
        LOAD
             RD,
                     0064
                          ; 100
             FINDIT
        CALL
                      0030
        ADD
             RB,
        STORE
             RB,
                      00F4
                    000A
        LOAD
             RD,
                              10
             FINDIT
        CALL
                     0030
        ADD
             RB,
        STORE
             RB,
                     00F5
        LOAD
             RD,
                      ONE
             FINDIT
        CALL
        ADD
             RB,
                      0030
                      00F6
        STORE
             RB,
        RETURN
                           ; return to ISR
; Subroutines for Bin to ASCII
ADDRESS 0300
       LOAD RB, ZEROS
SUB RE. RD
FINDIT
FNDLOOP
        SUB
             RE,
                    RD ; RE <- RE - RD
        JUMPC RESTORE
                           ; if carry jump
        ADD
             RB,
                    ONE
             FNDLOOP
        JUMP
       ADD RE, RD ; RE <- RE + RD
RESTORE
        RETURN
                           ; return to procedure
; Store to scratch ram and increment pointer
STORER STORE SCRATCH, (SP)
       ADD
           SP,
                    ONE
        RETURN
; Prompt (tomas:~$)
; -----
        ADDRESS 0400
        LOAD SCRATCH, 0074
PROMPT
                          ; t
                          ; Stored @ 0x00
        CALL
            STORER
             SCRATCH,
        LOAD
                     0068
                          ; h
        CALL
             STORER
             SCRATCH, 006F
        LOAD
                          ; 0
             STORER
        CALL
             SCRATCH,
                     006D
        LOAD
        CALL
             STORER
             SCRATCH, 0061
        LOAD
                           ; a
        CALL
             STORER
             SCRATCH, 0073
        LOAD
                           ; s
        CALL
             STORER
             SCRATCH, 003A
        LOAD
                          ; :
        CALL
             STORER
        LOAD
             SCRATCH, 007E
        CALL
             STORER
             SCRATCH,
                     0024
        LOAD
                          ; $
        CALL
             STORER
        LOAD
             SCRATCH,
                      0020
                          ; Space
                           ; Stored @ 0x09
             STORER
        CATITI
        RETURN
```

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

```
; Home Town and Backspace (LONG BEACH<CR><LF><BS>)
HOMETOWN
         LOAD SCRATCH, 004C
                STORER
                                ; Stored @ 0x0A
         CALL
                SCRATCH,
                         004F
                               ; 0
         LOAD
         CALL
                STORER
         LOAD
                SCRATCH, 004E ; N
         CALL
                STORER
         LOAD
                SCRATCH,
                         0047
                               ; G
         CALL
                STORER
         LOAD
                SCRATCH, 0020
                               ; Space
         CALL
                STORER
                SCRATCH, 0042
         LOAD
                                ; B
         CALL
                STORER
                SCRATCH, 0045
         LOAD
                                ; E
         CALL
                STORER
                SCRATCH, 0041
         LOAD
                                ; A
         CALL
                STORER
                SCRATCH,
                         0043
                                ; C
         LOAD
         CALL
                STORER
                SCRATCH, 0048
                                ; H
         LOAD
         CALL
                STORER
         LOAD
                SCRATCH,
                         000D
                                ; <CR>
                                ; Stored @ 0x14
         CALL
                STORER
         LOAD
                SCRATCH,
                         000A
                               ; <LF>
                               ; Stored @ 0x15
         CALL STORER
         LOAD
                SCRATCH, 0008
                              ; Backspace
         CALL
                STORER
                                ; Stored @ 0x16
                SCRATCH, 0020
         LOAD
                                ; Space
         CALL
                STORER
                                ; 17
         LOAD
                SCRATCH,
                         0008
                                ; Backspace
                STORER
         CALL
                                ; Stored @ 0x18
         LOAD
                SP,
                         0D00
                SCRATCH,
         LOAD
                         ZEROS
         CALL
                STORER
         LOAD
                SP,
                         ZEROS
                               ; Set to Addr 0
         RETURN
: ------
; Interrupt Service Routine
ADDRESS 0500
         INPUT STATUS, ONE ; read in status flag AND STATUS, 0002 ; obtain txrdy COMP STATUS, 0002 ; check if tx is high
ISR
         CALLZ TXRDY
                       ONE
ZEROS
         INPUT
                STATUS,
ISR2
         COMP
               DISPLAY
         CALLZ RXRDY
         RETEN
; TX ready
; -----
         COMP Display, 0008 ; MemTest Start
TXRDY
         JUMPZ MEM TESTO
                Display,
         COMP
                         0009
         JUMPZ MEM TEST1
         COMP
                Display,
                         000A
         JUMPZ MEM TEST2
                Display,
                         000B
         COMP
         JUMPZ
               MEM TEST3
         COMP
                Display,
                         000C
               MEM_TEST4
         JUMPZ
         COMP
                Display,
                         000D
                                ;MemTest End
         JUMPZ MEM TEST5
         COMP
               DISPLAY,
                         ONE
```

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

```
JUMPNZ PROMPT O
; Displays Banner
: ------
        COMP SP, 0011
JUMPNZ TX_OUT
LOAD SP, ZEROS
CALL PROMPT
CALL HOMETOWN
LOAD DISPLAY, 0002
BANNER O
; Displays Prompt
COMP DISPLAY, 0002
PROMPT O
        JUMPNZ HOMETOWN_O
                   000A
        COMP
             SP,
        JUMPNZ TX_OUT
LOAD TEMP, RX
LOAD DISPLAY, ZEROS ; finish with prompt message
; -----
; Displays Home town
JUMPNZ CHAR_CNT_O
COMP SP,
        COMP SP, 0016
JUMPNZ TX_OUT
LOAD SP, ZEROS
LOAD DISPLAY, 0002
LOAD TEMP, ZEROS
OUTPUT TEMP, ZEROS
; Displays # of received characters
CHAR_CNT_O COMP DISPLAY, 0004
        JUMPNZ DUMP_MEM_O
        COMP SP, 00F7
JUMPNZ TX_OUT
LOAD SP, 0014
LOAD DISPLAY, 0006
; Dumps contents of SRAM
DUMP MEM O COMP DISPLAY, 0007
        JUMPNZ BACKSPACE_O
        INPUT TEMP, (SP)
OUTPUT TEMP, ZEROS
ADD SP, ONE
COMP SP, SRAM
        JUMPC TX_OUT
: ------
; Displays Backspace
BACKSPACE_O COMP DISPLAY, 0005
        JUMPNZ CAR_RET_O
        COMP SP, 0019
JUMPNZ TX_OUT
LOAD SP, ZEROS
LOAD TEMP, RX
        LOAD DISPLAY, ZEROS
; Displays Carriage Return
```

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

```
CAR_RET_O COMP DISPLAY, 0006
             RETURNNZ

COMP SP, 0016

JUMPNZ TX_OUT

LOAD SP, ZEROS

LOAD DISPLAY, 0002

LOAD TEMP, ZEROS

OUTPUT TEMP, ZEROS

JUMP EXIT_TX
             RETURNNZ
; Transmits Characters through UART
TX_OUT FETCH TEMP, (SP) ; fetch from memory pointed by sp
OUTPUT TEMP, ZEROS ; output memory content @loc
ADD SP, ONE ; Increment through SP
EXIT TX
          RETURN
; Memory Testing; Display repeating A's, 5's & Address
MEM TESTO LOAD SCRATCH, AAAA
             OUTPUT SCRATCH, (SP)
             SP,
                             ONE
                                   FFFF
             JUMPNZ MEM TESTO
             LOAD SCRATCH, ZEROS
OUTPUT SCRATCH, ZEROS
LOAD SP, 8000
             LOAD DISPLAY, 0009
             INPUT SCRATCH, (SP)
OUTPUT SCRATCH, ZEROS
ADD SP, ONE
COMP SP, FFFF
MEM TEST1
                                            ;Display A's
            LOAD SP,
LOAD SCRATCO
                      SP, 8000
SCRATCH, 5555
MEM TEST2
             OUTPUT SCRATCH, (SP)
ADD SP, ONE
                            One
FFFF
             COMP
                      SP,
             JUMPNZ MEM_TEST2
             LOAD SP, 8000
LOAD DISPLAY, 000B
INPUT SCRATCH, (SP)
MEM TEST3
                                            ;Display 5's
             OUTPUT SCRATCH, ZEROS
ADD SP, ONE
COMP SP, FFFF
                      SP,
             RETURNC
             LOAD SP, 8000
LOAD SCRATCH, ZEROS
LOAD DISPLAY, 000C
OUTPUT SCRATCH, (SP)
ADD SCRATCH, ONE
MEM TEST4
                                            ;Load Address
                      SCRATCH, ONE ONE
             ADD
             COMP
                      SP,
                                  FFFF
             JUMPNZ MEM_TEST4
             LOAD
                      SP,
                                   8000
             OUTPUT SCRATCH, ZEROS
             LOAD DISPLAY, 000D
INPUT SCRATCH, (SP)
OUTPUT SCRATCH, ZEROS
ADD SP, ONE
MEM TEST5
                                             ;Display Address
                      SP,
             COMP
                                 FFFF
             RETURNC
             LOAD SCRATCH, ZEROS
LOAD SP, 00F0
             LOAD
                      SP,
```

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas Ng    | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

```
FETCH TEMP, (SP)
OUTPUT TEMP, ZEROS
ADD SP, ONE
FETCH TEMP, (SP)
OUTPUT TEMP, ZEROS
LOAD TEMP, ZEROS
             TEMP,
            SP,
                    ZEROS
        LOAD
            DISPLAY, ONE
        LOAD
        RETURN
; RX ready
AND STATUS, 001C COMP STATUS, 0000
RXRDY
        CALLNZ ERRORF
        INPUT RX, ZEROS COMP RX, ZEROS
            EXIT_RX
        JUMPZ
        COMP
             RX,
                    TEMP
        JUMPZ RXFB
             RX,
        COMP
                    002A ; *
        JUMPZ
             HOMETOWN_I
                     0040 ; @
        COMP
             RX,
        JUMPZ
             CHAR CNT I
        COMP
             RX,
                     007F ; Backspace
             BACKSPACE I
        JUMPZ
                     000D ; CR
        COMP
             RX,
             CAR_RET_I
        JUMPZ
        COMP
             RX,
                     0025 ; %
        JUMPZ DUMP MEM
        ADD
             S INDEX, ONE
        OUTPUT RX, ZEROS
        OUTPUT RX,
                     (SRAM) ; Received Byte to SRAM
                    ONE
             SRAM,
TEMP,
        ADD
        LOAD
             S_INDEX,
        COMP
                     0028
        JUMPZ CAR RET I
EXIT RX
       RETEN
        LOAD SP, 0D00
FETCH RX, (SP)
RXFB
        LOAD
             TEMP,
                    RX
        RETEN
; PERR, FERR, or OVF flags set
: ------
      OUTPUT STATUS, 0002 ; Output Error
        RETURN
: ------
; Receive Home town input
HOMETOWN_I LOAD DISPLAY, 0003
LOAD SP, 0009
        JUMP RESETSTRING
: -----
; Receive character count input
: ------
```

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas N     | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

```
JUMP
          RESETSTRING
; Receive Backspace
BACKSPACE_I COMP S_INDEX, ZEROS
      JUMPZ RXFB
      UUMPZ RXFB
LOAD DISPLAY, 0005
LOAD SP, 0016
SUB S_INDEX, ONE
SUB SRAM, ONE
LOAD TEMP, ZEROS
OUTPUT TEMP, ZEROS
RETEN
      RETEN
; Receive Carriage Return
CAR_RET_I LOAD DISPLAY, 0006
LOAD SP, 0014
JUMP RESETSTRING
; Start Dumping Memory
DUMP_MEM LOAD DISPLAY, 0007
LOAD SP, 8000
JUMP RESETSTRING
; Reset string index and output nothing
RETEN
; -----
; ISR vectored through OFFE
ADDRESS OFFE
ENDIT
      JUMP
          ISR
      END
```

**Chip Specification Reference Manual** 

**93** of **93** 

| Prepared by: | Loc/Dep    | Date:        | Document Numbers and Filename: | Revision: |
|--------------|------------|--------------|--------------------------------|-----------|
| Thomas N     | guyen CECS | May 14, 2019 | SOPC Specification             | 4.0       |

# INTENTIONALLY BLANK