

# CS 380 - GPU and GPGPU Programming Lecture 6: GPU Architecture, Pt. 3

Markus Hadwiger, KAUST

### Reading Assignment #3 (until Sep 20)



#### Read (required):

- Programming Massively Parallel Processors book, Chapter 1 (Introduction)
- Programming Massively Parallel Processors book, Chapter 2 (*History of GPU Comp.*)
- OpenGL 4 Shading Language Cookbook, Chapter 2
- OpenGL Shading Language 4.6 specification: Chapter 2

  https://www.khronos.org/registry/OpenGL/specs/gl/GLSLangSpec.4.60.pdf
- Download OpenGL 4.6 specification
   https://www.khronos.org/registry/OpenGL/specs/gl/glspec46.core.pdf

#### Read (optional):

- GLSL (orange) book, Chapter 7 (OpenGL Shading Language API)
- OpenGL 4 Shading Language Cookbook, Chapter 1

#### Interlude: Instruction Pipelining



Most basic way to exploit instruction-level parallelism (ILP)

Problem: hazards (different solutions: bubbles, ...)





### Where this is going...



#### Summary: three key ideas for high-throughput execution

- 1. Use many "slimmed down cores," run them in parallel
- 2. Pack cores full of ALUs (by sharing instruction stream overhead across groups of fragments)
  - Option 1: Explicit SIMD vector instructions
  - Option 2: Implicit sharing managed by hardware
- 3. Avoid latency stalls by interleaving execution of many groups of fragments
  - When one group stalls, work on another group

#### What's in a GPU?



Heterogeneous chip multi-processor (highly tuned for graphics)

### Compile shader

}

#### 1 unshaded fragment input record

```
sampler mySamp;
Texture2D<float3> myTex;
                                                                           <diffuseShader>:
float3 lightDir;
                                                                           sample r0, v4, t0, s0
                                                                           mul r3, v0, cb0[0]
                                                                           madd r3, v1, cb0[1], r3
float4 diffuseShader(float3 norm, float2 uv)
                                                                           madd r3, v2, cb0[2], r3
{
                                                                           clmp r3, r3, l(0.0), l(1.0)
  float3 kd;
                                                                           mul 00, r0, r3
  kd = myTex.Sample(mySamp, uv);
                                                                           mul o1, r1, r3
  kd *= clamp ( dot(lightDir, norm), 0.0, 1.0);
                                                                           mul o2, r2, r3
                                                                           mov o3, 1(1.0)
  return float4(kd, 1.0);
```



1 shaded fragment output record



### Execute shader





| <diffuseshader>:</diffuseshader> |
|----------------------------------|
| sample r0, v4, t0, s0            |
| mul r3, v0, cb0[0]               |
| madd r3, v1, cb0[1], r3          |
| madd r3, v2, cb0[2], r3          |
| clmp r3, r3, 1(0.0), 1(1.0)      |
| mul 00, r0, r3                   |
| mul o1, r1, r3                   |
| mul o2, r2, r3                   |
| mov o3, 1(1.0)                   |





#### Idea #1: Slim down



### Two cores (two fragments in parallel)

#### fragment 1





<diffuseShader>:
sample r0, v4, t0, s0
mul r3, v0, cb0[0]
madd r3, v1, cb0[1], r3
madd r3, v2, cb0[2], r3
clmp r3, r3, l(0.0), l(1.0)
mul o0, r0, r3
mul o1, r1, r3
mul o2, r2, r3
mov o3, l(1.0)















calffuseShader>:
sample r0, v4, t0, s0
mul r3, v0, cb0[0]
madd r3, v1, cb0[1], r3
madd r3, v2, cb0[2], r3
clmp r3, r3, l(0.0), l(1.0)
mul o0, r0, r3
mul o1, r1, r3
mul o2, r2, r3
mov o3, l(1.0)





### Four cores (four fragments in parallel)



### Sixteen cores (sixteen fragments in parallel)



16 cores = 16 simultaneous instruction streams

### Instruction stream sharing



But... many fragments should be able to share an instruction stream!

```
<diffuseShader>:
sample r0, v4, t0, s0
mul r3, v0, cb0[0]
madd r3, v1, cb0[1], r3
madd r3, v2, cb0[2], r3
clmp r3, r3, l(0.0), l(1.0)
mul o0, r0, r3
mul o1, r1, r3
mul o2, r2, r3
mov o3, l(1.0)
```

#### Idea #2: Add ALUs



Idea #2:

Amortize cost/complexity of managing an instruction stream across many ALUs

SIMD processing

(or SIMT, SPMD)

### Modifying the shader





Original compiled shader:

Processes one fragment using scalar ops on scalar registers

### Modifying the shader





New compiled shader:

Processes 8 fragments using "vector ops" on "vector registers" (Caveat: This does NOT mean there are actual vector instructions or cores! See later slide.)

### Modifying the shader





### 128 fragments in parallel



16 cores = 128 ALUs

= 16 simultaneous instruction streams

128 [

vertices / fragments
primitives
CUDA threads
OpenCL work items
compute shader threads

### ] in parallel



#### Clarification

#### SIMD processing does not imply SIMD instructions

- Option 1: Explicit vector instructions
  - Intel/AMD x86 SSE, Intel Larrabee
- Option 2: Scalar instructions, implicit HW vectorization
  - HW determines instruction stream sharing across ALUs (amount of sharing hidden from software)
  - NVIDIA GeForce ("SIMT" warps), AMD Radeon architectures







In practice: 16 to 64 fragments share an instruction stream



```
<unconditional</pre>
 shader code>
if (x > 0) {
    y = pow(x, exp);
    y *= Ks;
    refl = y + Ka;
 } else {
    x = 0;
    refl = Ka;
<resume unconditional
shader code>
```







```
<unconditional
shader code>
if (x > 0) {
    y = pow(x, exp);
    v *= Ks;
    refl = y + Ka;
  else {
    x = 0;
    refl = Ka;
<resume unconditional
shader code>
```

# Next Problem: Stalls!

Stalls occur when a core cannot run the next instruction because of a dependency on a previous operation.

Texture access latency = 100's to 1000's of cycles

We've removed the fancy caches and logic that helps avoid stalls.

### Idea #3: Interleave execution of groups

But we have LOTS of independent fragments.

#### Idea #3:

Interleave processing of many fragments on a single core to avoid stalls caused by high latency operations.

### Idea #3: Store multiple group contexts















31

### Throughput!



### Storing contexts



### Twenty small contexts

(maximal latency hiding ability)



### Twelve medium contexts



### Four large contexts

(low latency hiding ability)



### My chip!

16 cores

8 mul-add ALUs per core (128 total)

16 simultaneous instruction streams

64 concurrent (but interleaved) instruction streams

512 concurrent fragments

= 256 GFLOPs (@ 1GHz)



### My "enthusiast" chip!



32 cores, 16 ALUs per core (512 total) = 1 TFLOP (@ 1 GHz)



#### Summary: three key ideas for high-throughput execution

- 1. Use many "slimmed down cores," run them in parallel
- 2. Pack cores full of ALUs (by sharing instruction stream overhead across groups of fragments)
  - Option 1: Explicit SIMD vector instructions
  - Option 2: Implicit sharing managed by hardware
- 3. Avoid latency stalls by interleaving execution of many groups of fragments
  - When one group stalls, work on another group

